blob: 13b7053d799ed0b927ad9c9d897270f6e2ac5094 [file] [log] [blame]
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/include/ "skeleton.dtsi"
13
14/ {
15 interrupt-parent = <&icoll>;
16
Shawn Guoce4c6f92012-05-04 14:32:35 +080017 aliases {
18 gpio0 = &gpio0;
19 gpio1 = &gpio1;
20 gpio2 = &gpio2;
21 gpio3 = &gpio3;
22 gpio4 = &gpio4;
Shawn Guo530f1d42012-05-10 15:03:16 +080023 saif0 = &saif0;
24 saif1 = &saif1;
Fabio Estevam80d969e2012-06-15 12:35:56 -030025 serial0 = &auart0;
26 serial1 = &auart1;
27 serial2 = &auart2;
28 serial3 = &auart3;
29 serial4 = &auart4;
Marek Vasut8c41d572012-09-13 13:23:22 +020030 ethernet0 = &mac0;
31 ethernet1 = &mac1;
Shawn Guoce4c6f92012-05-04 14:32:35 +080032 };
33
Dong Aishengbc3a59c2012-03-31 21:26:57 +080034 cpus {
35 cpu@0 {
36 compatible = "arm,arm926ejs";
37 };
38 };
39
40 apb@80000000 {
41 compatible = "simple-bus";
42 #address-cells = <1>;
43 #size-cells = <1>;
44 reg = <0x80000000 0x80000>;
45 ranges;
46
47 apbh@80000000 {
48 compatible = "simple-bus";
49 #address-cells = <1>;
50 #size-cells = <1>;
51 reg = <0x80000000 0x3c900>;
52 ranges;
53
54 icoll: interrupt-controller@80000000 {
Shawn Guo83a84ef2012-08-20 21:34:56 +080055 compatible = "fsl,imx28-icoll", "fsl,icoll";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080056 interrupt-controller;
57 #interrupt-cells = <1>;
58 reg = <0x80000000 0x2000>;
59 };
60
61 hsadc@80002000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030062 reg = <0x80002000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080063 interrupts = <13 87>;
64 status = "disabled";
65 };
66
67 dma-apbh@80004000 {
Dong Aisheng84f35702012-05-04 20:12:19 +080068 compatible = "fsl,imx28-dma-apbh";
Fabio Estevam0f06cde2012-07-30 21:29:19 -030069 reg = <0x80004000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +080070 clocks = <&clks 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080071 };
72
73 perfmon@80006000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030074 reg = <0x80006000 0x800>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080075 interrupts = <27>;
76 status = "disabled";
77 };
78
Huang Shijie7a8e5142012-05-25 17:25:35 +080079 gpmi-nand@8000c000 {
80 compatible = "fsl,imx28-gpmi-nand";
81 #address-cells = <1>;
82 #size-cells = <1>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -030083 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
Huang Shijie7a8e5142012-05-25 17:25:35 +080084 reg-names = "gpmi-nand", "bch";
85 interrupts = <88>, <41>;
86 interrupt-names = "gpmi-dma", "bch";
Shawn Guob598b9f2012-08-22 21:36:29 +080087 clocks = <&clks 50>;
Huang Shijieb6442552012-10-10 18:27:09 +080088 clock-names = "gpmi_io";
Huang Shijie7a8e5142012-05-25 17:25:35 +080089 fsl,gpmi-dma-channel = <4>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080090 status = "disabled";
91 };
92
93 ssp0: ssp@80010000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +020094 #address-cells = <1>;
95 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -030096 reg = <0x80010000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080097 interrupts = <96 82>;
Shawn Guob598b9f2012-08-22 21:36:29 +080098 clocks = <&clks 46>;
Shawn Guo35d23042012-05-06 16:33:34 +080099 fsl,ssp-dma-channel = <0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800100 status = "disabled";
101 };
102
103 ssp1: ssp@80012000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200104 #address-cells = <1>;
105 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300106 reg = <0x80012000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800107 interrupts = <97 83>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800108 clocks = <&clks 47>;
Shawn Guo35d23042012-05-06 16:33:34 +0800109 fsl,ssp-dma-channel = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800110 status = "disabled";
111 };
112
113 ssp2: ssp@80014000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200114 #address-cells = <1>;
115 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300116 reg = <0x80014000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800117 interrupts = <98 84>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800118 clocks = <&clks 48>;
Shawn Guo35d23042012-05-06 16:33:34 +0800119 fsl,ssp-dma-channel = <2>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800120 status = "disabled";
121 };
122
123 ssp3: ssp@80016000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200124 #address-cells = <1>;
125 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300126 reg = <0x80016000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800127 interrupts = <99 85>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800128 clocks = <&clks 49>;
Shawn Guo35d23042012-05-06 16:33:34 +0800129 fsl,ssp-dma-channel = <3>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800130 status = "disabled";
131 };
132
133 pinctrl@80018000 {
134 #address-cells = <1>;
135 #size-cells = <0>;
Shawn Guoce4c6f92012-05-04 14:32:35 +0800136 compatible = "fsl,imx28-pinctrl", "simple-bus";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300137 reg = <0x80018000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800138
Shawn Guoce4c6f92012-05-04 14:32:35 +0800139 gpio0: gpio@0 {
140 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
141 interrupts = <127>;
142 gpio-controller;
143 #gpio-cells = <2>;
144 interrupt-controller;
145 #interrupt-cells = <2>;
146 };
147
148 gpio1: gpio@1 {
149 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
150 interrupts = <126>;
151 gpio-controller;
152 #gpio-cells = <2>;
153 interrupt-controller;
154 #interrupt-cells = <2>;
155 };
156
157 gpio2: gpio@2 {
158 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
159 interrupts = <125>;
160 gpio-controller;
161 #gpio-cells = <2>;
162 interrupt-controller;
163 #interrupt-cells = <2>;
164 };
165
166 gpio3: gpio@3 {
167 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
168 interrupts = <124>;
169 gpio-controller;
170 #gpio-cells = <2>;
171 interrupt-controller;
172 #interrupt-cells = <2>;
173 };
174
175 gpio4: gpio@4 {
176 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
177 interrupts = <123>;
178 gpio-controller;
179 #gpio-cells = <2>;
180 interrupt-controller;
181 #interrupt-cells = <2>;
182 };
183
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800184 duart_pins_a: duart@0 {
185 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800186 fsl,pinmux-ids = <
187 0x3102 /* MX28_PAD_PWM0__DUART_RX */
188 0x3112 /* MX28_PAD_PWM1__DUART_TX */
189 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800190 fsl,drive-strength = <0>;
191 fsl,voltage = <1>;
192 fsl,pull-up = <0>;
193 };
194
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200195 duart_pins_b: duart@1 {
196 reg = <1>;
Shawn Guof14da762012-06-28 11:44:57 +0800197 fsl,pinmux-ids = <
198 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
199 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
200 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200201 fsl,drive-strength = <0>;
202 fsl,voltage = <1>;
203 fsl,pull-up = <0>;
204 };
205
Shawn Guoe1a4d182012-07-09 12:34:35 +0800206 duart_4pins_a: duart-4pins@0 {
207 reg = <0>;
208 fsl,pinmux-ids = <
209 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
210 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
211 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
212 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
213 >;
214 fsl,drive-strength = <0>;
215 fsl,voltage = <1>;
216 fsl,pull-up = <0>;
217 };
218
Huang Shijie7a8e5142012-05-25 17:25:35 +0800219 gpmi_pins_a: gpmi-nand@0 {
220 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800221 fsl,pinmux-ids = <
222 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
223 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
224 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
225 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
226 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
227 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
228 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
229 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
230 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
Shawn Guof14da762012-06-28 11:44:57 +0800231 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
Shawn Guof14da762012-06-28 11:44:57 +0800232 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
233 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
234 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
235 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
236 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
237 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800238 fsl,drive-strength = <0>;
239 fsl,voltage = <1>;
240 fsl,pull-up = <0>;
241 };
242
243 gpmi_status_cfg: gpmi-status-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800244 fsl,pinmux-ids = <
245 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
246 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
247 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
248 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800249 fsl,drive-strength = <2>;
250 };
251
Fabio Estevam80d969e2012-06-15 12:35:56 -0300252 auart0_pins_a: auart0@0 {
253 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800254 fsl,pinmux-ids = <
255 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
256 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
257 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
258 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
259 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300260 fsl,drive-strength = <0>;
261 fsl,voltage = <1>;
262 fsl,pull-up = <0>;
263 };
264
Marek Vasut8fa62e12012-07-07 21:21:38 +0800265 auart0_2pins_a: auart0-2pins@0 {
266 reg = <0>;
267 fsl,pinmux-ids = <
268 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
269 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
270 >;
271 fsl,drive-strength = <0>;
272 fsl,voltage = <1>;
273 fsl,pull-up = <0>;
274 };
275
Shawn Guoe1a4d182012-07-09 12:34:35 +0800276 auart1_pins_a: auart1@0 {
277 reg = <0>;
278 fsl,pinmux-ids = <
279 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
280 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
281 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
282 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
283 >;
284 fsl,drive-strength = <0>;
285 fsl,voltage = <1>;
286 fsl,pull-up = <0>;
287 };
288
Shawn Guo3143bbb2012-07-07 23:12:03 +0800289 auart1_2pins_a: auart1-2pins@0 {
290 reg = <0>;
291 fsl,pinmux-ids = <
292 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
293 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
294 >;
295 fsl,drive-strength = <0>;
296 fsl,voltage = <1>;
297 fsl,pull-up = <0>;
298 };
299
300 auart2_2pins_a: auart2-2pins@0 {
301 reg = <0>;
302 fsl,pinmux-ids = <
303 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
304 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
305 >;
306 fsl,drive-strength = <0>;
307 fsl,voltage = <1>;
308 fsl,pull-up = <0>;
309 };
310
Fabio Estevam80d969e2012-06-15 12:35:56 -0300311 auart3_pins_a: auart3@0 {
312 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800313 fsl,pinmux-ids = <
314 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
315 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
316 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
317 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
318 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300319 fsl,drive-strength = <0>;
320 fsl,voltage = <1>;
321 fsl,pull-up = <0>;
322 };
323
Shawn Guo3143bbb2012-07-07 23:12:03 +0800324 auart3_2pins_a: auart3-2pins@0 {
325 reg = <0>;
326 fsl,pinmux-ids = <
327 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
328 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
329 >;
330 fsl,drive-strength = <0>;
331 fsl,voltage = <1>;
332 fsl,pull-up = <0>;
333 };
334
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800335 mac0_pins_a: mac0@0 {
336 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800337 fsl,pinmux-ids = <
338 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
339 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
340 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
341 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
342 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
343 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
344 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
345 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
346 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
347 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800348 fsl,drive-strength = <1>;
349 fsl,voltage = <1>;
350 fsl,pull-up = <1>;
351 };
352
353 mac1_pins_a: mac1@0 {
354 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800355 fsl,pinmux-ids = <
356 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
357 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
358 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
359 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
360 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
361 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
362 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800363 fsl,drive-strength = <1>;
364 fsl,voltage = <1>;
365 fsl,pull-up = <1>;
366 };
Shawn Guo35d23042012-05-06 16:33:34 +0800367
368 mmc0_8bit_pins_a: mmc0-8bit@0 {
369 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800370 fsl,pinmux-ids = <
371 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
372 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
373 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
374 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
375 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
376 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
377 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
378 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
379 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
380 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
381 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
382 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800383 fsl,drive-strength = <1>;
384 fsl,voltage = <1>;
385 fsl,pull-up = <1>;
386 };
387
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200388 mmc0_4bit_pins_a: mmc0-4bit@0 {
389 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800390 fsl,pinmux-ids = <
391 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
392 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
393 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
394 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
395 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
396 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
397 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
398 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200399 fsl,drive-strength = <1>;
400 fsl,voltage = <1>;
401 fsl,pull-up = <1>;
402 };
403
Shawn Guo35d23042012-05-06 16:33:34 +0800404 mmc0_cd_cfg: mmc0-cd-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800405 fsl,pinmux-ids = <
406 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
407 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800408 fsl,pull-up = <0>;
409 };
410
411 mmc0_sck_cfg: mmc0-sck-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800412 fsl,pinmux-ids = <
413 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
414 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800415 fsl,drive-strength = <2>;
416 fsl,pull-up = <0>;
417 };
Shawn Guo2a96e392012-05-10 15:02:10 +0800418
419 i2c0_pins_a: i2c0@0 {
420 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800421 fsl,pinmux-ids = <
422 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
423 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
424 >;
Shawn Guo2a96e392012-05-10 15:02:10 +0800425 fsl,drive-strength = <1>;
426 fsl,voltage = <1>;
427 fsl,pull-up = <1>;
428 };
Shawn Guo530f1d42012-05-10 15:03:16 +0800429
Maxime Ripard5c697ea2012-08-23 10:42:29 +0200430 i2c0_pins_b: i2c0@1 {
431 reg = <1>;
432 fsl,pinmux-ids = <
433 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
434 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
435 >;
436 fsl,drive-strength = <1>;
437 fsl,voltage = <1>;
438 fsl,pull-up = <1>;
439 };
440
Maxime Ripardde7e9342012-08-31 16:00:40 +0200441 i2c1_pins_a: i2c1@0 {
442 reg = <0>;
443 fsl,pinmux-ids = <
444 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
445 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
446 >;
447 fsl,drive-strength = <1>;
448 fsl,voltage = <1>;
449 fsl,pull-up = <1>;
450 };
451
Shawn Guo530f1d42012-05-10 15:03:16 +0800452 saif0_pins_a: saif0@0 {
453 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800454 fsl,pinmux-ids = <
455 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
456 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
457 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
458 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
459 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800460 fsl,drive-strength = <2>;
461 fsl,voltage = <1>;
462 fsl,pull-up = <1>;
463 };
464
465 saif1_pins_a: saif1@0 {
466 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800467 fsl,pinmux-ids = <
468 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
469 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800470 fsl,drive-strength = <2>;
471 fsl,voltage = <1>;
472 fsl,pull-up = <1>;
473 };
Shawn Guo52f71762012-06-28 11:45:06 +0800474
Shawn Guoe1a4d182012-07-09 12:34:35 +0800475 pwm0_pins_a: pwm0@0 {
476 reg = <0>;
477 fsl,pinmux-ids = <
478 0x3100 /* MX28_PAD_PWM0__PWM_0 */
479 >;
480 fsl,drive-strength = <0>;
481 fsl,voltage = <1>;
482 fsl,pull-up = <0>;
483 };
484
Shawn Guo52f71762012-06-28 11:45:06 +0800485 pwm2_pins_a: pwm2@0 {
486 reg = <0>;
487 fsl,pinmux-ids = <
488 0x3120 /* MX28_PAD_PWM2__PWM_2 */
489 >;
490 fsl,drive-strength = <0>;
491 fsl,voltage = <1>;
492 fsl,pull-up = <0>;
493 };
Shawn Guoa915ee42012-06-28 11:45:07 +0800494
Julien Boibessot2bde51c2012-10-27 12:15:46 +0200495 pwm3_pins_a: pwm3@0 {
496 reg = <0>;
497 fsl,pinmux-ids = <
498 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
499 >;
500 fsl,drive-strength = <0>;
501 fsl,voltage = <1>;
502 fsl,pull-up = <0>;
503 };
504
Maxime Ripard2f442112012-08-23 10:42:30 +0200505 pwm4_pins_a: pwm4@0 {
506 reg = <0>;
507 fsl,pinmux-ids = <
508 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
509 >;
510 fsl,drive-strength = <0>;
511 fsl,voltage = <1>;
512 fsl,pull-up = <0>;
513 };
514
Shawn Guoa915ee42012-06-28 11:45:07 +0800515 lcdif_24bit_pins_a: lcdif-24bit@0 {
516 reg = <0>;
517 fsl,pinmux-ids = <
518 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
519 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
520 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
521 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
522 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
523 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
524 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
525 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
526 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
527 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
528 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
529 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
530 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
531 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
532 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
533 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
534 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
535 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
536 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
537 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
538 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
539 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
540 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
541 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
Shawn Guoa915ee42012-06-28 11:45:07 +0800542 >;
543 fsl,drive-strength = <0>;
544 fsl,voltage = <1>;
545 fsl,pull-up = <0>;
546 };
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800547
Gwenhael Goavec-Merou4ced2a42012-11-01 17:50:59 +0100548 lcdif_16bit_pins_a: lcdif-16bit@0 {
549 reg = <0>;
550 fsl,pinmux-ids = <
551 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
552 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
553 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
554 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
555 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
556 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
557 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
558 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
559 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
560 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
561 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
562 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
563 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
564 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
565 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
566 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
567 >;
568 fsl,drive-strength = <0>;
569 fsl,voltage = <1>;
570 fsl,pull-up = <0>;
571 };
572
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800573 can0_pins_a: can0@0 {
574 reg = <0>;
575 fsl,pinmux-ids = <
576 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
577 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
578 >;
579 fsl,drive-strength = <0>;
580 fsl,voltage = <1>;
581 fsl,pull-up = <0>;
582 };
583
584 can1_pins_a: can1@0 {
585 reg = <0>;
586 fsl,pinmux-ids = <
587 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
588 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
589 >;
590 fsl,drive-strength = <0>;
591 fsl,voltage = <1>;
592 fsl,pull-up = <0>;
593 };
Marek Vasut7f122212012-08-25 01:51:37 +0200594
595 spi2_pins_a: spi2@0 {
596 reg = <0>;
597 fsl,pinmux-ids = <
598 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
599 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
600 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
601 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
602 >;
603 fsl,drive-strength = <1>;
604 fsl,voltage = <1>;
605 fsl,pull-up = <1>;
606 };
Marek Vasutbb2f1262012-08-25 01:51:38 +0200607
608 usbphy0_pins_a: usbphy0@0 {
609 reg = <0>;
610 fsl,pinmux-ids = <
611 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
612 >;
613 fsl,drive-strength = <2>;
614 fsl,voltage = <1>;
615 fsl,pull-up = <0>;
616 };
617
618 usbphy0_pins_b: usbphy0@1 {
619 reg = <1>;
620 fsl,pinmux-ids = <
621 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
622 >;
623 fsl,drive-strength = <2>;
624 fsl,voltage = <1>;
625 fsl,pull-up = <0>;
626 };
627
628 usbphy1_pins_a: usbphy1@0 {
629 reg = <0>;
630 fsl,pinmux-ids = <
631 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
632 >;
633 fsl,drive-strength = <2>;
634 fsl,voltage = <1>;
635 fsl,pull-up = <0>;
636 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800637 };
638
639 digctl@8001c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300640 reg = <0x8001c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800641 interrupts = <89>;
642 status = "disabled";
643 };
644
645 etm@80022000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300646 reg = <0x80022000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800647 status = "disabled";
648 };
649
650 dma-apbx@80024000 {
Dong Aisheng84f35702012-05-04 20:12:19 +0800651 compatible = "fsl,imx28-dma-apbx";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300652 reg = <0x80024000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800653 clocks = <&clks 26>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800654 };
655
656 dcp@80028000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300657 reg = <0x80028000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800658 interrupts = <52 53 54>;
659 status = "disabled";
660 };
661
662 pxp@8002a000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300663 reg = <0x8002a000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800664 interrupts = <39>;
665 status = "disabled";
666 };
667
668 ocotp@8002c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300669 reg = <0x8002c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800670 status = "disabled";
671 };
672
673 axi-ahb@8002e000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300674 reg = <0x8002e000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800675 status = "disabled";
676 };
677
678 lcdif@80030000 {
Shawn Guoa915ee42012-06-28 11:45:07 +0800679 compatible = "fsl,imx28-lcdif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300680 reg = <0x80030000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800681 interrupts = <38 86>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800682 clocks = <&clks 55>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800683 status = "disabled";
684 };
685
686 can0: can@80032000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800687 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300688 reg = <0x80032000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800689 interrupts = <8>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800690 clocks = <&clks 58>, <&clks 58>;
691 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800692 status = "disabled";
693 };
694
695 can1: can@80034000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800696 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300697 reg = <0x80034000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800698 interrupts = <9>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800699 clocks = <&clks 59>, <&clks 59>;
700 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800701 status = "disabled";
702 };
703
704 simdbg@8003c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300705 reg = <0x8003c000 0x200>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800706 status = "disabled";
707 };
708
709 simgpmisel@8003c200 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300710 reg = <0x8003c200 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800711 status = "disabled";
712 };
713
714 simsspsel@8003c300 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300715 reg = <0x8003c300 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800716 status = "disabled";
717 };
718
719 simmemsel@8003c400 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300720 reg = <0x8003c400 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800721 status = "disabled";
722 };
723
724 gpiomon@8003c500 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300725 reg = <0x8003c500 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800726 status = "disabled";
727 };
728
729 simenet@8003c700 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300730 reg = <0x8003c700 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800731 status = "disabled";
732 };
733
734 armjtag@8003c800 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300735 reg = <0x8003c800 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800736 status = "disabled";
737 };
738 };
739
740 apbx@80040000 {
741 compatible = "simple-bus";
742 #address-cells = <1>;
743 #size-cells = <1>;
744 reg = <0x80040000 0x40000>;
745 ranges;
746
Shawn Guob598b9f2012-08-22 21:36:29 +0800747 clks: clkctrl@80040000 {
748 compatible = "fsl,imx28-clkctrl";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300749 reg = <0x80040000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800750 #clock-cells = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800751 };
752
753 saif0: saif@80042000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800754 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300755 reg = <0x80042000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800756 interrupts = <59 80>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800757 clocks = <&clks 53>;
Shawn Guo530f1d42012-05-10 15:03:16 +0800758 fsl,saif-dma-channel = <4>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800759 status = "disabled";
760 };
761
762 power@80044000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300763 reg = <0x80044000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800764 status = "disabled";
765 };
766
767 saif1: saif@80046000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800768 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300769 reg = <0x80046000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800770 interrupts = <58 81>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800771 clocks = <&clks 54>;
Shawn Guo530f1d42012-05-10 15:03:16 +0800772 fsl,saif-dma-channel = <5>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800773 status = "disabled";
774 };
775
776 lradc@80050000 {
Marek Vasutaef35102012-08-17 10:42:52 +0800777 compatible = "fsl,imx28-lradc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300778 reg = <0x80050000 0x2000>;
Marek Vasutaef35102012-08-17 10:42:52 +0800779 interrupts = <10 14 15 16 17 18 19
780 20 21 22 23 24 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800781 status = "disabled";
782 };
783
784 spdif@80054000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300785 reg = <0x80054000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800786 interrupts = <45 66>;
787 status = "disabled";
788 };
789
790 rtc@80056000 {
Shawn Guof98c9902012-06-28 11:45:05 +0800791 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300792 reg = <0x80056000 0x2000>;
Shawn Guof98c9902012-06-28 11:45:05 +0800793 interrupts = <29>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800794 };
795
796 i2c0: i2c@80058000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800797 #address-cells = <1>;
798 #size-cells = <0>;
799 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300800 reg = <0x80058000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800801 interrupts = <111 68>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200802 clock-frequency = <100000>;
Marek Vasut62885f52012-08-24 05:44:31 +0200803 fsl,i2c-dma-channel = <6>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800804 status = "disabled";
805 };
806
807 i2c1: i2c@8005a000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800808 #address-cells = <1>;
809 #size-cells = <0>;
810 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300811 reg = <0x8005a000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800812 interrupts = <110 69>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200813 clock-frequency = <100000>;
Marek Vasut62885f52012-08-24 05:44:31 +0200814 fsl,i2c-dma-channel = <7>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800815 status = "disabled";
816 };
817
Shawn Guo52f71762012-06-28 11:45:06 +0800818 pwm: pwm@80064000 {
819 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300820 reg = <0x80064000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800821 clocks = <&clks 44>;
Shawn Guo52f71762012-06-28 11:45:06 +0800822 #pwm-cells = <2>;
823 fsl,pwm-number = <8>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800824 status = "disabled";
825 };
826
827 timrot@80068000 {
Shawn Guoeeca6e62012-08-20 08:51:45 +0800828 compatible = "fsl,imx28-timrot", "fsl,timrot";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300829 reg = <0x80068000 0x2000>;
Shawn Guoeeca6e62012-08-20 08:51:45 +0800830 interrupts = <48 49 50 51>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800831 };
832
833 auart0: serial@8006a000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300834 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800835 reg = <0x8006a000 0x2000>;
836 interrupts = <112 70 71>;
Huang Shijie77a807d2012-11-16 16:03:54 +0800837 fsl,auart-dma-channel = <8 9>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800838 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800839 status = "disabled";
840 };
841
842 auart1: serial@8006c000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300843 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800844 reg = <0x8006c000 0x2000>;
845 interrupts = <113 72 73>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800846 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800847 status = "disabled";
848 };
849
850 auart2: serial@8006e000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300851 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800852 reg = <0x8006e000 0x2000>;
853 interrupts = <114 74 75>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800854 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800855 status = "disabled";
856 };
857
858 auart3: serial@80070000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300859 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800860 reg = <0x80070000 0x2000>;
861 interrupts = <115 76 77>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800862 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800863 status = "disabled";
864 };
865
866 auart4: serial@80072000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300867 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800868 reg = <0x80072000 0x2000>;
869 interrupts = <116 78 79>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800870 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800871 status = "disabled";
872 };
873
874 duart: serial@80074000 {
875 compatible = "arm,pl011", "arm,primecell";
876 reg = <0x80074000 0x1000>;
877 interrupts = <47>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800878 clocks = <&clks 45>, <&clks 26>;
879 clock-names = "uart", "apb_pclk";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800880 status = "disabled";
881 };
882
883 usbphy0: usbphy@8007c000 {
Richard Zhao5da01272012-07-12 10:25:27 +0800884 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800885 reg = <0x8007c000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800886 clocks = <&clks 62>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800887 status = "disabled";
888 };
889
890 usbphy1: usbphy@8007e000 {
Richard Zhao5da01272012-07-12 10:25:27 +0800891 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800892 reg = <0x8007e000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800893 clocks = <&clks 63>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800894 status = "disabled";
895 };
896 };
897 };
898
899 ahb@80080000 {
900 compatible = "simple-bus";
901 #address-cells = <1>;
902 #size-cells = <1>;
903 reg = <0x80080000 0x80000>;
904 ranges;
905
Richard Zhao5da01272012-07-12 10:25:27 +0800906 usb0: usb@80080000 {
907 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800908 reg = <0x80080000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +0800909 interrupts = <93>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800910 clocks = <&clks 60>;
Richard Zhao5da01272012-07-12 10:25:27 +0800911 fsl,usbphy = <&usbphy0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800912 status = "disabled";
913 };
914
Richard Zhao5da01272012-07-12 10:25:27 +0800915 usb1: usb@80090000 {
916 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800917 reg = <0x80090000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +0800918 interrupts = <92>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800919 clocks = <&clks 61>;
Richard Zhao5da01272012-07-12 10:25:27 +0800920 fsl,usbphy = <&usbphy1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800921 status = "disabled";
922 };
923
924 dflpt@800c0000 {
925 reg = <0x800c0000 0x10000>;
926 status = "disabled";
927 };
928
929 mac0: ethernet@800f0000 {
930 compatible = "fsl,imx28-fec";
931 reg = <0x800f0000 0x4000>;
932 interrupts = <101>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800933 clocks = <&clks 57>, <&clks 57>;
934 clock-names = "ipg", "ahb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800935 status = "disabled";
936 };
937
938 mac1: ethernet@800f4000 {
939 compatible = "fsl,imx28-fec";
940 reg = <0x800f4000 0x4000>;
941 interrupts = <102>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800942 clocks = <&clks 57>, <&clks 57>;
943 clock-names = "ipg", "ahb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800944 status = "disabled";
945 };
946
947 switch@800f8000 {
948 reg = <0x800f8000 0x8000>;
949 status = "disabled";
950 };
951
952 };
953};