blob: 8e790ec219a5fd5be0e812736ff7be167a5cd20e [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_BITOPS_H
3#define _ASM_X86_BITOPS_H
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +01004
5/*
6 * Copyright 1992, Linus Torvalds.
Andi Kleenc83999432009-01-12 23:01:15 +01007 *
8 * Note: inlines with more than a single statement should be marked
9 * __always_inline to avoid problems with older gcc's inlining heuristics.
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010010 */
11
12#ifndef _LINUX_BITOPS_H
13#error only <linux/bitops.h> can be included directly
14#endif
15
16#include <linux/compiler.h>
17#include <asm/alternative.h>
Peter Zijlstra0c44c2d2013-09-11 15:19:24 +020018#include <asm/rmwcc.h>
Peter Zijlstrad00a5692014-03-13 19:00:35 +010019#include <asm/barrier.h>
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010020
H. Peter Anvin9b710502013-07-16 15:20:14 -070021#if BITS_PER_LONG == 32
22# define _BITOPS_LONG_SHIFT 5
23#elif BITS_PER_LONG == 64
24# define _BITOPS_LONG_SHIFT 6
25#else
26# error "Unexpected BITS_PER_LONG"
27#endif
28
Borislav Petkove8f380e2012-05-22 12:53:45 +020029#define BIT_64(n) (U64_C(1) << (n))
30
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010031/*
32 * These have to be done with inline assembly: that way the bit-setting
33 * is guaranteed to be atomic. All bit operations return 0 if the bit
34 * was cleared before the operation and != 0 if it was not.
35 *
36 * bit 0 is the LSB of addr; bit 32 is the LSB of (addr+1).
37 */
38
Alexander Potapenko5b77e952019-04-02 13:28:13 +020039#define RLONG_ADDR(x) "m" (*(volatile long *) (x))
40#define WBYTE_ADDR(x) "+m" (*(volatile char *) (x))
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010041
Alexander Potapenko5b77e952019-04-02 13:28:13 +020042#define ADDR RLONG_ADDR(addr)
Linus Torvalds1a750e02008-06-18 21:03:26 -070043
44/*
45 * We do the locked ops that don't return the old value as
46 * a mask operation on a byte.
47 */
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020048#define IS_IMMEDIATE(nr) (__builtin_constant_p(nr))
Alexander Potapenko5b77e952019-04-02 13:28:13 +020049#define CONST_MASK_ADDR(nr, addr) WBYTE_ADDR((void *)(addr) + ((nr)>>3))
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020050#define CONST_MASK(nr) (1 << ((nr) & 7))
Linus Torvalds1a750e02008-06-18 21:03:26 -070051
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010052/**
53 * set_bit - Atomically set a bit in memory
54 * @nr: the bit to set
55 * @addr: the address to start counting from
56 *
57 * This function is atomic and may not be reordered. See __set_bit()
58 * if you do not require the atomic guarantees.
59 *
60 * Note: there are no guarantees that this function will not be reordered
61 * on non x86 architectures, so if you are writing portable code,
62 * make sure not to rely on its reordering guarantees.
63 *
64 * Note that @nr may be almost arbitrarily large; this function is not
65 * restricted to acting on a single-word quantity.
66 */
Andi Kleenc83999432009-01-12 23:01:15 +010067static __always_inline void
H. Peter Anvin9b710502013-07-16 15:20:14 -070068set_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010069{
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020070 if (IS_IMMEDIATE(nr)) {
71 asm volatile(LOCK_PREFIX "orb %1,%0"
72 : CONST_MASK_ADDR(nr, addr)
Ingo Molnar437a0a52008-06-20 21:50:20 +020073 : "iq" ((u8)CONST_MASK(nr))
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020074 : "memory");
75 } else {
Jan Beulich22636f82018-02-26 04:11:51 -070076 asm volatile(LOCK_PREFIX __ASM_SIZE(bts) " %1,%0"
Alexander Potapenko5b77e952019-04-02 13:28:13 +020077 : : RLONG_ADDR(addr), "Ir" (nr) : "memory");
Ingo Molnar7dbceaf2008-06-20 07:28:24 +020078 }
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010079}
80
81/**
82 * __set_bit - Set a bit in memory
83 * @nr: the bit to set
84 * @addr: the address to start counting from
85 *
86 * Unlike set_bit(), this function is non-atomic and may be reordered.
87 * If it's called on the same region of memory simultaneously, the effect
88 * may be that only one operation succeeds.
89 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +010090static __always_inline void __set_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010091{
Alexander Potapenko5b77e952019-04-02 13:28:13 +020092 asm volatile(__ASM_SIZE(bts) " %1,%0" : : ADDR, "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010093}
94
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +010095/**
96 * clear_bit - Clears a bit in memory
97 * @nr: Bit to clear
98 * @addr: Address to start counting from
99 *
100 * clear_bit() is atomic and may not be reordered. However, it does
101 * not contain a memory barrier, so if it is used for locking purposes,
Peter Zijlstrad00a5692014-03-13 19:00:35 +0100102 * you should call smp_mb__before_atomic() and/or smp_mb__after_atomic()
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100103 * in order to ensure changes are visible on other processors.
104 */
Andi Kleenc83999432009-01-12 23:01:15 +0100105static __always_inline void
H. Peter Anvin9b710502013-07-16 15:20:14 -0700106clear_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100107{
Ingo Molnar7dbceaf2008-06-20 07:28:24 +0200108 if (IS_IMMEDIATE(nr)) {
109 asm volatile(LOCK_PREFIX "andb %1,%0"
110 : CONST_MASK_ADDR(nr, addr)
Ingo Molnar437a0a52008-06-20 21:50:20 +0200111 : "iq" ((u8)~CONST_MASK(nr)));
Ingo Molnar7dbceaf2008-06-20 07:28:24 +0200112 } else {
Jan Beulich22636f82018-02-26 04:11:51 -0700113 asm volatile(LOCK_PREFIX __ASM_SIZE(btr) " %1,%0"
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200114 : : RLONG_ADDR(addr), "Ir" (nr) : "memory");
Ingo Molnar7dbceaf2008-06-20 07:28:24 +0200115 }
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100116}
117
118/*
119 * clear_bit_unlock - Clears a bit in memory
120 * @nr: Bit to clear
121 * @addr: Address to start counting from
122 *
123 * clear_bit() is atomic and implies release semantics before the memory
124 * operation. It can be used for an unlock.
125 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100126static __always_inline void clear_bit_unlock(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100127{
128 barrier();
129 clear_bit(nr, addr);
130}
131
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100132static __always_inline void __clear_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100133{
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200134 asm volatile(__ASM_SIZE(btr) " %1,%0" : : ADDR, "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100135}
136
Linus Torvaldsb91e1302016-12-27 11:40:38 -0800137static __always_inline bool clear_bit_unlock_is_negative_byte(long nr, volatile unsigned long *addr)
138{
139 bool negative;
Uros Bizjak3c52b5c2017-09-06 17:18:08 +0200140 asm volatile(LOCK_PREFIX "andb %2,%1"
Linus Torvaldsb91e1302016-12-27 11:40:38 -0800141 CC_SET(s)
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200142 : CC_OUT(s) (negative), WBYTE_ADDR(addr)
Linus Torvaldsb91e1302016-12-27 11:40:38 -0800143 : "ir" ((char) ~(1 << nr)) : "memory");
144 return negative;
145}
146
147// Let everybody know we have it
148#define clear_bit_unlock_is_negative_byte clear_bit_unlock_is_negative_byte
149
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100150/*
151 * __clear_bit_unlock - Clears a bit in memory
152 * @nr: Bit to clear
153 * @addr: Address to start counting from
154 *
155 * __clear_bit() is non-atomic and implies release semantics before the memory
156 * operation. It can be used for an unlock if no other CPUs can concurrently
157 * modify other bits in the word.
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100158 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100159static __always_inline void __clear_bit_unlock(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100160{
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100161 __clear_bit(nr, addr);
162}
163
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100164/**
165 * __change_bit - Toggle a bit in memory
166 * @nr: the bit to change
167 * @addr: the address to start counting from
168 *
169 * Unlike change_bit(), this function is non-atomic and may be reordered.
170 * If it's called on the same region of memory simultaneously, the effect
171 * may be that only one operation succeeds.
172 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100173static __always_inline void __change_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100174{
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200175 asm volatile(__ASM_SIZE(btc) " %1,%0" : : ADDR, "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100176}
177
178/**
179 * change_bit - Toggle a bit in memory
180 * @nr: Bit to change
181 * @addr: Address to start counting from
182 *
183 * change_bit() is atomic and may not be reordered.
184 * Note that @nr may be almost arbitrarily large; this function is not
185 * restricted to acting on a single-word quantity.
186 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100187static __always_inline void change_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100188{
Uros Bizjak838e8bb2008-10-24 16:53:33 +0200189 if (IS_IMMEDIATE(nr)) {
190 asm volatile(LOCK_PREFIX "xorb %1,%0"
191 : CONST_MASK_ADDR(nr, addr)
192 : "iq" ((u8)CONST_MASK(nr)));
193 } else {
Jan Beulich22636f82018-02-26 04:11:51 -0700194 asm volatile(LOCK_PREFIX __ASM_SIZE(btc) " %1,%0"
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200195 : : RLONG_ADDR(addr), "Ir" (nr) : "memory");
Uros Bizjak838e8bb2008-10-24 16:53:33 +0200196 }
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100197}
198
199/**
200 * test_and_set_bit - Set a bit and return its old value
201 * @nr: Bit to set
202 * @addr: Address to count from
203 *
204 * This operation is atomic and cannot be reordered.
205 * It also implies a memory barrier.
206 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700207static __always_inline bool test_and_set_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100208{
Peter Zijlstra288e4522018-10-03 12:34:10 +0200209 return GEN_BINARY_RMWcc(LOCK_PREFIX __ASM_SIZE(bts), *addr, c, "Ir", nr);
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100210}
211
212/**
213 * test_and_set_bit_lock - Set a bit and return its old value for lock
214 * @nr: Bit to set
215 * @addr: Address to count from
216 *
217 * This is the same as test_and_set_bit on x86.
218 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700219static __always_inline bool
H. Peter Anvin9b710502013-07-16 15:20:14 -0700220test_and_set_bit_lock(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100221{
222 return test_and_set_bit(nr, addr);
223}
224
225/**
226 * __test_and_set_bit - Set a bit and return its old value
227 * @nr: Bit to set
228 * @addr: Address to count from
229 *
230 * This operation is non-atomic and can be reordered.
231 * If two examples of this operation race, one can appear to succeed
232 * but actually fail. You must protect multiple accesses with a lock.
233 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700234static __always_inline bool __test_and_set_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100235{
H. Peter Anvin117780e2016-06-08 12:38:38 -0700236 bool oldbit;
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100237
Jan Beulich22636f82018-02-26 04:11:51 -0700238 asm(__ASM_SIZE(bts) " %2,%1"
H. Peter Anvin86b61242016-06-08 12:38:42 -0700239 CC_SET(c)
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200240 : CC_OUT(c) (oldbit)
241 : ADDR, "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100242 return oldbit;
243}
244
245/**
246 * test_and_clear_bit - Clear a bit and return its old value
247 * @nr: Bit to clear
248 * @addr: Address to count from
249 *
250 * This operation is atomic and cannot be reordered.
251 * It also implies a memory barrier.
252 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700253static __always_inline bool test_and_clear_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100254{
Peter Zijlstra288e4522018-10-03 12:34:10 +0200255 return GEN_BINARY_RMWcc(LOCK_PREFIX __ASM_SIZE(btr), *addr, c, "Ir", nr);
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100256}
257
258/**
259 * __test_and_clear_bit - Clear a bit and return its old value
260 * @nr: Bit to clear
261 * @addr: Address to count from
262 *
263 * This operation is non-atomic and can be reordered.
264 * If two examples of this operation race, one can appear to succeed
265 * but actually fail. You must protect multiple accesses with a lock.
Michael S. Tsirkind0a69d62012-06-24 19:24:42 +0300266 *
267 * Note: the operation is performed atomically with respect to
268 * the local CPU, but not other CPUs. Portable code should not
269 * rely on this behaviour.
270 * KVM relies on this behaviour on x86 for modifying memory that is also
271 * accessed from a hypervisor on the same CPU if running in a VM: don't change
272 * this without also updating arch/x86/kernel/kvm.c
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100273 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700274static __always_inline bool __test_and_clear_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100275{
H. Peter Anvin117780e2016-06-08 12:38:38 -0700276 bool oldbit;
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100277
Jan Beulich22636f82018-02-26 04:11:51 -0700278 asm volatile(__ASM_SIZE(btr) " %2,%1"
H. Peter Anvin86b61242016-06-08 12:38:42 -0700279 CC_SET(c)
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200280 : CC_OUT(c) (oldbit)
281 : ADDR, "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100282 return oldbit;
283}
284
285/* WARNING: non atomic and it can be reordered! */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700286static __always_inline bool __test_and_change_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100287{
H. Peter Anvin117780e2016-06-08 12:38:38 -0700288 bool oldbit;
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100289
Jan Beulich22636f82018-02-26 04:11:51 -0700290 asm volatile(__ASM_SIZE(btc) " %2,%1"
H. Peter Anvin86b61242016-06-08 12:38:42 -0700291 CC_SET(c)
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200292 : CC_OUT(c) (oldbit)
293 : ADDR, "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100294
295 return oldbit;
296}
297
298/**
299 * test_and_change_bit - Change a bit and return its old value
300 * @nr: Bit to change
301 * @addr: Address to count from
302 *
303 * This operation is atomic and cannot be reordered.
304 * It also implies a memory barrier.
305 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700306static __always_inline bool test_and_change_bit(long nr, volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100307{
Peter Zijlstra288e4522018-10-03 12:34:10 +0200308 return GEN_BINARY_RMWcc(LOCK_PREFIX __ASM_SIZE(btc), *addr, c, "Ir", nr);
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100309}
310
H. Peter Anvin117780e2016-06-08 12:38:38 -0700311static __always_inline bool constant_test_bit(long nr, const volatile unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100312{
H. Peter Anvin9b710502013-07-16 15:20:14 -0700313 return ((1UL << (nr & (BITS_PER_LONG-1))) &
314 (addr[nr >> _BITOPS_LONG_SHIFT])) != 0;
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100315}
316
H. Peter Anvin117780e2016-06-08 12:38:38 -0700317static __always_inline bool variable_test_bit(long nr, volatile const unsigned long *addr)
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100318{
H. Peter Anvin117780e2016-06-08 12:38:38 -0700319 bool oldbit;
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100320
Jan Beulich22636f82018-02-26 04:11:51 -0700321 asm volatile(__ASM_SIZE(bt) " %2,%1"
H. Peter Anvin86b61242016-06-08 12:38:42 -0700322 CC_SET(c)
323 : CC_OUT(c) (oldbit)
Alexander Potapenko5b77e952019-04-02 13:28:13 +0200324 : "m" (*(unsigned long *)addr), "Ir" (nr) : "memory");
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100325
326 return oldbit;
327}
328
329#if 0 /* Fool kernel-doc since it doesn't do macros yet */
330/**
331 * test_bit - Determine whether a bit is set
332 * @nr: bit number to test
333 * @addr: Address to start counting from
334 */
H. Peter Anvin117780e2016-06-08 12:38:38 -0700335static bool test_bit(int nr, const volatile unsigned long *addr);
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100336#endif
337
Joe Perchesf19dcf42008-03-23 01:03:07 -0700338#define test_bit(nr, addr) \
339 (__builtin_constant_p((nr)) \
340 ? constant_test_bit((nr), (addr)) \
341 : variable_test_bit((nr), (addr)))
Jeremy Fitzhardinge1c54d772008-01-30 13:30:55 +0100342
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100343/**
344 * __ffs - find first set bit in word
345 * @word: The word to search
346 *
347 * Undefined if no bit exists, so code should check against 0 first.
348 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100349static __always_inline unsigned long __ffs(unsigned long word)
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100350{
Jan Beuliche26a44a2012-09-18 12:16:14 +0100351 asm("rep; bsf %1,%0"
Joe Perchesf19dcf42008-03-23 01:03:07 -0700352 : "=r" (word)
353 : "rm" (word));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100354 return word;
355}
356
357/**
358 * ffz - find first zero bit in word
359 * @word: The word to search
360 *
361 * Undefined if no zero exists, so code should check against ~0UL first.
362 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100363static __always_inline unsigned long ffz(unsigned long word)
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100364{
Jan Beuliche26a44a2012-09-18 12:16:14 +0100365 asm("rep; bsf %1,%0"
Joe Perchesf19dcf42008-03-23 01:03:07 -0700366 : "=r" (word)
367 : "r" (~word));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100368 return word;
369}
370
371/*
372 * __fls: find last set bit in word
373 * @word: The word to search
374 *
Alexander van Heukelum8450e852008-07-05 19:53:46 +0200375 * Undefined if no set bit exists, so code should check against 0 first.
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100376 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100377static __always_inline unsigned long __fls(unsigned long word)
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100378{
Joe Perchesf19dcf42008-03-23 01:03:07 -0700379 asm("bsr %1,%0"
380 : "=r" (word)
381 : "rm" (word));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100382 return word;
383}
384
H. Peter Anvin83d99df2011-12-15 14:55:53 -0800385#undef ADDR
386
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100387#ifdef __KERNEL__
388/**
389 * ffs - find first set bit in word
390 * @x: the word to search
391 *
392 * This is defined the same way as the libc and compiler builtin ffs
393 * routines, therefore differs in spirit from the other bitops.
394 *
395 * ffs(value) returns 0 if value is 0 or the position of the first
396 * set bit if value is nonzero. The first (least significant) bit
397 * is at position 1.
398 */
Denys Vlasenko8dd50322016-02-07 22:51:27 +0100399static __always_inline int ffs(int x)
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100400{
401 int r;
David Howellsca3d30c2011-12-13 14:56:54 +0000402
403#ifdef CONFIG_X86_64
404 /*
405 * AMD64 says BSFL won't clobber the dest reg if x==0; Intel64 says the
406 * dest reg is undefined if x==0, but their CPU architect says its
407 * value is written to set it to the same as before, except that the
408 * top 32 bits will be cleared.
409 *
410 * We cannot do this on 32 bits because at the very least some
411 * 486 CPUs did not behave this way.
412 */
David Howellsca3d30c2011-12-13 14:56:54 +0000413 asm("bsfl %1,%0"
414 : "=r" (r)
Jan Beulich1edfbb42012-09-10 12:04:16 +0100415 : "rm" (x), "0" (-1));
David Howellsca3d30c2011-12-13 14:56:54 +0000416#elif defined(CONFIG_X86_CMOV)
Joe Perchesf19dcf42008-03-23 01:03:07 -0700417 asm("bsfl %1,%0\n\t"
418 "cmovzl %2,%0"
David Howellsca3d30c2011-12-13 14:56:54 +0000419 : "=&r" (r) : "rm" (x), "r" (-1));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100420#else
Joe Perchesf19dcf42008-03-23 01:03:07 -0700421 asm("bsfl %1,%0\n\t"
422 "jnz 1f\n\t"
423 "movl $-1,%0\n"
424 "1:" : "=r" (r) : "rm" (x));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100425#endif
426 return r + 1;
427}
428
429/**
430 * fls - find last set bit in word
431 * @x: the word to search
432 *
433 * This is defined in a similar way as the libc and compiler builtin
434 * ffs, but returns the position of the most significant set bit.
435 *
436 * fls(value) returns 0 if value is 0 or the position of the last
437 * set bit if value is nonzero. The last (most significant) bit is
438 * at position 32.
439 */
Matthew Wilcox3fc25792019-01-03 15:26:41 -0800440static __always_inline int fls(unsigned int x)
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100441{
442 int r;
David Howellsca3d30c2011-12-13 14:56:54 +0000443
444#ifdef CONFIG_X86_64
445 /*
446 * AMD64 says BSRL won't clobber the dest reg if x==0; Intel64 says the
447 * dest reg is undefined if x==0, but their CPU architect says its
448 * value is written to set it to the same as before, except that the
449 * top 32 bits will be cleared.
450 *
451 * We cannot do this on 32 bits because at the very least some
452 * 486 CPUs did not behave this way.
453 */
David Howellsca3d30c2011-12-13 14:56:54 +0000454 asm("bsrl %1,%0"
455 : "=r" (r)
Jan Beulich1edfbb42012-09-10 12:04:16 +0100456 : "rm" (x), "0" (-1));
David Howellsca3d30c2011-12-13 14:56:54 +0000457#elif defined(CONFIG_X86_CMOV)
Joe Perchesf19dcf42008-03-23 01:03:07 -0700458 asm("bsrl %1,%0\n\t"
459 "cmovzl %2,%0"
460 : "=&r" (r) : "rm" (x), "rm" (-1));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100461#else
Joe Perchesf19dcf42008-03-23 01:03:07 -0700462 asm("bsrl %1,%0\n\t"
463 "jnz 1f\n\t"
464 "movl $-1,%0\n"
465 "1:" : "=r" (r) : "rm" (x));
Alexander van Heukelum12d9c842008-03-15 13:04:42 +0100466#endif
467 return r + 1;
468}
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200469
David Howellsca3d30c2011-12-13 14:56:54 +0000470/**
471 * fls64 - find last set bit in a 64-bit word
472 * @x: the word to search
473 *
474 * This is defined in a similar way as the libc and compiler builtin
475 * ffsll, but returns the position of the most significant set bit.
476 *
477 * fls64(value) returns 0 if value is 0 or the position of the last
478 * set bit if value is nonzero. The last (most significant) bit is
479 * at position 64.
480 */
481#ifdef CONFIG_X86_64
482static __always_inline int fls64(__u64 x)
483{
Jan Beulich1edfbb42012-09-10 12:04:16 +0100484 int bitpos = -1;
David Howellsca3d30c2011-12-13 14:56:54 +0000485 /*
486 * AMD64 says BSRQ won't clobber the dest reg if x==0; Intel64 says the
487 * dest reg is undefined if x==0, but their CPU architect says its
488 * value is written to set it to the same as before.
489 */
Jan Beulich1edfbb42012-09-10 12:04:16 +0100490 asm("bsrq %1,%q0"
David Howellsca3d30c2011-12-13 14:56:54 +0000491 : "+r" (bitpos)
492 : "rm" (x));
493 return bitpos + 1;
494}
495#else
496#include <asm-generic/bitops/fls64.h>
497#endif
498
Akinobu Mita708ff2a2010-09-29 18:08:50 +0900499#include <asm-generic/bitops/find.h>
500
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200501#include <asm-generic/bitops/sched.h>
502
Borislav Petkovd61931d2010-03-05 17:34:46 +0100503#include <asm/arch_hweight.h>
504
505#include <asm-generic/bitops/const_hweight.h>
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200506
Akinobu Mita861b5ae2011-03-23 16:42:02 -0700507#include <asm-generic/bitops/le.h>
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200508
Akinobu Mita148817b2011-07-26 16:09:04 -0700509#include <asm-generic/bitops/ext2-atomic-setbit.h>
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200510
Alexander van Heukelumd66462f2008-04-04 20:49:30 +0200511#endif /* __KERNEL__ */
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700512#endif /* _ASM_X86_BITOPS_H */