blob: c8badc427eec29e49bf29fd4fd62b7a1b179b3a0 [file] [log] [blame]
Matthias Bruggerecb35302014-07-18 11:36:43 +02001/*
2 * Mediatek SoCs General-Purpose Timer handling.
3 *
4 * Copyright (C) 2014 Matthias Brugger
5 *
6 * Matthias Brugger <matthias.bgg@gmail.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <linux/clk.h>
20#include <linux/clockchips.h>
21#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqreturn.h>
24#include <linux/of.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
27#include <linux/slab.h>
28
29#define GPT_IRQ_EN_REG 0x00
30#define GPT_IRQ_ENABLE(val) BIT((val) - 1)
31#define GPT_IRQ_ACK_REG 0x08
32#define GPT_IRQ_ACK(val) BIT((val) - 1)
33
34#define TIMER_CTRL_REG(val) (0x10 * (val))
35#define TIMER_CTRL_OP(val) (((val) & 0x3) << 4)
36#define TIMER_CTRL_OP_ONESHOT (0)
37#define TIMER_CTRL_OP_REPEAT (1)
38#define TIMER_CTRL_OP_FREERUN (3)
39#define TIMER_CTRL_CLEAR (2)
40#define TIMER_CTRL_ENABLE (1)
41#define TIMER_CTRL_DISABLE (0)
42
43#define TIMER_CLK_REG(val) (0x04 + (0x10 * (val)))
44#define TIMER_CLK_SRC(val) (((val) & 0x1) << 4)
45#define TIMER_CLK_SRC_SYS13M (0)
46#define TIMER_CLK_SRC_RTC32K (1)
47#define TIMER_CLK_DIV1 (0x0)
48#define TIMER_CLK_DIV2 (0x1)
49
50#define TIMER_CNT_REG(val) (0x08 + (0x10 * (val)))
51#define TIMER_CMP_REG(val) (0x0C + (0x10 * (val)))
52
53#define GPT_CLK_EVT 1
54#define GPT_CLK_SRC 2
55
56struct mtk_clock_event_device {
57 void __iomem *gpt_base;
58 u32 ticks_per_jiffy;
59 struct clock_event_device dev;
60};
61
62static inline struct mtk_clock_event_device *to_mtk_clk(
63 struct clock_event_device *c)
64{
65 return container_of(c, struct mtk_clock_event_device, dev);
66}
67
68static void mtk_clkevt_time_stop(struct mtk_clock_event_device *evt, u8 timer)
69{
70 u32 val;
71
72 val = readl(evt->gpt_base + TIMER_CTRL_REG(timer));
73 writel(val & ~TIMER_CTRL_ENABLE, evt->gpt_base +
74 TIMER_CTRL_REG(timer));
75}
76
77static void mtk_clkevt_time_setup(struct mtk_clock_event_device *evt,
78 unsigned long delay, u8 timer)
79{
80 writel(delay, evt->gpt_base + TIMER_CMP_REG(timer));
81}
82
83static void mtk_clkevt_time_start(struct mtk_clock_event_device *evt,
84 bool periodic, u8 timer)
85{
86 u32 val;
87
88 /* Acknowledge interrupt */
89 writel(GPT_IRQ_ACK(timer), evt->gpt_base + GPT_IRQ_ACK_REG);
90
91 val = readl(evt->gpt_base + TIMER_CTRL_REG(timer));
92
93 /* Clear 2 bit timer operation mode field */
94 val &= ~TIMER_CTRL_OP(0x3);
95
96 if (periodic)
97 val |= TIMER_CTRL_OP(TIMER_CTRL_OP_REPEAT);
98 else
99 val |= TIMER_CTRL_OP(TIMER_CTRL_OP_ONESHOT);
100
101 writel(val | TIMER_CTRL_ENABLE | TIMER_CTRL_CLEAR,
102 evt->gpt_base + TIMER_CTRL_REG(timer));
103}
104
Viresh Kumara2b7e102015-06-18 16:24:27 +0530105static int mtk_clkevt_shutdown(struct clock_event_device *clk)
106{
107 mtk_clkevt_time_stop(to_mtk_clk(clk), GPT_CLK_EVT);
108 return 0;
109}
110
111static int mtk_clkevt_set_periodic(struct clock_event_device *clk)
Matthias Bruggerecb35302014-07-18 11:36:43 +0200112{
113 struct mtk_clock_event_device *evt = to_mtk_clk(clk);
114
115 mtk_clkevt_time_stop(evt, GPT_CLK_EVT);
Viresh Kumara2b7e102015-06-18 16:24:27 +0530116 mtk_clkevt_time_setup(evt, evt->ticks_per_jiffy, GPT_CLK_EVT);
117 mtk_clkevt_time_start(evt, true, GPT_CLK_EVT);
118 return 0;
Matthias Bruggerecb35302014-07-18 11:36:43 +0200119}
120
121static int mtk_clkevt_next_event(unsigned long event,
122 struct clock_event_device *clk)
123{
124 struct mtk_clock_event_device *evt = to_mtk_clk(clk);
125
126 mtk_clkevt_time_stop(evt, GPT_CLK_EVT);
127 mtk_clkevt_time_setup(evt, event, GPT_CLK_EVT);
128 mtk_clkevt_time_start(evt, false, GPT_CLK_EVT);
129
130 return 0;
131}
132
133static irqreturn_t mtk_timer_interrupt(int irq, void *dev_id)
134{
135 struct mtk_clock_event_device *evt = dev_id;
136
137 /* Acknowledge timer0 irq */
138 writel(GPT_IRQ_ACK(GPT_CLK_EVT), evt->gpt_base + GPT_IRQ_ACK_REG);
139 evt->dev.event_handler(&evt->dev);
140
141 return IRQ_HANDLED;
142}
143
Matthias Bruggerecb35302014-07-18 11:36:43 +0200144static void
145mtk_timer_setup(struct mtk_clock_event_device *evt, u8 timer, u8 option)
146{
147 writel(TIMER_CTRL_CLEAR | TIMER_CTRL_DISABLE,
148 evt->gpt_base + TIMER_CTRL_REG(timer));
149
150 writel(TIMER_CLK_SRC(TIMER_CLK_SRC_SYS13M) | TIMER_CLK_DIV1,
151 evt->gpt_base + TIMER_CLK_REG(timer));
152
153 writel(0x0, evt->gpt_base + TIMER_CMP_REG(timer));
154
155 writel(TIMER_CTRL_OP(option) | TIMER_CTRL_ENABLE,
156 evt->gpt_base + TIMER_CTRL_REG(timer));
157}
158
159static void mtk_timer_enable_irq(struct mtk_clock_event_device *evt, u8 timer)
160{
161 u32 val;
162
Daniel Lezcanofc686d02015-08-24 15:14:30 +0200163 /* Disable all interrupts */
164 writel(0x0, evt->gpt_base + GPT_IRQ_EN_REG);
165
166 /* Acknowledge all spurious pending interrupts */
167 writel(0x3f, evt->gpt_base + GPT_IRQ_ACK_REG);
168
Matthias Bruggerecb35302014-07-18 11:36:43 +0200169 val = readl(evt->gpt_base + GPT_IRQ_EN_REG);
170 writel(val | GPT_IRQ_ENABLE(timer),
171 evt->gpt_base + GPT_IRQ_EN_REG);
172}
173
174static void __init mtk_timer_init(struct device_node *node)
175{
176 struct mtk_clock_event_device *evt;
177 struct resource res;
178 unsigned long rate = 0;
179 struct clk *clk;
180
181 evt = kzalloc(sizeof(*evt), GFP_KERNEL);
182 if (!evt) {
183 pr_warn("Can't allocate mtk clock event driver struct");
184 return;
185 }
186
187 evt->dev.name = "mtk_tick";
188 evt->dev.rating = 300;
189 evt->dev.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
Viresh Kumara2b7e102015-06-18 16:24:27 +0530190 evt->dev.set_state_shutdown = mtk_clkevt_shutdown;
191 evt->dev.set_state_periodic = mtk_clkevt_set_periodic;
192 evt->dev.set_state_oneshot = mtk_clkevt_shutdown;
193 evt->dev.tick_resume = mtk_clkevt_shutdown;
Matthias Bruggerecb35302014-07-18 11:36:43 +0200194 evt->dev.set_next_event = mtk_clkevt_next_event;
195 evt->dev.cpumask = cpu_possible_mask;
196
197 evt->gpt_base = of_io_request_and_map(node, 0, "mtk-timer");
198 if (IS_ERR(evt->gpt_base)) {
199 pr_warn("Can't get resource\n");
200 return;
201 }
202
203 evt->dev.irq = irq_of_parse_and_map(node, 0);
204 if (evt->dev.irq <= 0) {
205 pr_warn("Can't parse IRQ");
206 goto err_mem;
207 }
208
209 clk = of_clk_get(node, 0);
210 if (IS_ERR(clk)) {
211 pr_warn("Can't get timer clock");
212 goto err_irq;
213 }
214
215 if (clk_prepare_enable(clk)) {
216 pr_warn("Can't prepare clock");
217 goto err_clk_put;
218 }
219 rate = clk_get_rate(clk);
220
221 if (request_irq(evt->dev.irq, mtk_timer_interrupt,
222 IRQF_TIMER | IRQF_IRQPOLL, "mtk_timer", evt)) {
223 pr_warn("failed to setup irq %d\n", evt->dev.irq);
224 goto err_clk_disable;
225 }
226
227 evt->ticks_per_jiffy = DIV_ROUND_UP(rate, HZ);
228
Matthias Bruggerecb35302014-07-18 11:36:43 +0200229 /* Configure clock source */
230 mtk_timer_setup(evt, GPT_CLK_SRC, TIMER_CTRL_OP_FREERUN);
231 clocksource_mmio_init(evt->gpt_base + TIMER_CNT_REG(GPT_CLK_SRC),
232 node->name, rate, 300, 32, clocksource_mmio_readl_up);
233
234 /* Configure clock event */
235 mtk_timer_setup(evt, GPT_CLK_EVT, TIMER_CTRL_OP_REPEAT);
Matthias Bruggerecb35302014-07-18 11:36:43 +0200236 clockevents_config_and_register(&evt->dev, rate, 0x3,
237 0xffffffff);
Matthias Bruggerd4a19eb32015-02-19 11:41:33 +0100238
239 mtk_timer_enable_irq(evt, GPT_CLK_EVT);
240
Matthias Bruggerecb35302014-07-18 11:36:43 +0200241 return;
242
243err_clk_disable:
244 clk_disable_unprepare(clk);
245err_clk_put:
246 clk_put(clk);
247err_irq:
248 irq_dispose_mapping(evt->dev.irq);
249err_mem:
250 iounmap(evt->gpt_base);
251 of_address_to_resource(node, 0, &res);
252 release_mem_region(res.start, resource_size(&res));
253}
254CLOCKSOURCE_OF_DECLARE(mtk_mt6577, "mediatek,mt6577-timer", mtk_timer_init);