Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007-8 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice shall be included in |
| 13 | * all copies or substantial portions of the Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 19 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 20 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 21 | * OTHER DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: Dave Airlie |
| 24 | * Alex Deucher |
| 25 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 26 | |
Thomas Zimmermann | 2ef7941 | 2019-12-03 11:04:02 +0100 | [diff] [blame] | 27 | #include <linux/pci.h> |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 28 | #include <linux/pm_runtime.h> |
Sam Ravnborg | f918312 | 2019-06-08 10:02:40 +0200 | [diff] [blame] | 29 | #include <linux/gcd.h> |
| 30 | |
| 31 | #include <asm/div64.h> |
| 32 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drm_crtc_helper.h> |
Sam Ravnborg | f918312 | 2019-06-08 10:02:40 +0200 | [diff] [blame] | 34 | #include <drm/drm_device.h> |
| 35 | #include <drm/drm_drv.h> |
| 36 | #include <drm/drm_edid.h> |
Noralf Trønnes | 3997eea | 2017-12-05 19:25:02 +0100 | [diff] [blame] | 37 | #include <drm/drm_fb_helper.h> |
Sam Ravnborg | f918312 | 2019-06-08 10:02:40 +0200 | [diff] [blame] | 38 | #include <drm/drm_fourcc.h> |
| 39 | #include <drm/drm_gem_framebuffer_helper.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 40 | #include <drm/drm_plane_helper.h> |
Daniel Vetter | fcd70cd | 2019-01-17 22:03:34 +0100 | [diff] [blame] | 41 | #include <drm/drm_probe_helper.h> |
Sam Ravnborg | f918312 | 2019-06-08 10:02:40 +0200 | [diff] [blame] | 42 | #include <drm/drm_vblank.h> |
| 43 | #include <drm/radeon_drm.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 44 | |
Sam Ravnborg | f918312 | 2019-06-08 10:02:40 +0200 | [diff] [blame] | 45 | #include "atom.h" |
| 46 | #include "radeon.h" |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 47 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 48 | static void avivo_crtc_load_lut(struct drm_crtc *crtc) |
| 49 | { |
| 50 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 51 | struct drm_device *dev = crtc->dev; |
| 52 | struct radeon_device *rdev = dev->dev_private; |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 53 | u16 *r, *g, *b; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 54 | int i; |
| 55 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 56 | DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 57 | WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0); |
| 58 | |
| 59 | WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0); |
| 60 | WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0); |
| 61 | WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0); |
| 62 | |
| 63 | WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff); |
| 64 | WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff); |
| 65 | WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff); |
| 66 | |
| 67 | WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id); |
| 68 | WREG32(AVIVO_DC_LUT_RW_MODE, 0); |
| 69 | WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f); |
| 70 | |
| 71 | WREG8(AVIVO_DC_LUT_RW_INDEX, 0); |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 72 | r = crtc->gamma_store; |
| 73 | g = r + crtc->gamma_size; |
| 74 | b = g + crtc->gamma_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 75 | for (i = 0; i < 256; i++) { |
| 76 | WREG32(AVIVO_DC_LUT_30_COLOR, |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 77 | ((*r++ & 0xffc0) << 14) | |
| 78 | ((*g++ & 0xffc0) << 4) | |
| 79 | (*b++ >> 6)); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 80 | } |
| 81 | |
Mario Kleiner | 4366f3b | 2014-06-07 03:38:11 +0200 | [diff] [blame] | 82 | /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */ |
| 83 | WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 84 | } |
| 85 | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 86 | static void dce4_crtc_load_lut(struct drm_crtc *crtc) |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 87 | { |
| 88 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 89 | struct drm_device *dev = crtc->dev; |
| 90 | struct radeon_device *rdev = dev->dev_private; |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 91 | u16 *r, *g, *b; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 92 | int i; |
| 93 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 94 | DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 95 | WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0); |
| 96 | |
| 97 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0); |
| 98 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0); |
| 99 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0); |
| 100 | |
| 101 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff); |
| 102 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff); |
| 103 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff); |
| 104 | |
Alex Deucher | 677d076 | 2010-04-22 22:58:50 -0400 | [diff] [blame] | 105 | WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0); |
| 106 | WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 107 | |
Alex Deucher | 677d076 | 2010-04-22 22:58:50 -0400 | [diff] [blame] | 108 | WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0); |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 109 | r = crtc->gamma_store; |
| 110 | g = r + crtc->gamma_size; |
| 111 | b = g + crtc->gamma_size; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 112 | for (i = 0; i < 256; i++) { |
Alex Deucher | 677d076 | 2010-04-22 22:58:50 -0400 | [diff] [blame] | 113 | WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset, |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 114 | ((*r++ & 0xffc0) << 14) | |
| 115 | ((*g++ & 0xffc0) << 4) | |
| 116 | (*b++ >> 6)); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 117 | } |
| 118 | } |
| 119 | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 120 | static void dce5_crtc_load_lut(struct drm_crtc *crtc) |
| 121 | { |
| 122 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 123 | struct drm_device *dev = crtc->dev; |
| 124 | struct radeon_device *rdev = dev->dev_private; |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 125 | u16 *r, *g, *b; |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 126 | int i; |
| 127 | |
| 128 | DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id); |
| 129 | |
| 130 | WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset, |
| 131 | (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) | |
| 132 | NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS))); |
| 133 | WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset, |
| 134 | NI_GRPH_PRESCALE_BYPASS); |
| 135 | WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset, |
| 136 | NI_OVL_PRESCALE_BYPASS); |
| 137 | WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset, |
| 138 | (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) | |
| 139 | NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT))); |
| 140 | |
| 141 | WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0); |
| 142 | |
| 143 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0); |
| 144 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0); |
| 145 | WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0); |
| 146 | |
| 147 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff); |
| 148 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff); |
| 149 | WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff); |
| 150 | |
| 151 | WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0); |
| 152 | WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007); |
| 153 | |
| 154 | WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0); |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 155 | r = crtc->gamma_store; |
| 156 | g = r + crtc->gamma_size; |
| 157 | b = g + crtc->gamma_size; |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 158 | for (i = 0; i < 256; i++) { |
| 159 | WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset, |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 160 | ((*r++ & 0xffc0) << 14) | |
| 161 | ((*g++ & 0xffc0) << 4) | |
| 162 | (*b++ >> 6)); |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset, |
| 166 | (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) | |
| 167 | NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) | |
| 168 | NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) | |
| 169 | NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS))); |
| 170 | WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset, |
| 171 | (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) | |
| 172 | NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS))); |
| 173 | WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset, |
| 174 | (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) | |
| 175 | NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS))); |
| 176 | WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset, |
Alex Deucher | 643b1f5 | 2015-02-23 10:59:36 -0500 | [diff] [blame] | 177 | (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 178 | NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS))); |
| 179 | /* XXX match this to the depth of the crtc fmt block, move to modeset? */ |
| 180 | WREG32(0x6940 + radeon_crtc->crtc_offset, 0); |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 181 | if (ASIC_IS_DCE8(rdev)) { |
| 182 | /* XXX this only needs to be programmed once per crtc at startup, |
| 183 | * not sure where the best place for it is |
| 184 | */ |
| 185 | WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset, |
| 186 | CIK_CURSOR_ALPHA_BLND_ENA); |
| 187 | } |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 188 | } |
| 189 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 190 | static void legacy_crtc_load_lut(struct drm_crtc *crtc) |
| 191 | { |
| 192 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 193 | struct drm_device *dev = crtc->dev; |
| 194 | struct radeon_device *rdev = dev->dev_private; |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 195 | u16 *r, *g, *b; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 196 | int i; |
| 197 | uint32_t dac2_cntl; |
| 198 | |
| 199 | dac2_cntl = RREG32(RADEON_DAC_CNTL2); |
| 200 | if (radeon_crtc->crtc_id == 0) |
| 201 | dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL; |
| 202 | else |
| 203 | dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL; |
| 204 | WREG32(RADEON_DAC_CNTL2, dac2_cntl); |
| 205 | |
| 206 | WREG8(RADEON_PALETTE_INDEX, 0); |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 207 | r = crtc->gamma_store; |
| 208 | g = r + crtc->gamma_size; |
| 209 | b = g + crtc->gamma_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 210 | for (i = 0; i < 256; i++) { |
| 211 | WREG32(RADEON_PALETTE_30_DATA, |
Peter Rosin | 4258539 | 2017-07-13 18:25:36 +0200 | [diff] [blame] | 212 | ((*r++ & 0xffc0) << 14) | |
| 213 | ((*g++ & 0xffc0) << 4) | |
| 214 | (*b++ >> 6)); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 215 | } |
| 216 | } |
| 217 | |
| 218 | void radeon_crtc_load_lut(struct drm_crtc *crtc) |
| 219 | { |
| 220 | struct drm_device *dev = crtc->dev; |
| 221 | struct radeon_device *rdev = dev->dev_private; |
| 222 | |
| 223 | if (!crtc->enabled) |
| 224 | return; |
| 225 | |
Alex Deucher | fee298f | 2011-01-06 21:19:30 -0500 | [diff] [blame] | 226 | if (ASIC_IS_DCE5(rdev)) |
| 227 | dce5_crtc_load_lut(crtc); |
| 228 | else if (ASIC_IS_DCE4(rdev)) |
| 229 | dce4_crtc_load_lut(crtc); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 230 | else if (ASIC_IS_AVIVO(rdev)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 231 | avivo_crtc_load_lut(crtc); |
| 232 | else |
| 233 | legacy_crtc_load_lut(crtc); |
| 234 | } |
| 235 | |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 236 | static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green, |
Daniel Vetter | 6d124ff | 2017-04-03 10:33:01 +0200 | [diff] [blame] | 237 | u16 *blue, uint32_t size, |
| 238 | struct drm_modeset_acquire_ctx *ctx) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 239 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 240 | radeon_crtc_load_lut(crtc); |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 241 | |
| 242 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 243 | } |
| 244 | |
| 245 | static void radeon_crtc_destroy(struct drm_crtc *crtc) |
| 246 | { |
| 247 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 248 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 249 | drm_crtc_cleanup(crtc); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 250 | destroy_workqueue(radeon_crtc->flip_queue); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 251 | kfree(radeon_crtc); |
| 252 | } |
| 253 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 254 | /** |
| 255 | * radeon_unpin_work_func - unpin old buffer object |
| 256 | * |
| 257 | * @__work - kernel work item |
| 258 | * |
| 259 | * Unpin the old frame buffer object outside of the interrupt handler |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 260 | */ |
| 261 | static void radeon_unpin_work_func(struct work_struct *__work) |
| 262 | { |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 263 | struct radeon_flip_work *work = |
| 264 | container_of(__work, struct radeon_flip_work, unpin_work); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 265 | int r; |
| 266 | |
| 267 | /* unpin of the old buffer */ |
| 268 | r = radeon_bo_reserve(work->old_rbo, false); |
| 269 | if (likely(r == 0)) { |
| 270 | r = radeon_bo_unpin(work->old_rbo); |
| 271 | if (unlikely(r != 0)) { |
| 272 | DRM_ERROR("failed to unpin buffer after flip\n"); |
| 273 | } |
| 274 | radeon_bo_unreserve(work->old_rbo); |
| 275 | } else |
| 276 | DRM_ERROR("failed to reserve buffer after flip\n"); |
Dave Airlie | 498c555 | 2011-05-29 17:48:32 +1000 | [diff] [blame] | 277 | |
Gerd Hoffmann | ce77038 | 2019-08-05 16:01:06 +0200 | [diff] [blame] | 278 | drm_gem_object_put_unlocked(&work->old_rbo->tbo.base); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 279 | kfree(work); |
| 280 | } |
| 281 | |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 282 | void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id) |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 283 | { |
| 284 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 285 | unsigned long flags; |
| 286 | u32 update_pending; |
| 287 | int vpos, hpos; |
| 288 | |
Christian König | f5d636d | 2014-04-23 20:46:06 +0200 | [diff] [blame] | 289 | /* can happen during initialization */ |
| 290 | if (radeon_crtc == NULL) |
| 291 | return; |
| 292 | |
Mario Kleiner | 39dc545 | 2014-07-29 06:21:44 +0200 | [diff] [blame] | 293 | /* Skip the pageflip completion check below (based on polling) on |
| 294 | * asics which reliably support hw pageflip completion irqs. pflip |
| 295 | * irqs are a reliable and race-free method of handling pageflip |
| 296 | * completion detection. A use_pflipirq module parameter < 2 allows |
| 297 | * to override this in case of asics with faulty pflip irqs. |
| 298 | * A module parameter of 0 would only use this polling based path, |
| 299 | * a parameter of 1 would use pflip irq only as a backup to this |
| 300 | * path, as in Linux 3.16. |
| 301 | */ |
| 302 | if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev)) |
| 303 | return; |
| 304 | |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 305 | spin_lock_irqsave(&rdev->ddev->event_lock, flags); |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 306 | if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) { |
| 307 | DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != " |
| 308 | "RADEON_FLIP_SUBMITTED(%d)\n", |
| 309 | radeon_crtc->flip_status, |
| 310 | RADEON_FLIP_SUBMITTED); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 311 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 312 | return; |
| 313 | } |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 314 | |
| 315 | update_pending = radeon_page_flip_pending(rdev, crtc_id); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 316 | |
| 317 | /* Has the pageflip already completed in crtc, or is it certain |
Mario Kleiner | 73d4c23 | 2016-09-17 14:25:38 +0200 | [diff] [blame] | 318 | * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides |
| 319 | * distance to start of "fudged earlier" vblank in vpos, distance to |
| 320 | * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in |
| 321 | * the last few scanlines before start of real vblank, where the vblank |
| 322 | * irq can fire, so we have sampled update_pending a bit too early and |
| 323 | * know the flip will complete at leading edge of the upcoming real |
| 324 | * vblank. On pre-AVIVO hardware, flips also complete inside the real |
| 325 | * vblank, not only at leading edge, so if update_pending for hpos >= 0 |
| 326 | * == inside real vblank, the flip will complete almost immediately. |
| 327 | * Note that this method of completion handling is still not 100% race |
| 328 | * free, as we could execute before the radeon_flip_work_func managed |
| 329 | * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op, |
| 330 | * but the flip still gets programmed into hw and completed during |
| 331 | * vblank, leading to a delayed emission of the flip completion event. |
| 332 | * This applies at least to pre-AVIVO hardware, where flips are always |
| 333 | * completing inside vblank, not only at leading edge of vblank. |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 334 | */ |
| 335 | if (update_pending && |
Mario Kleiner | 73d4c23 | 2016-09-17 14:25:38 +0200 | [diff] [blame] | 336 | (DRM_SCANOUTPOS_VALID & |
| 337 | radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id, |
| 338 | GET_DISTANCE_TO_VBLANKSTART, |
| 339 | &vpos, &hpos, NULL, NULL, |
| 340 | &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) && |
| 341 | ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) { |
Felix Kuehling | 81ffbbe | 2012-02-23 19:16:12 -0500 | [diff] [blame] | 342 | /* crtc didn't flip in this target vblank interval, |
| 343 | * but flip is pending in crtc. Based on the current |
| 344 | * scanout position we know that the current frame is |
| 345 | * (nearly) complete and the flip will (likely) |
| 346 | * complete before the start of the next frame. |
| 347 | */ |
| 348 | update_pending = 0; |
| 349 | } |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 350 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 351 | if (!update_pending) |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 352 | radeon_crtc_handle_flip(rdev, crtc_id); |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | /** |
| 356 | * radeon_crtc_handle_flip - page flip completed |
| 357 | * |
| 358 | * @rdev: radeon device pointer |
| 359 | * @crtc_id: crtc number this event is for |
| 360 | * |
| 361 | * Called when we are sure that a page flip for this crtc is completed. |
| 362 | */ |
| 363 | void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id) |
| 364 | { |
| 365 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 366 | struct radeon_flip_work *work; |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 367 | unsigned long flags; |
| 368 | |
| 369 | /* this can happen at init */ |
| 370 | if (radeon_crtc == NULL) |
| 371 | return; |
| 372 | |
| 373 | spin_lock_irqsave(&rdev->ddev->event_lock, flags); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 374 | work = radeon_crtc->flip_work; |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 375 | if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) { |
| 376 | DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != " |
| 377 | "RADEON_FLIP_SUBMITTED(%d)\n", |
| 378 | radeon_crtc->flip_status, |
| 379 | RADEON_FLIP_SUBMITTED); |
Christian König | 1a0e791 | 2014-05-27 16:49:21 +0200 | [diff] [blame] | 380 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 381 | return; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 382 | } |
| 383 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 384 | /* Pageflip completed. Clean up. */ |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 385 | radeon_crtc->flip_status = RADEON_FLIP_NONE; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 386 | radeon_crtc->flip_work = NULL; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 387 | |
| 388 | /* wakeup userspace */ |
Rob Clark | 26ae466 | 2012-10-08 19:50:42 +0000 | [diff] [blame] | 389 | if (work->event) |
Gustavo Padovan | eba9281 | 2016-04-14 10:48:19 -0700 | [diff] [blame] | 390 | drm_crtc_send_vblank_event(&radeon_crtc->base, work->event); |
Rob Clark | 26ae466 | 2012-10-08 19:50:42 +0000 | [diff] [blame] | 391 | |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 392 | spin_unlock_irqrestore(&rdev->ddev->event_lock, flags); |
| 393 | |
Gustavo Padovan | a782bca | 2016-06-06 11:41:44 -0300 | [diff] [blame] | 394 | drm_crtc_vblank_put(&radeon_crtc->base); |
Michel Dänzer | 46889d9 | 2014-06-17 19:12:04 +0900 | [diff] [blame] | 395 | radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 396 | queue_work(radeon_crtc->flip_queue, &work->unpin_work); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 397 | } |
| 398 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 399 | /** |
| 400 | * radeon_flip_work_func - page flip framebuffer |
| 401 | * |
| 402 | * @work - kernel work item |
| 403 | * |
| 404 | * Wait for the buffer object to become idle and do the actual page flip |
| 405 | */ |
| 406 | static void radeon_flip_work_func(struct work_struct *__work) |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 407 | { |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 408 | struct radeon_flip_work *work = |
| 409 | container_of(__work, struct radeon_flip_work, flip_work); |
| 410 | struct radeon_device *rdev = work->rdev; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 411 | struct drm_device *dev = rdev->ddev; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 412 | struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id]; |
| 413 | |
| 414 | struct drm_crtc *crtc = &radeon_crtc->base; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 415 | unsigned long flags; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 416 | int r; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 417 | int vpos, hpos; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 418 | |
Jérome Glisse | 3cf8bb1 | 2016-03-16 12:56:45 +0100 | [diff] [blame] | 419 | down_read(&rdev->exclusive_lock); |
Michel Dänzer | 306f98d | 2014-07-14 15:58:03 +0900 | [diff] [blame] | 420 | if (work->fence) { |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 421 | struct radeon_fence *fence; |
| 422 | |
| 423 | fence = to_radeon_fence(work->fence); |
| 424 | if (fence && fence->rdev == rdev) { |
| 425 | r = radeon_fence_wait(fence, false); |
| 426 | if (r == -EDEADLK) { |
| 427 | up_read(&rdev->exclusive_lock); |
| 428 | do { |
| 429 | r = radeon_gpu_reset(rdev); |
| 430 | } while (r == -EAGAIN); |
| 431 | down_read(&rdev->exclusive_lock); |
| 432 | } |
| 433 | } else |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 434 | r = dma_fence_wait(work->fence, false); |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 435 | |
Michel Dänzer | 306f98d | 2014-07-14 15:58:03 +0900 | [diff] [blame] | 436 | if (r) |
| 437 | DRM_ERROR("failed to wait on page flip fence (%d)!\n", r); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 438 | |
Michel Dänzer | 306f98d | 2014-07-14 15:58:03 +0900 | [diff] [blame] | 439 | /* We continue with the page flip even if we failed to wait on |
| 440 | * the fence, otherwise the DRM core and userspace will be |
| 441 | * confused about which BO the CRTC is scanning out |
| 442 | */ |
| 443 | |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 444 | dma_fence_put(work->fence); |
Maarten Lankhorst | a0e8476 | 2014-09-17 14:35:02 +0200 | [diff] [blame] | 445 | work->fence = NULL; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 446 | } |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 447 | |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 448 | /* Wait until we're out of the vertical blank period before the one |
Mario Kleiner | 363926d | 2016-09-17 14:25:39 +0200 | [diff] [blame] | 449 | * targeted by the flip. Always wait on pre DCE4 to avoid races with |
| 450 | * flip completion handling from vblank irq, as these old asics don't |
| 451 | * have reliable pageflip completion interrupts. |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 452 | */ |
| 453 | while (radeon_crtc->enabled && |
Mario Kleiner | 363926d | 2016-09-17 14:25:39 +0200 | [diff] [blame] | 454 | (radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0, |
| 455 | &vpos, &hpos, NULL, NULL, |
| 456 | &crtc->hwmode) |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 457 | & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == |
Mario Kleiner | 363926d | 2016-09-17 14:25:39 +0200 | [diff] [blame] | 458 | (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && |
| 459 | (!ASIC_IS_AVIVO(rdev) || |
| 460 | ((int) (work->target_vblank - |
| 461 | dev->driver->get_vblank_counter(dev, work->crtc_id)) > 0))) |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 462 | usleep_range(1000, 2000); |
| 463 | |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 464 | /* We borrow the event spin lock for protecting flip_status */ |
| 465 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 466 | |
| 467 | /* set the proper interrupt */ |
| 468 | radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id); |
| 469 | |
Mario Kleiner | 5f87e09 | 2014-07-17 02:24:45 +0200 | [diff] [blame] | 470 | /* do the flip (mmio) */ |
Michel Dänzer | c63dd75 | 2016-04-01 18:51:34 +0900 | [diff] [blame] | 471 | radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async); |
Mario Kleiner | 5f87e09 | 2014-07-17 02:24:45 +0200 | [diff] [blame] | 472 | |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 473 | radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED; |
| 474 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 475 | up_read(&rdev->exclusive_lock); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 476 | } |
| 477 | |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 478 | static int radeon_crtc_page_flip_target(struct drm_crtc *crtc, |
| 479 | struct drm_framebuffer *fb, |
| 480 | struct drm_pending_vblank_event *event, |
| 481 | uint32_t page_flip_flags, |
Daniel Vetter | 41292b1f | 2017-03-22 22:50:50 +0100 | [diff] [blame] | 482 | uint32_t target, |
| 483 | struct drm_modeset_acquire_ctx *ctx) |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 484 | { |
| 485 | struct drm_device *dev = crtc->dev; |
| 486 | struct radeon_device *rdev = dev->dev_private; |
| 487 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 488 | struct drm_gem_object *obj; |
| 489 | struct radeon_flip_work *work; |
| 490 | struct radeon_bo *new_rbo; |
| 491 | uint32_t tiling_flags, pitch_pixels; |
| 492 | uint64_t base; |
| 493 | unsigned long flags; |
| 494 | int r; |
| 495 | |
| 496 | work = kzalloc(sizeof *work, GFP_KERNEL); |
| 497 | if (work == NULL) |
| 498 | return -ENOMEM; |
| 499 | |
| 500 | INIT_WORK(&work->flip_work, radeon_flip_work_func); |
| 501 | INIT_WORK(&work->unpin_work, radeon_unpin_work_func); |
| 502 | |
| 503 | work->rdev = rdev; |
| 504 | work->crtc_id = radeon_crtc->crtc_id; |
| 505 | work->event = event; |
Michel Dänzer | c63dd75 | 2016-04-01 18:51:34 +0900 | [diff] [blame] | 506 | work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0; |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 507 | |
| 508 | /* schedule unpin of the old buffer */ |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 509 | obj = crtc->primary->fb->obj[0]; |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 510 | |
| 511 | /* take a reference to the old object */ |
Cihangir Akturk | 07f65bb | 2017-08-03 14:58:35 +0300 | [diff] [blame] | 512 | drm_gem_object_get(obj); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 513 | work->old_rbo = gem_to_radeon_bo(obj); |
| 514 | |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 515 | obj = fb->obj[0]; |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 516 | new_rbo = gem_to_radeon_bo(obj); |
| 517 | |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 518 | /* pin the new buffer */ |
| 519 | DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n", |
| 520 | work->old_rbo, new_rbo); |
| 521 | |
| 522 | r = radeon_bo_reserve(new_rbo, false); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 523 | if (unlikely(r != 0)) { |
| 524 | DRM_ERROR("failed to reserve new rbo buffer before flip\n"); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 525 | goto cleanup; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 526 | } |
Michel Dänzer | 0349af7 | 2012-03-14 17:12:42 +0100 | [diff] [blame] | 527 | /* Only 27 bit offset for legacy CRTC */ |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 528 | r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM, |
Michel Dänzer | 0349af7 | 2012-03-14 17:12:42 +0100 | [diff] [blame] | 529 | ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 530 | if (unlikely(r != 0)) { |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 531 | radeon_bo_unreserve(new_rbo); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 532 | r = -EINVAL; |
| 533 | DRM_ERROR("failed to pin new rbo buffer before flip\n"); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 534 | goto cleanup; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 535 | } |
Christian König | 52791ee | 2019-08-11 10:06:32 +0200 | [diff] [blame] | 536 | work->fence = dma_fence_get(dma_resv_get_excl(new_rbo->tbo.base.resv)); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 537 | radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL); |
| 538 | radeon_bo_unreserve(new_rbo); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 539 | |
| 540 | if (!ASIC_IS_AVIVO(rdev)) { |
| 541 | /* crtc offset is from display base addr not FB location */ |
| 542 | base -= radeon_crtc->legacy_display_base_addr; |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 543 | pitch_pixels = fb->pitches[0] / fb->format->cpp[0]; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 544 | |
| 545 | if (tiling_flags & RADEON_TILING_MACRO) { |
| 546 | if (ASIC_IS_R300(rdev)) { |
| 547 | base &= ~0x7ff; |
| 548 | } else { |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 549 | int byteshift = fb->format->cpp[0] * 8 >> 4; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 550 | int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11; |
| 551 | base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8); |
| 552 | } |
| 553 | } else { |
| 554 | int offset = crtc->y * pitch_pixels + crtc->x; |
Ville Syrjälä | 272725c | 2016-12-14 23:32:20 +0200 | [diff] [blame] | 555 | switch (fb->format->cpp[0] * 8) { |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 556 | case 8: |
| 557 | default: |
| 558 | offset *= 1; |
| 559 | break; |
| 560 | case 15: |
| 561 | case 16: |
| 562 | offset *= 2; |
| 563 | break; |
| 564 | case 24: |
| 565 | offset *= 3; |
| 566 | break; |
| 567 | case 32: |
| 568 | offset *= 4; |
| 569 | break; |
| 570 | } |
| 571 | base += offset; |
| 572 | } |
| 573 | base &= ~7; |
| 574 | } |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 575 | work->base = base; |
Dhinakaran Pandiyan | 9038aa4 | 2018-02-02 21:12:57 -0800 | [diff] [blame] | 576 | work->target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) + |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 577 | dev->driver->get_vblank_counter(dev, work->crtc_id); |
Michel Dänzer | ca721b7 | 2014-06-17 19:12:03 +0900 | [diff] [blame] | 578 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 579 | /* We borrow the event spin lock for protecting flip_work */ |
| 580 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
Christian König | 1aab551 | 2014-05-27 16:49:22 +0200 | [diff] [blame] | 581 | |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 582 | if (radeon_crtc->flip_status != RADEON_FLIP_NONE) { |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 583 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); |
| 584 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 585 | r = -EBUSY; |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 586 | goto pflip_cleanup; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 587 | } |
Michel Dänzer | a2b6d3b | 2014-06-30 18:12:34 +0900 | [diff] [blame] | 588 | radeon_crtc->flip_status = RADEON_FLIP_PENDING; |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 589 | radeon_crtc->flip_work = work; |
| 590 | |
Michel Dänzer | 685d54b | 2014-06-10 10:21:57 +0900 | [diff] [blame] | 591 | /* update crtc fb */ |
| 592 | crtc->primary->fb = fb; |
| 593 | |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 594 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 595 | |
| 596 | queue_work(radeon_crtc->flip_queue, &work->flip_work); |
Christian König | fa7f517 | 2014-06-03 18:13:21 -0400 | [diff] [blame] | 597 | return 0; |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 598 | |
| 599 | pflip_cleanup: |
| 600 | if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) { |
| 601 | DRM_ERROR("failed to reserve new rbo in error path\n"); |
| 602 | goto cleanup; |
| 603 | } |
| 604 | if (unlikely(radeon_bo_unpin(new_rbo) != 0)) { |
| 605 | DRM_ERROR("failed to unpin new rbo in error path\n"); |
| 606 | } |
| 607 | radeon_bo_unreserve(new_rbo); |
| 608 | |
| 609 | cleanup: |
Gerd Hoffmann | ce77038 | 2019-08-05 16:01:06 +0200 | [diff] [blame] | 610 | drm_gem_object_put_unlocked(&work->old_rbo->tbo.base); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 611 | dma_fence_put(work->fence); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 612 | kfree(work); |
Michel Dänzer | c60381b | 2014-07-14 15:48:42 +0900 | [diff] [blame] | 613 | return r; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 614 | } |
| 615 | |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 616 | static int |
Daniel Vetter | a4eff9a | 2017-03-22 22:50:57 +0100 | [diff] [blame] | 617 | radeon_crtc_set_config(struct drm_mode_set *set, |
| 618 | struct drm_modeset_acquire_ctx *ctx) |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 619 | { |
| 620 | struct drm_device *dev; |
| 621 | struct radeon_device *rdev; |
| 622 | struct drm_crtc *crtc; |
| 623 | bool active = false; |
| 624 | int ret; |
| 625 | |
| 626 | if (!set || !set->crtc) |
| 627 | return -EINVAL; |
| 628 | |
| 629 | dev = set->crtc->dev; |
| 630 | |
| 631 | ret = pm_runtime_get_sync(dev->dev); |
| 632 | if (ret < 0) |
| 633 | return ret; |
| 634 | |
Daniel Vetter | a4eff9a | 2017-03-22 22:50:57 +0100 | [diff] [blame] | 635 | ret = drm_crtc_helper_set_config(set, ctx); |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 636 | |
| 637 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 638 | if (crtc->enabled) |
| 639 | active = true; |
| 640 | |
| 641 | pm_runtime_mark_last_busy(dev->dev); |
| 642 | |
| 643 | rdev = dev->dev_private; |
| 644 | /* if we have active crtcs and we don't have a power ref, |
| 645 | take the current one */ |
| 646 | if (active && !rdev->have_disp_power_ref) { |
| 647 | rdev->have_disp_power_ref = true; |
| 648 | return ret; |
| 649 | } |
| 650 | /* if we have no active crtcs, then drop the power ref |
| 651 | we got before */ |
| 652 | if (!active && rdev->have_disp_power_ref) { |
| 653 | pm_runtime_put_autosuspend(dev->dev); |
| 654 | rdev->have_disp_power_ref = false; |
| 655 | } |
| 656 | |
| 657 | /* drop the power reference we got coming in here */ |
| 658 | pm_runtime_put_autosuspend(dev->dev); |
| 659 | return ret; |
| 660 | } |
Maarten Lankhorst | 7ea7728 | 2016-06-07 12:49:30 +0200 | [diff] [blame] | 661 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 662 | static const struct drm_crtc_funcs radeon_crtc_funcs = { |
Michel Dänzer | 78b1a60 | 2014-11-18 18:00:08 +0900 | [diff] [blame] | 663 | .cursor_set2 = radeon_crtc_cursor_set2, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 664 | .cursor_move = radeon_crtc_cursor_move, |
| 665 | .gamma_set = radeon_crtc_gamma_set, |
Dave Airlie | 10ebc0b | 2012-09-17 14:40:31 +1000 | [diff] [blame] | 666 | .set_config = radeon_crtc_set_config, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 667 | .destroy = radeon_crtc_destroy, |
Michel Dänzer | b8fc75c | 2016-08-04 12:39:39 +0900 | [diff] [blame] | 668 | .page_flip_target = radeon_crtc_page_flip_target, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 669 | }; |
| 670 | |
| 671 | static void radeon_crtc_init(struct drm_device *dev, int index) |
| 672 | { |
| 673 | struct radeon_device *rdev = dev->dev_private; |
| 674 | struct radeon_crtc *radeon_crtc; |
| 675 | int i; |
| 676 | |
| 677 | radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL); |
| 678 | if (radeon_crtc == NULL) |
| 679 | return; |
| 680 | |
| 681 | drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs); |
| 682 | |
| 683 | drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256); |
| 684 | radeon_crtc->crtc_id = index; |
Bhaktipriya Shridhar | a37cfa8 | 2016-07-16 17:00:44 +0530 | [diff] [blame] | 685 | radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 686 | rdev->mode_info.crtcs[index] = radeon_crtc; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 687 | |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 688 | if (rdev->family >= CHIP_BONAIRE) { |
| 689 | radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH; |
| 690 | radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT; |
| 691 | } else { |
| 692 | radeon_crtc->max_cursor_width = CURSOR_WIDTH; |
| 693 | radeon_crtc->max_cursor_height = CURSOR_HEIGHT; |
| 694 | } |
Alex Deucher | bea61c5 | 2014-02-12 12:56:53 -0500 | [diff] [blame] | 695 | dev->mode_config.cursor_width = radeon_crtc->max_cursor_width; |
| 696 | dev->mode_config.cursor_height = radeon_crtc->max_cursor_height; |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 697 | |
Dave Airlie | 785b93e | 2009-08-28 15:46:53 +1000 | [diff] [blame] | 698 | #if 0 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 699 | radeon_crtc->mode_set.crtc = &radeon_crtc->base; |
| 700 | radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1); |
| 701 | radeon_crtc->mode_set.num_connectors = 0; |
Dave Airlie | 785b93e | 2009-08-28 15:46:53 +1000 | [diff] [blame] | 702 | #endif |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 703 | |
| 704 | for (i = 0; i < 256; i++) { |
| 705 | radeon_crtc->lut_r[i] = i << 2; |
| 706 | radeon_crtc->lut_g[i] = i << 2; |
| 707 | radeon_crtc->lut_b[i] = i << 2; |
| 708 | } |
| 709 | |
| 710 | if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)) |
| 711 | radeon_atombios_init_crtc(dev, radeon_crtc); |
| 712 | else |
| 713 | radeon_legacy_init_crtc(dev, radeon_crtc); |
| 714 | } |
| 715 | |
Alex Deucher | e68adef | 2012-09-06 14:32:06 -0400 | [diff] [blame] | 716 | static const char *encoder_names[38] = { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 717 | "NONE", |
| 718 | "INTERNAL_LVDS", |
| 719 | "INTERNAL_TMDS1", |
| 720 | "INTERNAL_TMDS2", |
| 721 | "INTERNAL_DAC1", |
| 722 | "INTERNAL_DAC2", |
| 723 | "INTERNAL_SDVOA", |
| 724 | "INTERNAL_SDVOB", |
| 725 | "SI170B", |
| 726 | "CH7303", |
| 727 | "CH7301", |
| 728 | "INTERNAL_DVO1", |
| 729 | "EXTERNAL_SDVOA", |
| 730 | "EXTERNAL_SDVOB", |
| 731 | "TITFP513", |
| 732 | "INTERNAL_LVTM1", |
| 733 | "VT1623", |
| 734 | "HDMI_SI1930", |
| 735 | "HDMI_INTERNAL", |
| 736 | "INTERNAL_KLDSCP_TMDS1", |
| 737 | "INTERNAL_KLDSCP_DVO1", |
| 738 | "INTERNAL_KLDSCP_DAC1", |
| 739 | "INTERNAL_KLDSCP_DAC2", |
| 740 | "SI178", |
| 741 | "MVPU_FPGA", |
| 742 | "INTERNAL_DDI", |
| 743 | "VT1625", |
| 744 | "HDMI_SI1932", |
| 745 | "DP_AN9801", |
| 746 | "DP_DP501", |
| 747 | "INTERNAL_UNIPHY", |
| 748 | "INTERNAL_KLDSCP_LVTMA", |
| 749 | "INTERNAL_UNIPHY1", |
| 750 | "INTERNAL_UNIPHY2", |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 751 | "NUTMEG", |
| 752 | "TRAVIS", |
Alex Deucher | e68adef | 2012-09-06 14:32:06 -0400 | [diff] [blame] | 753 | "INTERNAL_VCE", |
| 754 | "INTERNAL_UNIPHY3", |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 755 | }; |
| 756 | |
Alex Deucher | cbd4623 | 2010-06-07 02:24:54 -0400 | [diff] [blame] | 757 | static const char *hpd_names[6] = { |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 758 | "HPD1", |
| 759 | "HPD2", |
| 760 | "HPD3", |
| 761 | "HPD4", |
| 762 | "HPD5", |
| 763 | "HPD6", |
| 764 | }; |
| 765 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 766 | static void radeon_print_display_setup(struct drm_device *dev) |
| 767 | { |
| 768 | struct drm_connector *connector; |
| 769 | struct radeon_connector *radeon_connector; |
| 770 | struct drm_encoder *encoder; |
| 771 | struct radeon_encoder *radeon_encoder; |
| 772 | uint32_t devices; |
| 773 | int i = 0; |
| 774 | |
| 775 | DRM_INFO("Radeon Display Connectors\n"); |
| 776 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 777 | radeon_connector = to_radeon_connector(connector); |
| 778 | DRM_INFO("Connector %d:\n", i); |
Jani Nikula | 7208209 | 2014-06-03 14:56:19 +0300 | [diff] [blame] | 779 | DRM_INFO(" %s\n", connector->name); |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 780 | if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) |
| 781 | DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]); |
Dave Airlie | 4b9d2a2 | 2010-02-08 13:16:55 +1000 | [diff] [blame] | 782 | if (radeon_connector->ddc_bus) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 783 | DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n", |
| 784 | radeon_connector->ddc_bus->rec.mask_clk_reg, |
| 785 | radeon_connector->ddc_bus->rec.mask_data_reg, |
| 786 | radeon_connector->ddc_bus->rec.a_clk_reg, |
| 787 | radeon_connector->ddc_bus->rec.a_data_reg, |
Alex Deucher | 9b9fe72 | 2009-11-10 15:59:44 -0500 | [diff] [blame] | 788 | radeon_connector->ddc_bus->rec.en_clk_reg, |
| 789 | radeon_connector->ddc_bus->rec.en_data_reg, |
| 790 | radeon_connector->ddc_bus->rec.y_clk_reg, |
| 791 | radeon_connector->ddc_bus->rec.y_data_reg); |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 792 | if (radeon_connector->router.ddc_valid) |
Alex Deucher | 26b5bc9 | 2010-08-05 21:21:18 -0400 | [diff] [blame] | 793 | DRM_INFO(" DDC Router 0x%x/0x%x\n", |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 794 | radeon_connector->router.ddc_mux_control_pin, |
| 795 | radeon_connector->router.ddc_mux_state); |
| 796 | if (radeon_connector->router.cd_valid) |
| 797 | DRM_INFO(" Clock/Data Router 0x%x/0x%x\n", |
| 798 | radeon_connector->router.cd_mux_control_pin, |
| 799 | radeon_connector->router.cd_mux_state); |
Dave Airlie | 4b9d2a2 | 2010-02-08 13:16:55 +1000 | [diff] [blame] | 800 | } else { |
| 801 | if (connector->connector_type == DRM_MODE_CONNECTOR_VGA || |
| 802 | connector->connector_type == DRM_MODE_CONNECTOR_DVII || |
| 803 | connector->connector_type == DRM_MODE_CONNECTOR_DVID || |
| 804 | connector->connector_type == DRM_MODE_CONNECTOR_DVIA || |
| 805 | connector->connector_type == DRM_MODE_CONNECTOR_HDMIA || |
| 806 | connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) |
| 807 | DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n"); |
| 808 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 809 | DRM_INFO(" Encoders:\n"); |
| 810 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 811 | radeon_encoder = to_radeon_encoder(encoder); |
| 812 | devices = radeon_encoder->devices & radeon_connector->devices; |
| 813 | if (devices) { |
| 814 | if (devices & ATOM_DEVICE_CRT1_SUPPORT) |
| 815 | DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 816 | if (devices & ATOM_DEVICE_CRT2_SUPPORT) |
| 817 | DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 818 | if (devices & ATOM_DEVICE_LCD1_SUPPORT) |
| 819 | DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 820 | if (devices & ATOM_DEVICE_DFP1_SUPPORT) |
| 821 | DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 822 | if (devices & ATOM_DEVICE_DFP2_SUPPORT) |
| 823 | DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 824 | if (devices & ATOM_DEVICE_DFP3_SUPPORT) |
| 825 | DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 826 | if (devices & ATOM_DEVICE_DFP4_SUPPORT) |
| 827 | DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 828 | if (devices & ATOM_DEVICE_DFP5_SUPPORT) |
| 829 | DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]); |
Alex Deucher | 73758a5 | 2010-09-24 14:59:32 -0400 | [diff] [blame] | 830 | if (devices & ATOM_DEVICE_DFP6_SUPPORT) |
| 831 | DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 832 | if (devices & ATOM_DEVICE_TV1_SUPPORT) |
| 833 | DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 834 | if (devices & ATOM_DEVICE_CV_SUPPORT) |
| 835 | DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]); |
| 836 | } |
| 837 | } |
| 838 | i++; |
| 839 | } |
| 840 | } |
| 841 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 842 | static bool radeon_setup_enc_conn(struct drm_device *dev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 843 | { |
| 844 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 845 | bool ret = false; |
| 846 | |
| 847 | if (rdev->bios) { |
| 848 | if (rdev->is_atom_bios) { |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 849 | ret = radeon_get_atom_connector_info_from_supported_devices_table(dev); |
Wambui Karuga | fbd6235 | 2020-01-03 16:19:12 +0300 | [diff] [blame^] | 850 | if (!ret) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 851 | ret = radeon_get_atom_connector_info_from_object_table(dev); |
Alex Deucher | b9597a1 | 2010-01-04 19:12:02 -0500 | [diff] [blame] | 852 | } else { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 853 | ret = radeon_get_legacy_connector_info_from_bios(dev); |
Wambui Karuga | fbd6235 | 2020-01-03 16:19:12 +0300 | [diff] [blame^] | 854 | if (!ret) |
Alex Deucher | b9597a1 | 2010-01-04 19:12:02 -0500 | [diff] [blame] | 855 | ret = radeon_get_legacy_connector_info_from_table(dev); |
| 856 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 857 | } else { |
| 858 | if (!ASIC_IS_AVIVO(rdev)) |
| 859 | ret = radeon_get_legacy_connector_info_from_table(dev); |
| 860 | } |
| 861 | if (ret) { |
Dave Airlie | 1f3b6a4 | 2009-10-13 14:10:37 +1000 | [diff] [blame] | 862 | radeon_setup_encoder_clones(dev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 863 | radeon_print_display_setup(dev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | return ret; |
| 867 | } |
| 868 | |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 869 | /* avivo */ |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 870 | |
| 871 | /** |
| 872 | * avivo_reduce_ratio - fractional number reduction |
| 873 | * |
| 874 | * @nom: nominator |
| 875 | * @den: denominator |
| 876 | * @nom_min: minimum value for nominator |
| 877 | * @den_min: minimum value for denominator |
| 878 | * |
| 879 | * Find the greatest common divisor and apply it on both nominator and |
| 880 | * denominator, but make nominator and denominator are at least as large |
| 881 | * as their minimum values. |
| 882 | */ |
| 883 | static void avivo_reduce_ratio(unsigned *nom, unsigned *den, |
| 884 | unsigned nom_min, unsigned den_min) |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 885 | { |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 886 | unsigned tmp; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 887 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 888 | /* reduce the numbers to a simpler ratio */ |
| 889 | tmp = gcd(*nom, *den); |
| 890 | *nom /= tmp; |
| 891 | *den /= tmp; |
Alex Deucher | a4b40d5d | 2011-02-14 11:43:10 -0500 | [diff] [blame] | 892 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 893 | /* make sure nominator is large enough */ |
Jérome Glisse | 3cf8bb1 | 2016-03-16 12:56:45 +0100 | [diff] [blame] | 894 | if (*nom < nom_min) { |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 895 | tmp = DIV_ROUND_UP(nom_min, *nom); |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 896 | *nom *= tmp; |
| 897 | *den *= tmp; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 898 | } |
| 899 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 900 | /* make sure the denominator is large enough */ |
| 901 | if (*den < den_min) { |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 902 | tmp = DIV_ROUND_UP(den_min, *den); |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 903 | *nom *= tmp; |
| 904 | *den *= tmp; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 905 | } |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 906 | } |
| 907 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 908 | /** |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 909 | * avivo_get_fb_ref_div - feedback and ref divider calculation |
| 910 | * |
| 911 | * @nom: nominator |
| 912 | * @den: denominator |
| 913 | * @post_div: post divider |
| 914 | * @fb_div_max: feedback divider maximum |
| 915 | * @ref_div_max: reference divider maximum |
| 916 | * @fb_div: resulting feedback divider |
| 917 | * @ref_div: resulting reference divider |
| 918 | * |
| 919 | * Calculate feedback and reference divider for a given post divider. Makes |
| 920 | * sure we stay within the limits. |
| 921 | */ |
| 922 | static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div, |
| 923 | unsigned fb_div_max, unsigned ref_div_max, |
| 924 | unsigned *fb_div, unsigned *ref_div) |
| 925 | { |
| 926 | /* limit reference * post divider to a maximum */ |
Christian König | 4b21ce1 | 2014-05-21 15:25:41 +0200 | [diff] [blame] | 927 | ref_div_max = max(min(100 / post_div, ref_div_max), 1u); |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 928 | |
| 929 | /* get matching reference and feedback divider */ |
Christian König | 2e26ccb | 2019-05-06 19:57:52 +0200 | [diff] [blame] | 930 | *ref_div = min(max(den/post_div, 1u), ref_div_max); |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 931 | *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den); |
| 932 | |
| 933 | /* limit fb divider to its maximum */ |
Jérome Glisse | 3cf8bb1 | 2016-03-16 12:56:45 +0100 | [diff] [blame] | 934 | if (*fb_div > fb_div_max) { |
Christian König | 2e26ccb | 2019-05-06 19:57:52 +0200 | [diff] [blame] | 935 | *ref_div = (*ref_div * fb_div_max)/(*fb_div); |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 936 | *fb_div = fb_div_max; |
| 937 | } |
| 938 | } |
| 939 | |
| 940 | /** |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 941 | * radeon_compute_pll_avivo - compute PLL paramaters |
| 942 | * |
| 943 | * @pll: information about the PLL |
| 944 | * @dot_clock_p: resulting pixel clock |
| 945 | * fb_div_p: resulting feedback divider |
| 946 | * frac_fb_div_p: fractional part of the feedback divider |
| 947 | * ref_div_p: resulting reference divider |
| 948 | * post_div_p: resulting reference divider |
| 949 | * |
| 950 | * Try to calculate the PLL parameters to generate the given frequency: |
| 951 | * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div) |
| 952 | */ |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 953 | void radeon_compute_pll_avivo(struct radeon_pll *pll, |
| 954 | u32 freq, |
| 955 | u32 *dot_clock_p, |
| 956 | u32 *fb_div_p, |
| 957 | u32 *frac_fb_div_p, |
| 958 | u32 *ref_div_p, |
| 959 | u32 *post_div_p) |
| 960 | { |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 961 | unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ? |
| 962 | freq : freq / 10; |
| 963 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 964 | unsigned fb_div_min, fb_div_max, fb_div; |
| 965 | unsigned post_div_min, post_div_max, post_div; |
| 966 | unsigned ref_div_min, ref_div_max, ref_div; |
| 967 | unsigned post_div_best, diff_best; |
Christian König | f8a2645e | 2014-04-16 11:54:21 +0200 | [diff] [blame] | 968 | unsigned nom, den; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 969 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 970 | /* determine allowed feedback divider range */ |
| 971 | fb_div_min = pll->min_feedback_div; |
| 972 | fb_div_max = pll->max_feedback_div; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 973 | |
| 974 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 975 | fb_div_min *= 10; |
| 976 | fb_div_max *= 10; |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 977 | } |
| 978 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 979 | /* determine allowed ref divider range */ |
| 980 | if (pll->flags & RADEON_PLL_USE_REF_DIV) |
| 981 | ref_div_min = pll->reference_div; |
| 982 | else |
| 983 | ref_div_min = pll->min_ref_div; |
Christian König | 2431581 | 2014-04-19 18:57:14 +0200 | [diff] [blame] | 984 | |
| 985 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && |
| 986 | pll->flags & RADEON_PLL_USE_REF_DIV) |
| 987 | ref_div_max = pll->reference_div; |
Christian König | 72edd83 | 2015-01-29 16:01:03 +0100 | [diff] [blame] | 988 | else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) |
| 989 | /* fix for problems on RS880 */ |
| 990 | ref_div_max = min(pll->max_ref_div, 7u); |
Christian König | 2431581 | 2014-04-19 18:57:14 +0200 | [diff] [blame] | 991 | else |
| 992 | ref_div_max = pll->max_ref_div; |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 993 | |
| 994 | /* determine allowed post divider range */ |
| 995 | if (pll->flags & RADEON_PLL_USE_POST_DIV) { |
| 996 | post_div_min = pll->post_div; |
| 997 | post_div_max = pll->post_div; |
| 998 | } else { |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 999 | unsigned vco_min, vco_max; |
| 1000 | |
| 1001 | if (pll->flags & RADEON_PLL_IS_LCD) { |
| 1002 | vco_min = pll->lcd_pll_out_min; |
| 1003 | vco_max = pll->lcd_pll_out_max; |
| 1004 | } else { |
| 1005 | vco_min = pll->pll_out_min; |
| 1006 | vco_max = pll->pll_out_max; |
| 1007 | } |
| 1008 | |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1009 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
| 1010 | vco_min *= 10; |
| 1011 | vco_max *= 10; |
| 1012 | } |
| 1013 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1014 | post_div_min = vco_min / target_clock; |
| 1015 | if ((target_clock * post_div_min) < vco_min) |
| 1016 | ++post_div_min; |
| 1017 | if (post_div_min < pll->min_post_div) |
| 1018 | post_div_min = pll->min_post_div; |
| 1019 | |
| 1020 | post_div_max = vco_max / target_clock; |
| 1021 | if ((target_clock * post_div_max) > vco_max) |
| 1022 | --post_div_max; |
| 1023 | if (post_div_max > pll->max_post_div) |
| 1024 | post_div_max = pll->max_post_div; |
| 1025 | } |
| 1026 | |
| 1027 | /* represent the searched ratio as fractional number */ |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1028 | nom = target_clock; |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1029 | den = pll->reference_freq; |
| 1030 | |
| 1031 | /* reduce the numbers to a simpler ratio */ |
| 1032 | avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min); |
| 1033 | |
| 1034 | /* now search for a post divider */ |
| 1035 | if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) |
| 1036 | post_div_best = post_div_min; |
| 1037 | else |
| 1038 | post_div_best = post_div_max; |
| 1039 | diff_best = ~0; |
| 1040 | |
| 1041 | for (post_div = post_div_min; post_div <= post_div_max; ++post_div) { |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1042 | unsigned diff; |
| 1043 | avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, |
| 1044 | ref_div_max, &fb_div, &ref_div); |
| 1045 | diff = abs(target_clock - (pll->reference_freq * fb_div) / |
| 1046 | (ref_div * post_div)); |
| 1047 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1048 | if (diff < diff_best || (diff == diff_best && |
| 1049 | !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) { |
| 1050 | |
| 1051 | post_div_best = post_div; |
| 1052 | diff_best = diff; |
| 1053 | } |
| 1054 | } |
| 1055 | post_div = post_div_best; |
| 1056 | |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1057 | /* get the feedback and reference divider for the optimal value */ |
| 1058 | avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max, |
| 1059 | &fb_div, &ref_div); |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1060 | |
| 1061 | /* reduce the numbers to a simpler ratio once more */ |
| 1062 | /* this also makes sure that the reference divider is large enough */ |
| 1063 | avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min); |
| 1064 | |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 1065 | /* avoid high jitter with small fractional dividers */ |
| 1066 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) { |
Christian König | 74ad54f | 2014-05-13 12:50:54 +0200 | [diff] [blame] | 1067 | fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50); |
Christian König | 3b333c5 | 2014-04-24 18:39:59 +0200 | [diff] [blame] | 1068 | if (fb_div < fb_div_min) { |
| 1069 | unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div); |
| 1070 | fb_div *= tmp; |
| 1071 | ref_div *= tmp; |
| 1072 | } |
| 1073 | } |
| 1074 | |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1075 | /* and finally save the result */ |
| 1076 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
| 1077 | *fb_div_p = fb_div / 10; |
| 1078 | *frac_fb_div_p = fb_div % 10; |
| 1079 | } else { |
| 1080 | *fb_div_p = fb_div; |
| 1081 | *frac_fb_div_p = 0; |
| 1082 | } |
| 1083 | |
| 1084 | *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) + |
| 1085 | (pll->reference_freq * *frac_fb_div_p)) / |
| 1086 | (ref_div * post_div * 10); |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 1087 | *ref_div_p = ref_div; |
| 1088 | *post_div_p = post_div; |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1089 | |
| 1090 | DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n", |
Christian König | c2fb309 | 2014-04-20 13:24:32 +0200 | [diff] [blame] | 1091 | freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p, |
Christian König | 3216701 | 2014-03-28 18:55:10 +0100 | [diff] [blame] | 1092 | ref_div, post_div); |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 1093 | } |
| 1094 | |
| 1095 | /* pre-avivo */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1096 | static inline uint32_t radeon_div(uint64_t n, uint32_t d) |
| 1097 | { |
| 1098 | uint64_t mod; |
| 1099 | |
| 1100 | n += d / 2; |
| 1101 | |
| 1102 | mod = do_div(n, d); |
| 1103 | return n; |
| 1104 | } |
| 1105 | |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 1106 | void radeon_compute_pll_legacy(struct radeon_pll *pll, |
| 1107 | uint64_t freq, |
| 1108 | uint32_t *dot_clock_p, |
| 1109 | uint32_t *fb_div_p, |
| 1110 | uint32_t *frac_fb_div_p, |
| 1111 | uint32_t *ref_div_p, |
| 1112 | uint32_t *post_div_p) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1113 | { |
| 1114 | uint32_t min_ref_div = pll->min_ref_div; |
| 1115 | uint32_t max_ref_div = pll->max_ref_div; |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1116 | uint32_t min_post_div = pll->min_post_div; |
| 1117 | uint32_t max_post_div = pll->max_post_div; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1118 | uint32_t min_fractional_feed_div = 0; |
| 1119 | uint32_t max_fractional_feed_div = 0; |
| 1120 | uint32_t best_vco = pll->best_vco; |
| 1121 | uint32_t best_post_div = 1; |
| 1122 | uint32_t best_ref_div = 1; |
| 1123 | uint32_t best_feedback_div = 1; |
| 1124 | uint32_t best_frac_feedback_div = 0; |
| 1125 | uint32_t best_freq = -1; |
| 1126 | uint32_t best_error = 0xffffffff; |
| 1127 | uint32_t best_vco_diff = 1; |
| 1128 | uint32_t post_div; |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1129 | u32 pll_out_min, pll_out_max; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1130 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1131 | DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1132 | freq = freq * 1000; |
| 1133 | |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1134 | if (pll->flags & RADEON_PLL_IS_LCD) { |
| 1135 | pll_out_min = pll->lcd_pll_out_min; |
| 1136 | pll_out_max = pll->lcd_pll_out_max; |
| 1137 | } else { |
| 1138 | pll_out_min = pll->pll_out_min; |
| 1139 | pll_out_max = pll->pll_out_max; |
| 1140 | } |
| 1141 | |
Alex Deucher | 619efb1 | 2011-01-31 16:48:53 -0500 | [diff] [blame] | 1142 | if (pll_out_min > 64800) |
| 1143 | pll_out_min = 64800; |
| 1144 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1145 | if (pll->flags & RADEON_PLL_USE_REF_DIV) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1146 | min_ref_div = max_ref_div = pll->reference_div; |
| 1147 | else { |
| 1148 | while (min_ref_div < max_ref_div-1) { |
| 1149 | uint32_t mid = (min_ref_div + max_ref_div) / 2; |
| 1150 | uint32_t pll_in = pll->reference_freq / mid; |
| 1151 | if (pll_in < pll->pll_in_min) |
| 1152 | max_ref_div = mid; |
| 1153 | else if (pll_in > pll->pll_in_max) |
| 1154 | min_ref_div = mid; |
| 1155 | else |
| 1156 | break; |
| 1157 | } |
| 1158 | } |
| 1159 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1160 | if (pll->flags & RADEON_PLL_USE_POST_DIV) |
| 1161 | min_post_div = max_post_div = pll->post_div; |
| 1162 | |
| 1163 | if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1164 | min_fractional_feed_div = pll->min_frac_feedback_div; |
| 1165 | max_fractional_feed_div = pll->max_frac_feedback_div; |
| 1166 | } |
| 1167 | |
Alex Deucher | bd6a60a | 2011-02-21 01:11:59 -0500 | [diff] [blame] | 1168 | for (post_div = max_post_div; post_div >= min_post_div; --post_div) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1169 | uint32_t ref_div; |
| 1170 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1171 | if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1172 | continue; |
| 1173 | |
| 1174 | /* legacy radeons only have a few post_divs */ |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1175 | if (pll->flags & RADEON_PLL_LEGACY) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1176 | if ((post_div == 5) || |
| 1177 | (post_div == 7) || |
| 1178 | (post_div == 9) || |
| 1179 | (post_div == 10) || |
| 1180 | (post_div == 11) || |
| 1181 | (post_div == 13) || |
| 1182 | (post_div == 14) || |
| 1183 | (post_div == 15)) |
| 1184 | continue; |
| 1185 | } |
| 1186 | |
| 1187 | for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) { |
| 1188 | uint32_t feedback_div, current_freq = 0, error, vco_diff; |
| 1189 | uint32_t pll_in = pll->reference_freq / ref_div; |
| 1190 | uint32_t min_feed_div = pll->min_feedback_div; |
| 1191 | uint32_t max_feed_div = pll->max_feedback_div + 1; |
| 1192 | |
| 1193 | if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max) |
| 1194 | continue; |
| 1195 | |
| 1196 | while (min_feed_div < max_feed_div) { |
| 1197 | uint32_t vco; |
| 1198 | uint32_t min_frac_feed_div = min_fractional_feed_div; |
| 1199 | uint32_t max_frac_feed_div = max_fractional_feed_div + 1; |
| 1200 | uint32_t frac_feedback_div; |
| 1201 | uint64_t tmp; |
| 1202 | |
| 1203 | feedback_div = (min_feed_div + max_feed_div) / 2; |
| 1204 | |
| 1205 | tmp = (uint64_t)pll->reference_freq * feedback_div; |
| 1206 | vco = radeon_div(tmp, ref_div); |
| 1207 | |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1208 | if (vco < pll_out_min) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1209 | min_feed_div = feedback_div + 1; |
| 1210 | continue; |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 1211 | } else if (vco > pll_out_max) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1212 | max_feed_div = feedback_div; |
| 1213 | continue; |
| 1214 | } |
| 1215 | |
| 1216 | while (min_frac_feed_div < max_frac_feed_div) { |
| 1217 | frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2; |
| 1218 | tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div; |
| 1219 | tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div; |
| 1220 | current_freq = radeon_div(tmp, ref_div * post_div); |
| 1221 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 1222 | if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) { |
Dan Carpenter | 167ffc4 | 2010-07-17 12:28:02 +0200 | [diff] [blame] | 1223 | if (freq < current_freq) |
| 1224 | error = 0xffffffff; |
| 1225 | else |
| 1226 | error = freq - current_freq; |
Alex Deucher | d0e275a | 2009-07-13 11:08:18 -0400 | [diff] [blame] | 1227 | } else |
| 1228 | error = abs(current_freq - freq); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1229 | vco_diff = abs(vco - best_vco); |
| 1230 | |
| 1231 | if ((best_vco == 0 && error < best_error) || |
| 1232 | (best_vco != 0 && |
Dan Carpenter | 167ffc4 | 2010-07-17 12:28:02 +0200 | [diff] [blame] | 1233 | ((best_error > 100 && error < best_error - 100) || |
Dave Airlie | 5480f72 | 2010-10-19 10:36:47 +1000 | [diff] [blame] | 1234 | (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1235 | best_post_div = post_div; |
| 1236 | best_ref_div = ref_div; |
| 1237 | best_feedback_div = feedback_div; |
| 1238 | best_frac_feedback_div = frac_feedback_div; |
| 1239 | best_freq = current_freq; |
| 1240 | best_error = error; |
| 1241 | best_vco_diff = vco_diff; |
Dave Airlie | 5480f72 | 2010-10-19 10:36:47 +1000 | [diff] [blame] | 1242 | } else if (current_freq == freq) { |
| 1243 | if (best_freq == -1) { |
| 1244 | best_post_div = post_div; |
| 1245 | best_ref_div = ref_div; |
| 1246 | best_feedback_div = feedback_div; |
| 1247 | best_frac_feedback_div = frac_feedback_div; |
| 1248 | best_freq = current_freq; |
| 1249 | best_error = error; |
| 1250 | best_vco_diff = vco_diff; |
| 1251 | } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) || |
| 1252 | ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) || |
| 1253 | ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) || |
| 1254 | ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) || |
| 1255 | ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) || |
| 1256 | ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) { |
| 1257 | best_post_div = post_div; |
| 1258 | best_ref_div = ref_div; |
| 1259 | best_feedback_div = feedback_div; |
| 1260 | best_frac_feedback_div = frac_feedback_div; |
| 1261 | best_freq = current_freq; |
| 1262 | best_error = error; |
| 1263 | best_vco_diff = vco_diff; |
| 1264 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1265 | } |
| 1266 | if (current_freq < freq) |
| 1267 | min_frac_feed_div = frac_feedback_div + 1; |
| 1268 | else |
| 1269 | max_frac_feed_div = frac_feedback_div; |
| 1270 | } |
| 1271 | if (current_freq < freq) |
| 1272 | min_feed_div = feedback_div + 1; |
| 1273 | else |
| 1274 | max_feed_div = feedback_div; |
| 1275 | } |
| 1276 | } |
| 1277 | } |
| 1278 | |
| 1279 | *dot_clock_p = best_freq / 10000; |
| 1280 | *fb_div_p = best_feedback_div; |
| 1281 | *frac_fb_div_p = best_frac_feedback_div; |
| 1282 | *ref_div_p = best_ref_div; |
| 1283 | *post_div_p = best_post_div; |
Joe Perches | bbb0aef5 | 2011-04-17 20:35:52 -0700 | [diff] [blame] | 1284 | DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n", |
| 1285 | (long long)freq, |
| 1286 | best_freq / 1000, best_feedback_div, best_frac_feedback_div, |
Alex Deucher | 51d4bf8 | 2011-01-31 16:48:51 -0500 | [diff] [blame] | 1287 | best_ref_div, best_post_div); |
| 1288 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1289 | } |
| 1290 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1291 | static const struct drm_framebuffer_funcs radeon_fb_funcs = { |
Daniel Stone | a110dfe | 2018-03-30 15:11:36 +0100 | [diff] [blame] | 1292 | .destroy = drm_gem_fb_destroy, |
| 1293 | .create_handle = drm_gem_fb_create_handle, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1294 | }; |
| 1295 | |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1296 | int |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1297 | radeon_framebuffer_init(struct drm_device *dev, |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1298 | struct drm_framebuffer *fb, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 1299 | const struct drm_mode_fb_cmd2 *mode_cmd, |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1300 | struct drm_gem_object *obj) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1301 | { |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1302 | int ret; |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1303 | fb->obj[0] = obj; |
| 1304 | drm_helper_mode_fill_fb_struct(dev, fb, mode_cmd); |
| 1305 | ret = drm_framebuffer_init(dev, fb, &radeon_fb_funcs); |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1306 | if (ret) { |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1307 | fb->obj[0] = NULL; |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1308 | return ret; |
| 1309 | } |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1310 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1311 | } |
| 1312 | |
| 1313 | static struct drm_framebuffer * |
| 1314 | radeon_user_framebuffer_create(struct drm_device *dev, |
| 1315 | struct drm_file *file_priv, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 1316 | const struct drm_mode_fb_cmd2 *mode_cmd) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1317 | { |
| 1318 | struct drm_gem_object *obj; |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1319 | struct drm_framebuffer *fb; |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1320 | int ret; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1321 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 1322 | obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]); |
Jerome Glisse | 7e71c9e | 2010-01-17 21:21:41 +0100 | [diff] [blame] | 1323 | if (obj == NULL) { |
| 1324 | dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, " |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 1325 | "can't create framebuffer\n", mode_cmd->handles[0]); |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 1326 | return ERR_PTR(-ENOENT); |
Jerome Glisse | 7e71c9e | 2010-01-17 21:21:41 +0100 | [diff] [blame] | 1327 | } |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1328 | |
Christopher James Halse Rogers | a294043 | 2017-03-29 15:00:54 +1100 | [diff] [blame] | 1329 | /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */ |
| 1330 | if (obj->import_attach) { |
| 1331 | DRM_DEBUG_KMS("Cannot create framebuffer from imported dma_buf\n"); |
| 1332 | return ERR_PTR(-EINVAL); |
| 1333 | } |
| 1334 | |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1335 | fb = kzalloc(sizeof(*fb), GFP_KERNEL); |
| 1336 | if (fb == NULL) { |
Cihangir Akturk | 07f65bb | 2017-08-03 14:58:35 +0300 | [diff] [blame] | 1337 | drm_gem_object_put_unlocked(obj); |
Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 1338 | return ERR_PTR(-ENOMEM); |
liu chuansheng | f2d68cf | 2013-01-31 22:13:00 +0800 | [diff] [blame] | 1339 | } |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1340 | |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1341 | ret = radeon_framebuffer_init(dev, fb, mode_cmd, obj); |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1342 | if (ret) { |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1343 | kfree(fb); |
Cihangir Akturk | 07f65bb | 2017-08-03 14:58:35 +0300 | [diff] [blame] | 1344 | drm_gem_object_put_unlocked(obj); |
xueminsu | b2f4b03 | 2013-01-22 22:16:53 +0800 | [diff] [blame] | 1345 | return ERR_PTR(ret); |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 1346 | } |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1347 | |
Daniel Stone | 9a0f0c9 | 2018-03-30 15:11:37 +0100 | [diff] [blame] | 1348 | return fb; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1349 | } |
| 1350 | |
| 1351 | static const struct drm_mode_config_funcs radeon_mode_funcs = { |
| 1352 | .fb_create = radeon_user_framebuffer_create, |
Noralf Trønnes | 3997eea | 2017-12-05 19:25:02 +0100 | [diff] [blame] | 1353 | .output_poll_changed = drm_fb_helper_output_poll_changed, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1354 | }; |
| 1355 | |
Arvind Yadav | c4fc445 | 2017-07-01 15:17:01 +0530 | [diff] [blame] | 1356 | static const struct drm_prop_enum_list radeon_tmds_pll_enum_list[] = |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1357 | { { 0, "driver" }, |
| 1358 | { 1, "bios" }, |
| 1359 | }; |
| 1360 | |
Arvind Yadav | c4fc445 | 2017-07-01 15:17:01 +0530 | [diff] [blame] | 1361 | static const struct drm_prop_enum_list radeon_tv_std_enum_list[] = |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1362 | { { TV_STD_NTSC, "ntsc" }, |
| 1363 | { TV_STD_PAL, "pal" }, |
| 1364 | { TV_STD_PAL_M, "pal-m" }, |
| 1365 | { TV_STD_PAL_60, "pal-60" }, |
| 1366 | { TV_STD_NTSC_J, "ntsc-j" }, |
| 1367 | { TV_STD_SCART_PAL, "scart-pal" }, |
| 1368 | { TV_STD_PAL_CN, "pal-cn" }, |
| 1369 | { TV_STD_SECAM, "secam" }, |
| 1370 | }; |
| 1371 | |
Arvind Yadav | c4fc445 | 2017-07-01 15:17:01 +0530 | [diff] [blame] | 1372 | static const struct drm_prop_enum_list radeon_underscan_enum_list[] = |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1373 | { { UNDERSCAN_OFF, "off" }, |
| 1374 | { UNDERSCAN_ON, "on" }, |
| 1375 | { UNDERSCAN_AUTO, "auto" }, |
| 1376 | }; |
| 1377 | |
Arvind Yadav | c4fc445 | 2017-07-01 15:17:01 +0530 | [diff] [blame] | 1378 | static const struct drm_prop_enum_list radeon_audio_enum_list[] = |
Alex Deucher | 8666c07 | 2013-09-03 14:58:44 -0400 | [diff] [blame] | 1379 | { { RADEON_AUDIO_DISABLE, "off" }, |
| 1380 | { RADEON_AUDIO_ENABLE, "on" }, |
| 1381 | { RADEON_AUDIO_AUTO, "auto" }, |
| 1382 | }; |
| 1383 | |
Alex Deucher | 6214bb7 | 2013-09-24 17:26:26 -0400 | [diff] [blame] | 1384 | /* XXX support different dither options? spatial, temporal, both, etc. */ |
Arvind Yadav | c4fc445 | 2017-07-01 15:17:01 +0530 | [diff] [blame] | 1385 | static const struct drm_prop_enum_list radeon_dither_enum_list[] = |
Alex Deucher | 6214bb7 | 2013-09-24 17:26:26 -0400 | [diff] [blame] | 1386 | { { RADEON_FMT_DITHER_DISABLE, "off" }, |
| 1387 | { RADEON_FMT_DITHER_ENABLE, "on" }, |
| 1388 | }; |
| 1389 | |
Arvind Yadav | c4fc445 | 2017-07-01 15:17:01 +0530 | [diff] [blame] | 1390 | static const struct drm_prop_enum_list radeon_output_csc_enum_list[] = |
Alex Deucher | 67ba31d | 2015-02-23 10:11:49 -0500 | [diff] [blame] | 1391 | { { RADEON_OUTPUT_CSC_BYPASS, "bypass" }, |
| 1392 | { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" }, |
| 1393 | { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" }, |
| 1394 | { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" }, |
| 1395 | }; |
| 1396 | |
Alex Deucher | d79766f | 2009-12-17 19:00:29 -0500 | [diff] [blame] | 1397 | static int radeon_modeset_create_props(struct radeon_device *rdev) |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1398 | { |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1399 | int sz; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1400 | |
| 1401 | if (rdev->is_atom_bios) { |
| 1402 | rdev->mode_info.coherent_mode_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1403 | drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1404 | if (!rdev->mode_info.coherent_mode_property) |
| 1405 | return -ENOMEM; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1406 | } |
| 1407 | |
| 1408 | if (!ASIC_IS_AVIVO(rdev)) { |
| 1409 | sz = ARRAY_SIZE(radeon_tmds_pll_enum_list); |
| 1410 | rdev->mode_info.tmds_pll_property = |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1411 | drm_property_create_enum(rdev->ddev, 0, |
| 1412 | "tmds_pll", |
| 1413 | radeon_tmds_pll_enum_list, sz); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1414 | } |
| 1415 | |
| 1416 | rdev->mode_info.load_detect_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1417 | drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1418 | if (!rdev->mode_info.load_detect_property) |
| 1419 | return -ENOMEM; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1420 | |
| 1421 | drm_mode_create_scaling_mode_property(rdev->ddev); |
| 1422 | |
| 1423 | sz = ARRAY_SIZE(radeon_tv_std_enum_list); |
| 1424 | rdev->mode_info.tv_std_property = |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1425 | drm_property_create_enum(rdev->ddev, 0, |
| 1426 | "tv standard", |
| 1427 | radeon_tv_std_enum_list, sz); |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1428 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1429 | sz = ARRAY_SIZE(radeon_underscan_enum_list); |
| 1430 | rdev->mode_info.underscan_property = |
Sascha Hauer | 4a67d39 | 2012-02-06 10:58:17 +0100 | [diff] [blame] | 1431 | drm_property_create_enum(rdev->ddev, 0, |
| 1432 | "underscan", |
| 1433 | radeon_underscan_enum_list, sz); |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1434 | |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1435 | rdev->mode_info.underscan_hborder_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1436 | drm_property_create_range(rdev->ddev, 0, |
| 1437 | "underscan hborder", 0, 128); |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1438 | if (!rdev->mode_info.underscan_hborder_property) |
| 1439 | return -ENOMEM; |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1440 | |
| 1441 | rdev->mode_info.underscan_vborder_property = |
Sascha Hauer | d9bc3c0 | 2012-02-06 10:58:18 +0100 | [diff] [blame] | 1442 | drm_property_create_range(rdev->ddev, 0, |
| 1443 | "underscan vborder", 0, 128); |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1444 | if (!rdev->mode_info.underscan_vborder_property) |
| 1445 | return -ENOMEM; |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1446 | |
Alex Deucher | 8666c07 | 2013-09-03 14:58:44 -0400 | [diff] [blame] | 1447 | sz = ARRAY_SIZE(radeon_audio_enum_list); |
| 1448 | rdev->mode_info.audio_property = |
| 1449 | drm_property_create_enum(rdev->ddev, 0, |
| 1450 | "audio", |
| 1451 | radeon_audio_enum_list, sz); |
| 1452 | |
Alex Deucher | 6214bb7 | 2013-09-24 17:26:26 -0400 | [diff] [blame] | 1453 | sz = ARRAY_SIZE(radeon_dither_enum_list); |
| 1454 | rdev->mode_info.dither_property = |
| 1455 | drm_property_create_enum(rdev->ddev, 0, |
| 1456 | "dither", |
| 1457 | radeon_dither_enum_list, sz); |
| 1458 | |
Alex Deucher | 67ba31d | 2015-02-23 10:11:49 -0500 | [diff] [blame] | 1459 | sz = ARRAY_SIZE(radeon_output_csc_enum_list); |
| 1460 | rdev->mode_info.output_csc_property = |
| 1461 | drm_property_create_enum(rdev->ddev, 0, |
| 1462 | "output_csc", |
| 1463 | radeon_output_csc_enum_list, sz); |
| 1464 | |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1465 | return 0; |
| 1466 | } |
| 1467 | |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1468 | void radeon_update_display_priority(struct radeon_device *rdev) |
| 1469 | { |
| 1470 | /* adjustment options for the display watermarks */ |
| 1471 | if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) { |
| 1472 | /* set display priority to high for r3xx, rv515 chips |
| 1473 | * this avoids flickering due to underflow to the |
| 1474 | * display controllers during heavy acceleration. |
Alex Deucher | 4573744 | 2010-05-20 11:26:11 -0400 | [diff] [blame] | 1475 | * Don't force high on rs4xx igp chips as it seems to |
| 1476 | * affect the sound card. See kernel bug 15982. |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1477 | */ |
Alex Deucher | 4573744 | 2010-05-20 11:26:11 -0400 | [diff] [blame] | 1478 | if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) && |
| 1479 | !(rdev->flags & RADEON_IS_IGP)) |
Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1480 | rdev->disp_priority = 2; |
| 1481 | else |
| 1482 | rdev->disp_priority = 0; |
| 1483 | } else |
| 1484 | rdev->disp_priority = radeon_disp_priority; |
| 1485 | |
| 1486 | } |
| 1487 | |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1488 | /* |
| 1489 | * Allocate hdmi structs and determine register offsets |
| 1490 | */ |
| 1491 | static void radeon_afmt_init(struct radeon_device *rdev) |
| 1492 | { |
| 1493 | int i; |
| 1494 | |
| 1495 | for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) |
| 1496 | rdev->mode_info.afmt[i] = NULL; |
| 1497 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1498 | if (ASIC_IS_NODCE(rdev)) { |
| 1499 | /* nothing to do */ |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1500 | } else if (ASIC_IS_DCE4(rdev)) { |
Rafał Miłecki | a4d39e6 | 2013-08-01 17:29:16 +0200 | [diff] [blame] | 1501 | static uint32_t eg_offsets[] = { |
| 1502 | EVERGREEN_CRTC0_REGISTER_OFFSET, |
| 1503 | EVERGREEN_CRTC1_REGISTER_OFFSET, |
| 1504 | EVERGREEN_CRTC2_REGISTER_OFFSET, |
| 1505 | EVERGREEN_CRTC3_REGISTER_OFFSET, |
| 1506 | EVERGREEN_CRTC4_REGISTER_OFFSET, |
| 1507 | EVERGREEN_CRTC5_REGISTER_OFFSET, |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1508 | 0x13830 - 0x7030, |
Rafał Miłecki | a4d39e6 | 2013-08-01 17:29:16 +0200 | [diff] [blame] | 1509 | }; |
| 1510 | int num_afmt; |
| 1511 | |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1512 | /* DCE8 has 7 audio blocks tied to DIG encoders */ |
| 1513 | /* DCE6 has 6 audio blocks tied to DIG encoders */ |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1514 | /* DCE4/5 has 6 audio blocks tied to DIG encoders */ |
| 1515 | /* DCE4.1 has 2 audio blocks tied to DIG encoders */ |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 1516 | if (ASIC_IS_DCE8(rdev)) |
| 1517 | num_afmt = 7; |
| 1518 | else if (ASIC_IS_DCE6(rdev)) |
| 1519 | num_afmt = 6; |
| 1520 | else if (ASIC_IS_DCE5(rdev)) |
Rafał Miłecki | a4d39e6 | 2013-08-01 17:29:16 +0200 | [diff] [blame] | 1521 | num_afmt = 6; |
| 1522 | else if (ASIC_IS_DCE41(rdev)) |
| 1523 | num_afmt = 2; |
| 1524 | else /* DCE4 */ |
| 1525 | num_afmt = 6; |
| 1526 | |
| 1527 | BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets)); |
| 1528 | for (i = 0; i < num_afmt; i++) { |
| 1529 | rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1530 | if (rdev->mode_info.afmt[i]) { |
| 1531 | rdev->mode_info.afmt[i]->offset = eg_offsets[i]; |
| 1532 | rdev->mode_info.afmt[i]->id = i; |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1533 | } |
| 1534 | } |
| 1535 | } else if (ASIC_IS_DCE3(rdev)) { |
| 1536 | /* DCE3.x has 2 audio blocks tied to DIG encoders */ |
| 1537 | rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1538 | if (rdev->mode_info.afmt[0]) { |
| 1539 | rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0; |
| 1540 | rdev->mode_info.afmt[0]->id = 0; |
| 1541 | } |
| 1542 | rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1543 | if (rdev->mode_info.afmt[1]) { |
| 1544 | rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1; |
| 1545 | rdev->mode_info.afmt[1]->id = 1; |
| 1546 | } |
| 1547 | } else if (ASIC_IS_DCE2(rdev)) { |
| 1548 | /* DCE2 has at least 1 routable audio block */ |
| 1549 | rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1550 | if (rdev->mode_info.afmt[0]) { |
| 1551 | rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0; |
| 1552 | rdev->mode_info.afmt[0]->id = 0; |
| 1553 | } |
| 1554 | /* r6xx has 2 routable audio blocks */ |
| 1555 | if (rdev->family >= CHIP_R600) { |
| 1556 | rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL); |
| 1557 | if (rdev->mode_info.afmt[1]) { |
| 1558 | rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1; |
| 1559 | rdev->mode_info.afmt[1]->id = 1; |
| 1560 | } |
| 1561 | } |
| 1562 | } |
| 1563 | } |
| 1564 | |
| 1565 | static void radeon_afmt_fini(struct radeon_device *rdev) |
| 1566 | { |
| 1567 | int i; |
| 1568 | |
| 1569 | for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) { |
| 1570 | kfree(rdev->mode_info.afmt[i]); |
| 1571 | rdev->mode_info.afmt[i] = NULL; |
| 1572 | } |
| 1573 | } |
| 1574 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1575 | int radeon_modeset_init(struct radeon_device *rdev) |
| 1576 | { |
Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 1577 | int i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1578 | int ret; |
| 1579 | |
| 1580 | drm_mode_config_init(rdev->ddev); |
| 1581 | rdev->mode_info.mode_config_initialized = true; |
| 1582 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 1583 | rdev->ddev->mode_config.funcs = &radeon_mode_funcs; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1584 | |
Michel Dänzer | c63dd75 | 2016-04-01 18:51:34 +0900 | [diff] [blame] | 1585 | if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600) |
| 1586 | rdev->ddev->mode_config.async_page_flip = true; |
| 1587 | |
Alex Deucher | 881dd74 | 2011-01-06 21:19:14 -0500 | [diff] [blame] | 1588 | if (ASIC_IS_DCE5(rdev)) { |
| 1589 | rdev->ddev->mode_config.max_width = 16384; |
| 1590 | rdev->ddev->mode_config.max_height = 16384; |
| 1591 | } else if (ASIC_IS_AVIVO(rdev)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1592 | rdev->ddev->mode_config.max_width = 8192; |
| 1593 | rdev->ddev->mode_config.max_height = 8192; |
| 1594 | } else { |
| 1595 | rdev->ddev->mode_config.max_width = 4096; |
| 1596 | rdev->ddev->mode_config.max_height = 4096; |
| 1597 | } |
| 1598 | |
Dave Airlie | 019d96c | 2011-09-29 16:20:42 +0100 | [diff] [blame] | 1599 | rdev->ddev->mode_config.preferred_depth = 24; |
| 1600 | rdev->ddev->mode_config.prefer_shadow = 1; |
| 1601 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1602 | rdev->ddev->mode_config.fb_base = rdev->mc.aper_base; |
| 1603 | |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 1604 | ret = radeon_modeset_create_props(rdev); |
| 1605 | if (ret) { |
| 1606 | return ret; |
| 1607 | } |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 1608 | |
Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 1609 | /* init i2c buses */ |
| 1610 | radeon_i2c_init(rdev); |
| 1611 | |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 1612 | /* check combios for a valid hardcoded EDID - Sun servers */ |
| 1613 | if (!rdev->is_atom_bios) { |
| 1614 | /* check for hardcoded EDID in BIOS */ |
| 1615 | radeon_combios_check_hardcoded_edid(rdev); |
| 1616 | } |
| 1617 | |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 1618 | /* allocate crtcs */ |
Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 1619 | for (i = 0; i < rdev->num_crtc; i++) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1620 | radeon_crtc_init(rdev->ddev, i); |
| 1621 | } |
| 1622 | |
| 1623 | /* okay we should have all the bios connectors */ |
| 1624 | ret = radeon_setup_enc_conn(rdev->ddev); |
| 1625 | if (!ret) { |
| 1626 | return ret; |
| 1627 | } |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1628 | |
Alex Deucher | 3fa47d9 | 2012-01-20 14:56:39 -0500 | [diff] [blame] | 1629 | /* init dig PHYs, disp eng pll */ |
| 1630 | if (rdev->is_atom_bios) { |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1631 | radeon_atom_encoder_init(rdev); |
Alex Deucher | f3f1f03 | 2012-03-20 17:18:04 -0400 | [diff] [blame] | 1632 | radeon_atom_disp_eng_pll_init(rdev); |
Alex Deucher | 3fa47d9 | 2012-01-20 14:56:39 -0500 | [diff] [blame] | 1633 | } |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1634 | |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 1635 | /* initialize hpd */ |
| 1636 | radeon_hpd_init(rdev); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1637 | |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 1638 | /* setup afmt */ |
| 1639 | radeon_afmt_init(rdev); |
| 1640 | |
Alex Deucher | e5f243b | 2016-03-10 15:55:26 -0500 | [diff] [blame] | 1641 | radeon_fbdev_init(rdev); |
| 1642 | drm_kms_helper_poll_init(rdev->ddev); |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 1643 | |
Alex Deucher | 51a4726 | 2015-09-30 16:45:52 -0400 | [diff] [blame] | 1644 | /* do pm late init */ |
| 1645 | ret = radeon_pm_late_init(rdev); |
Alex Deucher | 6c7bcce | 2013-12-18 14:07:14 -0500 | [diff] [blame] | 1646 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1647 | return 0; |
| 1648 | } |
| 1649 | |
| 1650 | void radeon_modeset_fini(struct radeon_device *rdev) |
| 1651 | { |
Alex Deucher | 9305ee6 | 2016-10-11 10:57:39 -0400 | [diff] [blame] | 1652 | if (rdev->mode_info.mode_config_initialized) { |
| 1653 | drm_kms_helper_poll_fini(rdev->ddev); |
| 1654 | radeon_hpd_fini(rdev); |
Daniel Vetter | c2d88e0 | 2018-12-17 20:43:00 +0100 | [diff] [blame] | 1655 | drm_helper_force_disable_all(rdev->ddev); |
Alex Deucher | 9305ee6 | 2016-10-11 10:57:39 -0400 | [diff] [blame] | 1656 | radeon_fbdev_fini(rdev); |
| 1657 | radeon_afmt_fini(rdev); |
| 1658 | drm_mode_config_cleanup(rdev->ddev); |
| 1659 | rdev->mode_info.mode_config_initialized = false; |
| 1660 | } |
| 1661 | |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 1662 | kfree(rdev->mode_info.bios_hardcoded_edid); |
| 1663 | |
Lukas Wunner | 477d9f0 | 2016-01-21 15:10:21 -0800 | [diff] [blame] | 1664 | /* free i2c buses */ |
| 1665 | radeon_i2c_fini(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1666 | } |
| 1667 | |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1668 | static bool is_hdtv_mode(const struct drm_display_mode *mode) |
Alex Deucher | 039ed2d | 2010-08-20 11:57:19 -0400 | [diff] [blame] | 1669 | { |
| 1670 | /* try and guess if this is a tv or a monitor */ |
| 1671 | if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */ |
| 1672 | (mode->vdisplay == 576) || /* 576p */ |
| 1673 | (mode->vdisplay == 720) || /* 720p */ |
| 1674 | (mode->vdisplay == 1080)) /* 1080p */ |
| 1675 | return true; |
| 1676 | else |
| 1677 | return false; |
| 1678 | } |
| 1679 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1680 | bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 1681 | const struct drm_display_mode *mode, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1682 | struct drm_display_mode *adjusted_mode) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1683 | { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1684 | struct drm_device *dev = crtc->dev; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1685 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1686 | struct drm_encoder *encoder; |
| 1687 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); |
| 1688 | struct radeon_encoder *radeon_encoder; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1689 | struct drm_connector *connector; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1690 | bool first = true; |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1691 | u32 src_v = 1, dst_v = 1; |
| 1692 | u32 src_h = 1, dst_h = 1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1693 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1694 | radeon_crtc->h_border = 0; |
| 1695 | radeon_crtc->v_border = 0; |
| 1696 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1697 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1698 | if (encoder->crtc != crtc) |
| 1699 | continue; |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1700 | radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1701 | connector = radeon_get_connector_for_encoder(encoder); |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1702 | |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1703 | if (first) { |
Alex Deucher | 80297e8 | 2009-11-12 14:55:14 -0500 | [diff] [blame] | 1704 | /* set scaling */ |
| 1705 | if (radeon_encoder->rmx_type == RMX_OFF) |
| 1706 | radeon_crtc->rmx_type = RMX_OFF; |
| 1707 | else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay || |
| 1708 | mode->vdisplay < radeon_encoder->native_mode.vdisplay) |
| 1709 | radeon_crtc->rmx_type = radeon_encoder->rmx_type; |
| 1710 | else |
| 1711 | radeon_crtc->rmx_type = RMX_OFF; |
| 1712 | /* copy native mode */ |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1713 | memcpy(&radeon_crtc->native_mode, |
Alex Deucher | 80297e8 | 2009-11-12 14:55:14 -0500 | [diff] [blame] | 1714 | &radeon_encoder->native_mode, |
Alex Deucher | de2103e | 2009-10-09 15:14:30 -0400 | [diff] [blame] | 1715 | sizeof(struct drm_display_mode)); |
Alex Deucher | ff32a59 | 2010-09-07 13:26:39 -0400 | [diff] [blame] | 1716 | src_v = crtc->mode.vdisplay; |
| 1717 | dst_v = radeon_crtc->native_mode.vdisplay; |
| 1718 | src_h = crtc->mode.hdisplay; |
| 1719 | dst_h = radeon_crtc->native_mode.hdisplay; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1720 | |
| 1721 | /* fix up for overscan on hdmi */ |
| 1722 | if (ASIC_IS_AVIVO(rdev) && |
Alex Deucher | e6db0da | 2010-09-10 03:19:05 -0400 | [diff] [blame] | 1723 | (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) && |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1724 | ((radeon_encoder->underscan_type == UNDERSCAN_ON) || |
| 1725 | ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) && |
Alex Deucher | 377bd8a | 2014-07-15 11:00:47 -0400 | [diff] [blame] | 1726 | drm_detect_hdmi_monitor(radeon_connector_edid(connector)) && |
Alex Deucher | 039ed2d | 2010-08-20 11:57:19 -0400 | [diff] [blame] | 1727 | is_hdtv_mode(mode)))) { |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 1728 | if (radeon_encoder->underscan_hborder != 0) |
| 1729 | radeon_crtc->h_border = radeon_encoder->underscan_hborder; |
| 1730 | else |
| 1731 | radeon_crtc->h_border = (mode->hdisplay >> 5) + 16; |
| 1732 | if (radeon_encoder->underscan_vborder != 0) |
| 1733 | radeon_crtc->v_border = radeon_encoder->underscan_vborder; |
| 1734 | else |
| 1735 | radeon_crtc->v_border = (mode->vdisplay >> 5) + 16; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 1736 | radeon_crtc->rmx_type = RMX_FULL; |
| 1737 | src_v = crtc->mode.vdisplay; |
| 1738 | dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2); |
| 1739 | src_h = crtc->mode.hdisplay; |
| 1740 | dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2); |
| 1741 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1742 | first = false; |
| 1743 | } else { |
| 1744 | if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) { |
| 1745 | /* WARNING: Right now this can't happen but |
| 1746 | * in the future we need to check that scaling |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1747 | * are consistent across different encoder |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1748 | * (ie all encoder can work with the same |
| 1749 | * scaling). |
| 1750 | */ |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1751 | DRM_ERROR("Scaling not consistent across encoder.\n"); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1752 | return false; |
| 1753 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1754 | } |
| 1755 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1756 | if (radeon_crtc->rmx_type != RMX_OFF) { |
| 1757 | fixed20_12 a, b; |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1758 | a.full = dfixed_const(src_v); |
| 1759 | b.full = dfixed_const(dst_v); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1760 | radeon_crtc->vsc.full = dfixed_div(a, b); |
Alex Deucher | d65d65b | 2010-08-03 19:58:49 -0400 | [diff] [blame] | 1761 | a.full = dfixed_const(src_h); |
| 1762 | b.full = dfixed_const(dst_h); |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1763 | radeon_crtc->hsc.full = dfixed_div(a, b); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1764 | } else { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 1765 | radeon_crtc->vsc.full = dfixed_const(1); |
| 1766 | radeon_crtc->hsc.full = dfixed_const(1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1767 | } |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1768 | return true; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1769 | } |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1770 | |
| 1771 | /* |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1772 | * Retrieve current video scanout position of crtc on a given gpu, and |
| 1773 | * an optional accurate timestamp of when query happened. |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1774 | * |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1775 | * \param dev Device to query. |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1776 | * \param crtc Crtc to query. |
Ville Syrjälä | abca9e45 | 2013-10-28 20:50:48 +0200 | [diff] [blame] | 1777 | * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0). |
Mario Kleiner | 5b5561b | 2015-11-25 20:14:31 +0100 | [diff] [blame] | 1778 | * For driver internal use only also supports these flags: |
| 1779 | * |
| 1780 | * USE_REAL_VBLANKSTART to use the real start of vblank instead |
| 1781 | * of a fudged earlier start of vblank. |
| 1782 | * |
| 1783 | * GET_DISTANCE_TO_VBLANKSTART to return distance to the |
| 1784 | * fudged earlier start of vblank in *vpos and the distance |
| 1785 | * to true start of vblank in *hpos. |
| 1786 | * |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1787 | * \param *vpos Location where vertical scanout position should be stored. |
| 1788 | * \param *hpos Location where horizontal scanout position should go. |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1789 | * \param *stime Target location for timestamp taken immediately before |
| 1790 | * scanout position query. Can be NULL to skip timestamp. |
| 1791 | * \param *etime Target location for timestamp taken immediately after |
| 1792 | * scanout position query. Can be NULL to skip timestamp. |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1793 | * |
| 1794 | * Returns vpos as a positive number while in active scanout area. |
| 1795 | * Returns vpos as a negative number inside vblank, counting the number |
| 1796 | * of scanlines to go until end of vblank, e.g., -1 means "one scanline |
| 1797 | * until start of active scanout / end of vblank." |
| 1798 | * |
| 1799 | * \return Flags, or'ed together as follows: |
| 1800 | * |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1801 | * DRM_SCANOUTPOS_VALID = Query successful. |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1802 | * DRM_SCANOUTPOS_INVBL = Inside vblank. |
| 1803 | * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1804 | * this flag means that returned position may be offset by a constant but |
| 1805 | * unknown small number of scanlines wrt. real scanout position. |
| 1806 | * |
| 1807 | */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1808 | int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, |
| 1809 | unsigned int flags, int *vpos, int *hpos, |
| 1810 | ktime_t *stime, ktime_t *etime, |
Ville Syrjälä | 3bb403b | 2015-09-14 22:43:44 +0300 | [diff] [blame] | 1811 | const struct drm_display_mode *mode) |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1812 | { |
| 1813 | u32 stat_crtc = 0, vbl = 0, position = 0; |
| 1814 | int vbl_start, vbl_end, vtotal, ret = 0; |
| 1815 | bool in_vbl = true; |
| 1816 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1817 | struct radeon_device *rdev = dev->dev_private; |
| 1818 | |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1819 | /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ |
| 1820 | |
| 1821 | /* Get optional system timestamp before query. */ |
| 1822 | if (stime) |
| 1823 | *stime = ktime_get(); |
| 1824 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1825 | if (ASIC_IS_DCE4(rdev)) { |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1826 | if (pipe == 0) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1827 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1828 | EVERGREEN_CRTC0_REGISTER_OFFSET); |
| 1829 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1830 | EVERGREEN_CRTC0_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1831 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1832 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1833 | if (pipe == 1) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1834 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1835 | EVERGREEN_CRTC1_REGISTER_OFFSET); |
| 1836 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1837 | EVERGREEN_CRTC1_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1838 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1839 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1840 | if (pipe == 2) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1841 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1842 | EVERGREEN_CRTC2_REGISTER_OFFSET); |
| 1843 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1844 | EVERGREEN_CRTC2_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1845 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1846 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1847 | if (pipe == 3) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1848 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1849 | EVERGREEN_CRTC3_REGISTER_OFFSET); |
| 1850 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1851 | EVERGREEN_CRTC3_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1852 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1853 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1854 | if (pipe == 4) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1855 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1856 | EVERGREEN_CRTC4_REGISTER_OFFSET); |
| 1857 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1858 | EVERGREEN_CRTC4_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1859 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1860 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1861 | if (pipe == 5) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1862 | vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + |
| 1863 | EVERGREEN_CRTC5_REGISTER_OFFSET); |
| 1864 | position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + |
| 1865 | EVERGREEN_CRTC5_REGISTER_OFFSET); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1866 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1867 | } |
| 1868 | } else if (ASIC_IS_AVIVO(rdev)) { |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1869 | if (pipe == 0) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1870 | vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END); |
| 1871 | position = RREG32(AVIVO_D1CRTC_STATUS_POSITION); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1872 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1873 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1874 | if (pipe == 1) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1875 | vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END); |
| 1876 | position = RREG32(AVIVO_D2CRTC_STATUS_POSITION); |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1877 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1878 | } |
| 1879 | } else { |
| 1880 | /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1881 | if (pipe == 0) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1882 | /* Assume vbl_end == 0, get vbl_start from |
| 1883 | * upper 16 bits. |
| 1884 | */ |
| 1885 | vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) & |
| 1886 | RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT; |
| 1887 | /* Only retrieve vpos from upper 16 bits, set hpos == 0. */ |
| 1888 | position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 1889 | stat_crtc = RREG32(RADEON_CRTC_STATUS); |
| 1890 | if (!(stat_crtc & 1)) |
| 1891 | in_vbl = false; |
| 1892 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1893 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1894 | } |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 1895 | if (pipe == 1) { |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1896 | vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) & |
| 1897 | RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT; |
| 1898 | position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL; |
| 1899 | stat_crtc = RREG32(RADEON_CRTC2_STATUS); |
| 1900 | if (!(stat_crtc & 1)) |
| 1901 | in_vbl = false; |
| 1902 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1903 | ret |= DRM_SCANOUTPOS_VALID; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1904 | } |
| 1905 | } |
| 1906 | |
Mario Kleiner | d47abc5 | 2013-10-30 05:13:07 +0100 | [diff] [blame] | 1907 | /* Get optional system timestamp after query. */ |
| 1908 | if (etime) |
| 1909 | *etime = ktime_get(); |
| 1910 | |
| 1911 | /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ |
| 1912 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1913 | /* Decode into vertical and horizontal scanout position. */ |
| 1914 | *vpos = position & 0x1fff; |
| 1915 | *hpos = (position >> 16) & 0x1fff; |
| 1916 | |
| 1917 | /* Valid vblank area boundaries from gpu retrieved? */ |
| 1918 | if (vbl > 0) { |
| 1919 | /* Yes: Decode. */ |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1920 | ret |= DRM_SCANOUTPOS_ACCURATE; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1921 | vbl_start = vbl & 0x1fff; |
| 1922 | vbl_end = (vbl >> 16) & 0x1fff; |
| 1923 | } |
| 1924 | else { |
| 1925 | /* No: Fake something reasonable which gives at least ok results. */ |
Ville Syrjälä | 3bb403b | 2015-09-14 22:43:44 +0300 | [diff] [blame] | 1926 | vbl_start = mode->crtc_vdisplay; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1927 | vbl_end = 0; |
| 1928 | } |
| 1929 | |
Mario Kleiner | 5b5561b | 2015-11-25 20:14:31 +0100 | [diff] [blame] | 1930 | /* Called from driver internal vblank counter query code? */ |
| 1931 | if (flags & GET_DISTANCE_TO_VBLANKSTART) { |
| 1932 | /* Caller wants distance from real vbl_start in *hpos */ |
| 1933 | *hpos = *vpos - vbl_start; |
| 1934 | } |
| 1935 | |
| 1936 | /* Fudge vblank to start a few scanlines earlier to handle the |
| 1937 | * problem that vblank irqs fire a few scanlines before start |
| 1938 | * of vblank. Some driver internal callers need the true vblank |
| 1939 | * start to be used and signal this via the USE_REAL_VBLANKSTART flag. |
| 1940 | * |
| 1941 | * The cause of the "early" vblank irq is that the irq is triggered |
| 1942 | * by the line buffer logic when the line buffer read position enters |
| 1943 | * the vblank, whereas our crtc scanout position naturally lags the |
| 1944 | * line buffer read position. |
| 1945 | */ |
| 1946 | if (!(flags & USE_REAL_VBLANKSTART)) |
| 1947 | vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines; |
| 1948 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1949 | /* Test scanout position against vblank region. */ |
| 1950 | if ((*vpos < vbl_start) && (*vpos >= vbl_end)) |
| 1951 | in_vbl = false; |
| 1952 | |
Mario Kleiner | 5b5561b | 2015-11-25 20:14:31 +0100 | [diff] [blame] | 1953 | /* In vblank? */ |
| 1954 | if (in_vbl) |
| 1955 | ret |= DRM_SCANOUTPOS_IN_VBLANK; |
| 1956 | |
| 1957 | /* Called from driver internal vblank counter query code? */ |
| 1958 | if (flags & GET_DISTANCE_TO_VBLANKSTART) { |
| 1959 | /* Caller wants distance from fudged earlier vbl_start */ |
| 1960 | *vpos -= vbl_start; |
| 1961 | return ret; |
| 1962 | } |
| 1963 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1964 | /* Check if inside vblank area and apply corrective offsets: |
| 1965 | * vpos will then be >=0 in video scanout area, but negative |
| 1966 | * within vblank area, counting down the number of lines until |
| 1967 | * start of scanout. |
| 1968 | */ |
| 1969 | |
| 1970 | /* Inside "upper part" of vblank area? Apply corrective offset if so: */ |
| 1971 | if (in_vbl && (*vpos >= vbl_start)) { |
Ville Syrjälä | 3bb403b | 2015-09-14 22:43:44 +0300 | [diff] [blame] | 1972 | vtotal = mode->crtc_vtotal; |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1973 | *vpos = *vpos - vtotal; |
| 1974 | } |
| 1975 | |
| 1976 | /* Correct for shifted end of vbl at vbl_end. */ |
| 1977 | *vpos = *vpos - vbl_end; |
| 1978 | |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 1979 | return ret; |
| 1980 | } |