blob: 856526cb2caf229820552a3fe4b2bcd3c309d3eb [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020026
Thomas Zimmermann2ef79412019-12-03 11:04:02 +010027#include <linux/pci.h>
Dave Airlie10ebc0b2012-09-17 14:40:31 +100028#include <linux/pm_runtime.h>
Sam Ravnborgf9183122019-06-08 10:02:40 +020029#include <linux/gcd.h>
30
31#include <asm/div64.h>
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc_helper.h>
Sam Ravnborgf9183122019-06-08 10:02:40 +020034#include <drm/drm_device.h>
35#include <drm/drm_drv.h>
36#include <drm/drm_edid.h>
Noralf Trønnes3997eea2017-12-05 19:25:02 +010037#include <drm/drm_fb_helper.h>
Sam Ravnborgf9183122019-06-08 10:02:40 +020038#include <drm/drm_fourcc.h>
39#include <drm/drm_gem_framebuffer_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010040#include <drm/drm_plane_helper.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010041#include <drm/drm_probe_helper.h>
Sam Ravnborgf9183122019-06-08 10:02:40 +020042#include <drm/drm_vblank.h>
43#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044
Sam Ravnborgf9183122019-06-08 10:02:40 +020045#include "atom.h"
46#include "radeon.h"
Christian König32167012014-03-28 18:55:10 +010047
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048static void avivo_crtc_load_lut(struct drm_crtc *crtc)
49{
50 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
51 struct drm_device *dev = crtc->dev;
52 struct radeon_device *rdev = dev->dev_private;
Peter Rosin42585392017-07-13 18:25:36 +020053 u16 *r, *g, *b;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054 int i;
55
Dave Airlied9fdaaf2010-08-02 10:42:55 +100056 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
58
59 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
60 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
61 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
62
63 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
64 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
65 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
66
67 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
68 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
69 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
70
71 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
Peter Rosin42585392017-07-13 18:25:36 +020072 r = crtc->gamma_store;
73 g = r + crtc->gamma_size;
74 b = g + crtc->gamma_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 for (i = 0; i < 256; i++) {
76 WREG32(AVIVO_DC_LUT_30_COLOR,
Peter Rosin42585392017-07-13 18:25:36 +020077 ((*r++ & 0xffc0) << 14) |
78 ((*g++ & 0xffc0) << 4) |
79 (*b++ >> 6));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 }
81
Mario Kleiner4366f3b2014-06-07 03:38:11 +020082 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
83 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084}
85
Alex Deucherfee298f2011-01-06 21:19:30 -050086static void dce4_crtc_load_lut(struct drm_crtc *crtc)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050087{
88 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
89 struct drm_device *dev = crtc->dev;
90 struct radeon_device *rdev = dev->dev_private;
Peter Rosin42585392017-07-13 18:25:36 +020091 u16 *r, *g, *b;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050092 int i;
93
Dave Airlied9fdaaf2010-08-02 10:42:55 +100094 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050095 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
96
97 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
98 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
99 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
100
101 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
102 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
103 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
104
Alex Deucher677d0762010-04-22 22:58:50 -0400105 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
106 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500107
Alex Deucher677d0762010-04-22 22:58:50 -0400108 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Peter Rosin42585392017-07-13 18:25:36 +0200109 r = crtc->gamma_store;
110 g = r + crtc->gamma_size;
111 b = g + crtc->gamma_size;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500112 for (i = 0; i < 256; i++) {
Alex Deucher677d0762010-04-22 22:58:50 -0400113 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Peter Rosin42585392017-07-13 18:25:36 +0200114 ((*r++ & 0xffc0) << 14) |
115 ((*g++ & 0xffc0) << 4) |
116 (*b++ >> 6));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500117 }
118}
119
Alex Deucherfee298f2011-01-06 21:19:30 -0500120static void dce5_crtc_load_lut(struct drm_crtc *crtc)
121{
122 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
123 struct drm_device *dev = crtc->dev;
124 struct radeon_device *rdev = dev->dev_private;
Peter Rosin42585392017-07-13 18:25:36 +0200125 u16 *r, *g, *b;
Alex Deucherfee298f2011-01-06 21:19:30 -0500126 int i;
127
128 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
129
130 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
131 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
132 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
133 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
134 NI_GRPH_PRESCALE_BYPASS);
135 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
136 NI_OVL_PRESCALE_BYPASS);
137 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
138 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
139 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
140
141 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
142
143 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
144 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
145 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
146
147 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
148 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
149 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
150
151 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
152 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
153
154 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Peter Rosin42585392017-07-13 18:25:36 +0200155 r = crtc->gamma_store;
156 g = r + crtc->gamma_size;
157 b = g + crtc->gamma_size;
Alex Deucherfee298f2011-01-06 21:19:30 -0500158 for (i = 0; i < 256; i++) {
159 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Peter Rosin42585392017-07-13 18:25:36 +0200160 ((*r++ & 0xffc0) << 14) |
161 ((*g++ & 0xffc0) << 4) |
162 (*b++ >> 6));
Alex Deucherfee298f2011-01-06 21:19:30 -0500163 }
164
165 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
166 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
167 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
168 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
169 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
170 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
171 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
172 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
173 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
174 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
175 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
176 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
Alex Deucher643b1f52015-02-23 10:59:36 -0500177 (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) |
Alex Deucherfee298f2011-01-06 21:19:30 -0500178 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
179 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
180 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
Alex Deucher9e05fa12013-01-24 10:06:33 -0500181 if (ASIC_IS_DCE8(rdev)) {
182 /* XXX this only needs to be programmed once per crtc at startup,
183 * not sure where the best place for it is
184 */
185 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
186 CIK_CURSOR_ALPHA_BLND_ENA);
187 }
Alex Deucherfee298f2011-01-06 21:19:30 -0500188}
189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190static void legacy_crtc_load_lut(struct drm_crtc *crtc)
191{
192 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
193 struct drm_device *dev = crtc->dev;
194 struct radeon_device *rdev = dev->dev_private;
Peter Rosin42585392017-07-13 18:25:36 +0200195 u16 *r, *g, *b;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 int i;
197 uint32_t dac2_cntl;
198
199 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
200 if (radeon_crtc->crtc_id == 0)
201 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
202 else
203 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
204 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
205
206 WREG8(RADEON_PALETTE_INDEX, 0);
Peter Rosin42585392017-07-13 18:25:36 +0200207 r = crtc->gamma_store;
208 g = r + crtc->gamma_size;
209 b = g + crtc->gamma_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210 for (i = 0; i < 256; i++) {
211 WREG32(RADEON_PALETTE_30_DATA,
Peter Rosin42585392017-07-13 18:25:36 +0200212 ((*r++ & 0xffc0) << 14) |
213 ((*g++ & 0xffc0) << 4) |
214 (*b++ >> 6));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215 }
216}
217
218void radeon_crtc_load_lut(struct drm_crtc *crtc)
219{
220 struct drm_device *dev = crtc->dev;
221 struct radeon_device *rdev = dev->dev_private;
222
223 if (!crtc->enabled)
224 return;
225
Alex Deucherfee298f2011-01-06 21:19:30 -0500226 if (ASIC_IS_DCE5(rdev))
227 dce5_crtc_load_lut(crtc);
228 else if (ASIC_IS_DCE4(rdev))
229 dce4_crtc_load_lut(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500230 else if (ASIC_IS_AVIVO(rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 avivo_crtc_load_lut(crtc);
232 else
233 legacy_crtc_load_lut(crtc);
234}
235
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200236static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
Daniel Vetter6d124ff2017-04-03 10:33:01 +0200237 u16 *blue, uint32_t size,
238 struct drm_modeset_acquire_ctx *ctx)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 radeon_crtc_load_lut(crtc);
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200241
242 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243}
244
245static void radeon_crtc_destroy(struct drm_crtc *crtc)
246{
247 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
248
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 drm_crtc_cleanup(crtc);
Christian Königfa7f5172014-06-03 18:13:21 -0400250 destroy_workqueue(radeon_crtc->flip_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 kfree(radeon_crtc);
252}
253
Christian Königfa7f5172014-06-03 18:13:21 -0400254/**
255 * radeon_unpin_work_func - unpin old buffer object
256 *
257 * @__work - kernel work item
258 *
259 * Unpin the old frame buffer object outside of the interrupt handler
Alex Deucher6f34be52010-11-21 10:59:01 -0500260 */
261static void radeon_unpin_work_func(struct work_struct *__work)
262{
Christian Königfa7f5172014-06-03 18:13:21 -0400263 struct radeon_flip_work *work =
264 container_of(__work, struct radeon_flip_work, unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500265 int r;
266
267 /* unpin of the old buffer */
268 r = radeon_bo_reserve(work->old_rbo, false);
269 if (likely(r == 0)) {
270 r = radeon_bo_unpin(work->old_rbo);
271 if (unlikely(r != 0)) {
272 DRM_ERROR("failed to unpin buffer after flip\n");
273 }
274 radeon_bo_unreserve(work->old_rbo);
275 } else
276 DRM_ERROR("failed to reserve buffer after flip\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000277
Gerd Hoffmannce770382019-08-05 16:01:06 +0200278 drm_gem_object_put_unlocked(&work->old_rbo->tbo.base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500279 kfree(work);
280}
281
Christian König1a0e7912014-05-27 16:49:21 +0200282void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
Alex Deucher6f34be52010-11-21 10:59:01 -0500283{
284 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -0500285 unsigned long flags;
286 u32 update_pending;
287 int vpos, hpos;
288
Christian Königf5d636d2014-04-23 20:46:06 +0200289 /* can happen during initialization */
290 if (radeon_crtc == NULL)
291 return;
292
Mario Kleiner39dc5452014-07-29 06:21:44 +0200293 /* Skip the pageflip completion check below (based on polling) on
294 * asics which reliably support hw pageflip completion irqs. pflip
295 * irqs are a reliable and race-free method of handling pageflip
296 * completion detection. A use_pflipirq module parameter < 2 allows
297 * to override this in case of asics with faulty pflip irqs.
298 * A module parameter of 0 would only use this polling based path,
299 * a parameter of 1 would use pflip irq only as a backup to this
300 * path, as in Linux 3.16.
301 */
302 if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev))
303 return;
304
Alex Deucher6f34be52010-11-21 10:59:01 -0500305 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900306 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
307 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
308 "RADEON_FLIP_SUBMITTED(%d)\n",
309 radeon_crtc->flip_status,
310 RADEON_FLIP_SUBMITTED);
Alex Deucher6f34be52010-11-21 10:59:01 -0500311 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
312 return;
313 }
Christian Königfa7f5172014-06-03 18:13:21 -0400314
315 update_pending = radeon_page_flip_pending(rdev, crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500316
317 /* Has the pageflip already completed in crtc, or is it certain
Mario Kleiner73d4c232016-09-17 14:25:38 +0200318 * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides
319 * distance to start of "fudged earlier" vblank in vpos, distance to
320 * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in
321 * the last few scanlines before start of real vblank, where the vblank
322 * irq can fire, so we have sampled update_pending a bit too early and
323 * know the flip will complete at leading edge of the upcoming real
324 * vblank. On pre-AVIVO hardware, flips also complete inside the real
325 * vblank, not only at leading edge, so if update_pending for hpos >= 0
326 * == inside real vblank, the flip will complete almost immediately.
327 * Note that this method of completion handling is still not 100% race
328 * free, as we could execute before the radeon_flip_work_func managed
329 * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op,
330 * but the flip still gets programmed into hw and completed during
331 * vblank, leading to a delayed emission of the flip completion event.
332 * This applies at least to pre-AVIVO hardware, where flips are always
333 * completing inside vblank, not only at leading edge of vblank.
Alex Deucher6f34be52010-11-21 10:59:01 -0500334 */
335 if (update_pending &&
Mario Kleiner73d4c232016-09-17 14:25:38 +0200336 (DRM_SCANOUTPOS_VALID &
337 radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
338 GET_DISTANCE_TO_VBLANKSTART,
339 &vpos, &hpos, NULL, NULL,
340 &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) &&
341 ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) {
Felix Kuehling81ffbbe2012-02-23 19:16:12 -0500342 /* crtc didn't flip in this target vblank interval,
343 * but flip is pending in crtc. Based on the current
344 * scanout position we know that the current frame is
345 * (nearly) complete and the flip will (likely)
346 * complete before the start of the next frame.
347 */
348 update_pending = 0;
349 }
Christian Königfa7f5172014-06-03 18:13:21 -0400350 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
351 if (!update_pending)
Christian König1a0e7912014-05-27 16:49:21 +0200352 radeon_crtc_handle_flip(rdev, crtc_id);
Christian König1a0e7912014-05-27 16:49:21 +0200353}
354
355/**
356 * radeon_crtc_handle_flip - page flip completed
357 *
358 * @rdev: radeon device pointer
359 * @crtc_id: crtc number this event is for
360 *
361 * Called when we are sure that a page flip for this crtc is completed.
362 */
363void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
364{
365 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Christian Königfa7f5172014-06-03 18:13:21 -0400366 struct radeon_flip_work *work;
Christian König1a0e7912014-05-27 16:49:21 +0200367 unsigned long flags;
368
369 /* this can happen at init */
370 if (radeon_crtc == NULL)
371 return;
372
373 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Christian Königfa7f5172014-06-03 18:13:21 -0400374 work = radeon_crtc->flip_work;
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900375 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
376 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
377 "RADEON_FLIP_SUBMITTED(%d)\n",
378 radeon_crtc->flip_status,
379 RADEON_FLIP_SUBMITTED);
Christian König1a0e7912014-05-27 16:49:21 +0200380 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
381 return;
Alex Deucher6f34be52010-11-21 10:59:01 -0500382 }
383
Christian Königfa7f5172014-06-03 18:13:21 -0400384 /* Pageflip completed. Clean up. */
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900385 radeon_crtc->flip_status = RADEON_FLIP_NONE;
Christian Königfa7f5172014-06-03 18:13:21 -0400386 radeon_crtc->flip_work = NULL;
Alex Deucher6f34be52010-11-21 10:59:01 -0500387
388 /* wakeup userspace */
Rob Clark26ae4662012-10-08 19:50:42 +0000389 if (work->event)
Gustavo Padovaneba92812016-04-14 10:48:19 -0700390 drm_crtc_send_vblank_event(&radeon_crtc->base, work->event);
Rob Clark26ae4662012-10-08 19:50:42 +0000391
Alex Deucher6f34be52010-11-21 10:59:01 -0500392 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
393
Gustavo Padovana782bca2016-06-06 11:41:44 -0300394 drm_crtc_vblank_put(&radeon_crtc->base);
Michel Dänzer46889d92014-06-17 19:12:04 +0900395 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
Christian Königfa7f5172014-06-03 18:13:21 -0400396 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500397}
398
Christian Königfa7f5172014-06-03 18:13:21 -0400399/**
400 * radeon_flip_work_func - page flip framebuffer
401 *
402 * @work - kernel work item
403 *
404 * Wait for the buffer object to become idle and do the actual page flip
405 */
406static void radeon_flip_work_func(struct work_struct *__work)
Alex Deucher6f34be52010-11-21 10:59:01 -0500407{
Christian Königfa7f5172014-06-03 18:13:21 -0400408 struct radeon_flip_work *work =
409 container_of(__work, struct radeon_flip_work, flip_work);
410 struct radeon_device *rdev = work->rdev;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900411 struct drm_device *dev = rdev->ddev;
Christian Königfa7f5172014-06-03 18:13:21 -0400412 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
413
414 struct drm_crtc *crtc = &radeon_crtc->base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500415 unsigned long flags;
Alex Deucher6f34be52010-11-21 10:59:01 -0500416 int r;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900417 int vpos, hpos;
Alex Deucher6f34be52010-11-21 10:59:01 -0500418
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100419 down_read(&rdev->exclusive_lock);
Michel Dänzer306f98d2014-07-14 15:58:03 +0900420 if (work->fence) {
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200421 struct radeon_fence *fence;
422
423 fence = to_radeon_fence(work->fence);
424 if (fence && fence->rdev == rdev) {
425 r = radeon_fence_wait(fence, false);
426 if (r == -EDEADLK) {
427 up_read(&rdev->exclusive_lock);
428 do {
429 r = radeon_gpu_reset(rdev);
430 } while (r == -EAGAIN);
431 down_read(&rdev->exclusive_lock);
432 }
433 } else
Chris Wilsonf54d1862016-10-25 13:00:45 +0100434 r = dma_fence_wait(work->fence, false);
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200435
Michel Dänzer306f98d2014-07-14 15:58:03 +0900436 if (r)
437 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
Alex Deucher6f34be52010-11-21 10:59:01 -0500438
Michel Dänzer306f98d2014-07-14 15:58:03 +0900439 /* We continue with the page flip even if we failed to wait on
440 * the fence, otherwise the DRM core and userspace will be
441 * confused about which BO the CRTC is scanning out
442 */
443
Chris Wilsonf54d1862016-10-25 13:00:45 +0100444 dma_fence_put(work->fence);
Maarten Lankhorsta0e84762014-09-17 14:35:02 +0200445 work->fence = NULL;
Alex Deucher6f34be52010-11-21 10:59:01 -0500446 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500447
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900448 /* Wait until we're out of the vertical blank period before the one
Mario Kleiner363926d2016-09-17 14:25:39 +0200449 * targeted by the flip. Always wait on pre DCE4 to avoid races with
450 * flip completion handling from vblank irq, as these old asics don't
451 * have reliable pageflip completion interrupts.
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900452 */
453 while (radeon_crtc->enabled &&
Mario Kleiner363926d2016-09-17 14:25:39 +0200454 (radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0,
455 &vpos, &hpos, NULL, NULL,
456 &crtc->hwmode)
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900457 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
Mario Kleiner363926d2016-09-17 14:25:39 +0200458 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
459 (!ASIC_IS_AVIVO(rdev) ||
460 ((int) (work->target_vblank -
461 dev->driver->get_vblank_counter(dev, work->crtc_id)) > 0)))
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900462 usleep_range(1000, 2000);
463
Michel Dänzerc60381b2014-07-14 15:48:42 +0900464 /* We borrow the event spin lock for protecting flip_status */
465 spin_lock_irqsave(&crtc->dev->event_lock, flags);
466
467 /* set the proper interrupt */
468 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
469
Mario Kleiner5f87e092014-07-17 02:24:45 +0200470 /* do the flip (mmio) */
Michel Dänzerc63dd752016-04-01 18:51:34 +0900471 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async);
Mario Kleiner5f87e092014-07-17 02:24:45 +0200472
Michel Dänzerc60381b2014-07-14 15:48:42 +0900473 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
474 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
475 up_read(&rdev->exclusive_lock);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900476}
477
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900478static int radeon_crtc_page_flip_target(struct drm_crtc *crtc,
479 struct drm_framebuffer *fb,
480 struct drm_pending_vblank_event *event,
481 uint32_t page_flip_flags,
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100482 uint32_t target,
483 struct drm_modeset_acquire_ctx *ctx)
Michel Dänzerc60381b2014-07-14 15:48:42 +0900484{
485 struct drm_device *dev = crtc->dev;
486 struct radeon_device *rdev = dev->dev_private;
487 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900488 struct drm_gem_object *obj;
489 struct radeon_flip_work *work;
490 struct radeon_bo *new_rbo;
491 uint32_t tiling_flags, pitch_pixels;
492 uint64_t base;
493 unsigned long flags;
494 int r;
495
496 work = kzalloc(sizeof *work, GFP_KERNEL);
497 if (work == NULL)
498 return -ENOMEM;
499
500 INIT_WORK(&work->flip_work, radeon_flip_work_func);
501 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
502
503 work->rdev = rdev;
504 work->crtc_id = radeon_crtc->crtc_id;
505 work->event = event;
Michel Dänzerc63dd752016-04-01 18:51:34 +0900506 work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900507
508 /* schedule unpin of the old buffer */
Daniel Stone9a0f0c92018-03-30 15:11:37 +0100509 obj = crtc->primary->fb->obj[0];
Michel Dänzerc60381b2014-07-14 15:48:42 +0900510
511 /* take a reference to the old object */
Cihangir Akturk07f65bb2017-08-03 14:58:35 +0300512 drm_gem_object_get(obj);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900513 work->old_rbo = gem_to_radeon_bo(obj);
514
Daniel Stone9a0f0c92018-03-30 15:11:37 +0100515 obj = fb->obj[0];
Michel Dänzerc60381b2014-07-14 15:48:42 +0900516 new_rbo = gem_to_radeon_bo(obj);
517
Michel Dänzerc60381b2014-07-14 15:48:42 +0900518 /* pin the new buffer */
519 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
520 work->old_rbo, new_rbo);
521
522 r = radeon_bo_reserve(new_rbo, false);
Alex Deucher6f34be52010-11-21 10:59:01 -0500523 if (unlikely(r != 0)) {
524 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400525 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500526 }
Michel Dänzer0349af72012-03-14 17:12:42 +0100527 /* Only 27 bit offset for legacy CRTC */
Michel Dänzerc60381b2014-07-14 15:48:42 +0900528 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
Michel Dänzer0349af72012-03-14 17:12:42 +0100529 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500530 if (unlikely(r != 0)) {
Michel Dänzerc60381b2014-07-14 15:48:42 +0900531 radeon_bo_unreserve(new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500532 r = -EINVAL;
533 DRM_ERROR("failed to pin new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400534 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500535 }
Christian König52791ee2019-08-11 10:06:32 +0200536 work->fence = dma_fence_get(dma_resv_get_excl(new_rbo->tbo.base.resv));
Michel Dänzerc60381b2014-07-14 15:48:42 +0900537 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
538 radeon_bo_unreserve(new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500539
540 if (!ASIC_IS_AVIVO(rdev)) {
541 /* crtc offset is from display base addr not FB location */
542 base -= radeon_crtc->legacy_display_base_addr;
Ville Syrjälä272725c2016-12-14 23:32:20 +0200543 pitch_pixels = fb->pitches[0] / fb->format->cpp[0];
Alex Deucher6f34be52010-11-21 10:59:01 -0500544
545 if (tiling_flags & RADEON_TILING_MACRO) {
546 if (ASIC_IS_R300(rdev)) {
547 base &= ~0x7ff;
548 } else {
Ville Syrjälä272725c2016-12-14 23:32:20 +0200549 int byteshift = fb->format->cpp[0] * 8 >> 4;
Alex Deucher6f34be52010-11-21 10:59:01 -0500550 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
551 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
552 }
553 } else {
554 int offset = crtc->y * pitch_pixels + crtc->x;
Ville Syrjälä272725c2016-12-14 23:32:20 +0200555 switch (fb->format->cpp[0] * 8) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500556 case 8:
557 default:
558 offset *= 1;
559 break;
560 case 15:
561 case 16:
562 offset *= 2;
563 break;
564 case 24:
565 offset *= 3;
566 break;
567 case 32:
568 offset *= 4;
569 break;
570 }
571 base += offset;
572 }
573 base &= ~7;
574 }
Michel Dänzerc60381b2014-07-14 15:48:42 +0900575 work->base = base;
Dhinakaran Pandiyan9038aa42018-02-02 21:12:57 -0800576 work->target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900577 dev->driver->get_vblank_counter(dev, work->crtc_id);
Michel Dänzerca721b72014-06-17 19:12:03 +0900578
Christian Königfa7f5172014-06-03 18:13:21 -0400579 /* We borrow the event spin lock for protecting flip_work */
580 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Christian König1aab5512014-05-27 16:49:22 +0200581
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900582 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
Christian Königfa7f5172014-06-03 18:13:21 -0400583 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
584 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900585 r = -EBUSY;
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900586 goto pflip_cleanup;
Christian Königfa7f5172014-06-03 18:13:21 -0400587 }
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900588 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
Christian Königfa7f5172014-06-03 18:13:21 -0400589 radeon_crtc->flip_work = work;
590
Michel Dänzer685d54b2014-06-10 10:21:57 +0900591 /* update crtc fb */
592 crtc->primary->fb = fb;
593
Christian Königfa7f5172014-06-03 18:13:21 -0400594 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
595
596 queue_work(radeon_crtc->flip_queue, &work->flip_work);
Christian Königfa7f5172014-06-03 18:13:21 -0400597 return 0;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900598
599pflip_cleanup:
600 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
601 DRM_ERROR("failed to reserve new rbo in error path\n");
602 goto cleanup;
603 }
604 if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
605 DRM_ERROR("failed to unpin new rbo in error path\n");
606 }
607 radeon_bo_unreserve(new_rbo);
608
609cleanup:
Gerd Hoffmannce770382019-08-05 16:01:06 +0200610 drm_gem_object_put_unlocked(&work->old_rbo->tbo.base);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100611 dma_fence_put(work->fence);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900612 kfree(work);
Michel Dänzerc60381b2014-07-14 15:48:42 +0900613 return r;
Alex Deucher6f34be52010-11-21 10:59:01 -0500614}
615
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000616static int
Daniel Vettera4eff9a2017-03-22 22:50:57 +0100617radeon_crtc_set_config(struct drm_mode_set *set,
618 struct drm_modeset_acquire_ctx *ctx)
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000619{
620 struct drm_device *dev;
621 struct radeon_device *rdev;
622 struct drm_crtc *crtc;
623 bool active = false;
624 int ret;
625
626 if (!set || !set->crtc)
627 return -EINVAL;
628
629 dev = set->crtc->dev;
630
631 ret = pm_runtime_get_sync(dev->dev);
632 if (ret < 0)
633 return ret;
634
Daniel Vettera4eff9a2017-03-22 22:50:57 +0100635 ret = drm_crtc_helper_set_config(set, ctx);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000636
637 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
638 if (crtc->enabled)
639 active = true;
640
641 pm_runtime_mark_last_busy(dev->dev);
642
643 rdev = dev->dev_private;
644 /* if we have active crtcs and we don't have a power ref,
645 take the current one */
646 if (active && !rdev->have_disp_power_ref) {
647 rdev->have_disp_power_ref = true;
648 return ret;
649 }
650 /* if we have no active crtcs, then drop the power ref
651 we got before */
652 if (!active && rdev->have_disp_power_ref) {
653 pm_runtime_put_autosuspend(dev->dev);
654 rdev->have_disp_power_ref = false;
655 }
656
657 /* drop the power reference we got coming in here */
658 pm_runtime_put_autosuspend(dev->dev);
659 return ret;
660}
Maarten Lankhorst7ea77282016-06-07 12:49:30 +0200661
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662static const struct drm_crtc_funcs radeon_crtc_funcs = {
Michel Dänzer78b1a602014-11-18 18:00:08 +0900663 .cursor_set2 = radeon_crtc_cursor_set2,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664 .cursor_move = radeon_crtc_cursor_move,
665 .gamma_set = radeon_crtc_gamma_set,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000666 .set_config = radeon_crtc_set_config,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667 .destroy = radeon_crtc_destroy,
Michel Dänzerb8fc75c2016-08-04 12:39:39 +0900668 .page_flip_target = radeon_crtc_page_flip_target,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669};
670
671static void radeon_crtc_init(struct drm_device *dev, int index)
672{
673 struct radeon_device *rdev = dev->dev_private;
674 struct radeon_crtc *radeon_crtc;
675 int i;
676
677 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
678 if (radeon_crtc == NULL)
679 return;
680
681 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
682
683 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
684 radeon_crtc->crtc_id = index;
Bhaktipriya Shridhara37cfa82016-07-16 17:00:44 +0530685 radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +0200686 rdev->mode_info.crtcs[index] = radeon_crtc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687
Alex Deucher9e05fa12013-01-24 10:06:33 -0500688 if (rdev->family >= CHIP_BONAIRE) {
689 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
690 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
691 } else {
692 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
693 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
694 }
Alex Deucherbea61c52014-02-12 12:56:53 -0500695 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
696 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500697
Dave Airlie785b93e2009-08-28 15:46:53 +1000698#if 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200699 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
700 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
701 radeon_crtc->mode_set.num_connectors = 0;
Dave Airlie785b93e2009-08-28 15:46:53 +1000702#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200703
704 for (i = 0; i < 256; i++) {
705 radeon_crtc->lut_r[i] = i << 2;
706 radeon_crtc->lut_g[i] = i << 2;
707 radeon_crtc->lut_b[i] = i << 2;
708 }
709
710 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
711 radeon_atombios_init_crtc(dev, radeon_crtc);
712 else
713 radeon_legacy_init_crtc(dev, radeon_crtc);
714}
715
Alex Deuchere68adef2012-09-06 14:32:06 -0400716static const char *encoder_names[38] = {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200717 "NONE",
718 "INTERNAL_LVDS",
719 "INTERNAL_TMDS1",
720 "INTERNAL_TMDS2",
721 "INTERNAL_DAC1",
722 "INTERNAL_DAC2",
723 "INTERNAL_SDVOA",
724 "INTERNAL_SDVOB",
725 "SI170B",
726 "CH7303",
727 "CH7301",
728 "INTERNAL_DVO1",
729 "EXTERNAL_SDVOA",
730 "EXTERNAL_SDVOB",
731 "TITFP513",
732 "INTERNAL_LVTM1",
733 "VT1623",
734 "HDMI_SI1930",
735 "HDMI_INTERNAL",
736 "INTERNAL_KLDSCP_TMDS1",
737 "INTERNAL_KLDSCP_DVO1",
738 "INTERNAL_KLDSCP_DAC1",
739 "INTERNAL_KLDSCP_DAC2",
740 "SI178",
741 "MVPU_FPGA",
742 "INTERNAL_DDI",
743 "VT1625",
744 "HDMI_SI1932",
745 "DP_AN9801",
746 "DP_DP501",
747 "INTERNAL_UNIPHY",
748 "INTERNAL_KLDSCP_LVTMA",
749 "INTERNAL_UNIPHY1",
750 "INTERNAL_UNIPHY2",
Alex Deucherbf982eb2010-11-22 17:56:24 -0500751 "NUTMEG",
752 "TRAVIS",
Alex Deuchere68adef2012-09-06 14:32:06 -0400753 "INTERNAL_VCE",
754 "INTERNAL_UNIPHY3",
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200755};
756
Alex Deuchercbd46232010-06-07 02:24:54 -0400757static const char *hpd_names[6] = {
Alex Deuchereed45b32009-12-04 14:45:27 -0500758 "HPD1",
759 "HPD2",
760 "HPD3",
761 "HPD4",
762 "HPD5",
763 "HPD6",
764};
765
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766static void radeon_print_display_setup(struct drm_device *dev)
767{
768 struct drm_connector *connector;
769 struct radeon_connector *radeon_connector;
770 struct drm_encoder *encoder;
771 struct radeon_encoder *radeon_encoder;
772 uint32_t devices;
773 int i = 0;
774
775 DRM_INFO("Radeon Display Connectors\n");
776 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
777 radeon_connector = to_radeon_connector(connector);
778 DRM_INFO("Connector %d:\n", i);
Jani Nikula72082092014-06-03 14:56:19 +0300779 DRM_INFO(" %s\n", connector->name);
Alex Deuchereed45b32009-12-04 14:45:27 -0500780 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
781 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000782 if (radeon_connector->ddc_bus) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
784 radeon_connector->ddc_bus->rec.mask_clk_reg,
785 radeon_connector->ddc_bus->rec.mask_data_reg,
786 radeon_connector->ddc_bus->rec.a_clk_reg,
787 radeon_connector->ddc_bus->rec.a_data_reg,
Alex Deucher9b9fe722009-11-10 15:59:44 -0500788 radeon_connector->ddc_bus->rec.en_clk_reg,
789 radeon_connector->ddc_bus->rec.en_data_reg,
790 radeon_connector->ddc_bus->rec.y_clk_reg,
791 radeon_connector->ddc_bus->rec.y_data_reg);
Alex Deucherfb939df2010-11-08 16:08:29 +0000792 if (radeon_connector->router.ddc_valid)
Alex Deucher26b5bc92010-08-05 21:21:18 -0400793 DRM_INFO(" DDC Router 0x%x/0x%x\n",
Alex Deucherfb939df2010-11-08 16:08:29 +0000794 radeon_connector->router.ddc_mux_control_pin,
795 radeon_connector->router.ddc_mux_state);
796 if (radeon_connector->router.cd_valid)
797 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
798 radeon_connector->router.cd_mux_control_pin,
799 radeon_connector->router.cd_mux_state);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000800 } else {
801 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
802 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
803 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
804 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
805 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
806 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
807 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
808 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809 DRM_INFO(" Encoders:\n");
810 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
811 radeon_encoder = to_radeon_encoder(encoder);
812 devices = radeon_encoder->devices & radeon_connector->devices;
813 if (devices) {
814 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
815 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
816 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
817 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
818 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
819 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
820 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
821 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
822 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
823 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
824 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
825 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
826 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
827 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
828 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
829 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
Alex Deucher73758a52010-09-24 14:59:32 -0400830 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
831 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832 if (devices & ATOM_DEVICE_TV1_SUPPORT)
833 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
834 if (devices & ATOM_DEVICE_CV_SUPPORT)
835 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
836 }
837 }
838 i++;
839 }
840}
841
Dave Airlie4ce001a2009-08-13 16:32:14 +1000842static bool radeon_setup_enc_conn(struct drm_device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843{
844 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845 bool ret = false;
846
847 if (rdev->bios) {
848 if (rdev->is_atom_bios) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400849 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
Wambui Karugafbd62352020-01-03 16:19:12 +0300850 if (!ret)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851 ret = radeon_get_atom_connector_info_from_object_table(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500852 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853 ret = radeon_get_legacy_connector_info_from_bios(dev);
Wambui Karugafbd62352020-01-03 16:19:12 +0300854 if (!ret)
Alex Deucherb9597a12010-01-04 19:12:02 -0500855 ret = radeon_get_legacy_connector_info_from_table(dev);
856 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857 } else {
858 if (!ASIC_IS_AVIVO(rdev))
859 ret = radeon_get_legacy_connector_info_from_table(dev);
860 }
861 if (ret) {
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000862 radeon_setup_encoder_clones(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863 radeon_print_display_setup(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200864 }
865
866 return ret;
867}
868
Alex Deucherf523f742011-01-31 16:48:52 -0500869/* avivo */
Christian König32167012014-03-28 18:55:10 +0100870
871/**
872 * avivo_reduce_ratio - fractional number reduction
873 *
874 * @nom: nominator
875 * @den: denominator
876 * @nom_min: minimum value for nominator
877 * @den_min: minimum value for denominator
878 *
879 * Find the greatest common divisor and apply it on both nominator and
880 * denominator, but make nominator and denominator are at least as large
881 * as their minimum values.
882 */
883static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
884 unsigned nom_min, unsigned den_min)
Alex Deucherf523f742011-01-31 16:48:52 -0500885{
Christian König32167012014-03-28 18:55:10 +0100886 unsigned tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500887
Christian König32167012014-03-28 18:55:10 +0100888 /* reduce the numbers to a simpler ratio */
889 tmp = gcd(*nom, *den);
890 *nom /= tmp;
891 *den /= tmp;
Alex Deuchera4b40d5d2011-02-14 11:43:10 -0500892
Christian König32167012014-03-28 18:55:10 +0100893 /* make sure nominator is large enough */
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100894 if (*nom < nom_min) {
Christian König3b333c52014-04-24 18:39:59 +0200895 tmp = DIV_ROUND_UP(nom_min, *nom);
Christian König32167012014-03-28 18:55:10 +0100896 *nom *= tmp;
897 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500898 }
899
Christian König32167012014-03-28 18:55:10 +0100900 /* make sure the denominator is large enough */
901 if (*den < den_min) {
Christian König3b333c52014-04-24 18:39:59 +0200902 tmp = DIV_ROUND_UP(den_min, *den);
Christian König32167012014-03-28 18:55:10 +0100903 *nom *= tmp;
904 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500905 }
Alex Deucherf523f742011-01-31 16:48:52 -0500906}
907
Christian König32167012014-03-28 18:55:10 +0100908/**
Christian Königc2fb3092014-04-20 13:24:32 +0200909 * avivo_get_fb_ref_div - feedback and ref divider calculation
910 *
911 * @nom: nominator
912 * @den: denominator
913 * @post_div: post divider
914 * @fb_div_max: feedback divider maximum
915 * @ref_div_max: reference divider maximum
916 * @fb_div: resulting feedback divider
917 * @ref_div: resulting reference divider
918 *
919 * Calculate feedback and reference divider for a given post divider. Makes
920 * sure we stay within the limits.
921 */
922static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
923 unsigned fb_div_max, unsigned ref_div_max,
924 unsigned *fb_div, unsigned *ref_div)
925{
926 /* limit reference * post divider to a maximum */
Christian König4b21ce12014-05-21 15:25:41 +0200927 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
Christian Königc2fb3092014-04-20 13:24:32 +0200928
929 /* get matching reference and feedback divider */
Christian König2e26ccb2019-05-06 19:57:52 +0200930 *ref_div = min(max(den/post_div, 1u), ref_div_max);
Christian Königc2fb3092014-04-20 13:24:32 +0200931 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
932
933 /* limit fb divider to its maximum */
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100934 if (*fb_div > fb_div_max) {
Christian König2e26ccb2019-05-06 19:57:52 +0200935 *ref_div = (*ref_div * fb_div_max)/(*fb_div);
Christian Königc2fb3092014-04-20 13:24:32 +0200936 *fb_div = fb_div_max;
937 }
938}
939
940/**
Christian König32167012014-03-28 18:55:10 +0100941 * radeon_compute_pll_avivo - compute PLL paramaters
942 *
943 * @pll: information about the PLL
944 * @dot_clock_p: resulting pixel clock
945 * fb_div_p: resulting feedback divider
946 * frac_fb_div_p: fractional part of the feedback divider
947 * ref_div_p: resulting reference divider
948 * post_div_p: resulting reference divider
949 *
950 * Try to calculate the PLL parameters to generate the given frequency:
951 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
952 */
Alex Deucherf523f742011-01-31 16:48:52 -0500953void radeon_compute_pll_avivo(struct radeon_pll *pll,
954 u32 freq,
955 u32 *dot_clock_p,
956 u32 *fb_div_p,
957 u32 *frac_fb_div_p,
958 u32 *ref_div_p,
959 u32 *post_div_p)
960{
Christian Königc2fb3092014-04-20 13:24:32 +0200961 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
962 freq : freq / 10;
963
Christian König32167012014-03-28 18:55:10 +0100964 unsigned fb_div_min, fb_div_max, fb_div;
965 unsigned post_div_min, post_div_max, post_div;
966 unsigned ref_div_min, ref_div_max, ref_div;
967 unsigned post_div_best, diff_best;
Christian Königf8a2645e2014-04-16 11:54:21 +0200968 unsigned nom, den;
Alex Deucherf523f742011-01-31 16:48:52 -0500969
Christian König32167012014-03-28 18:55:10 +0100970 /* determine allowed feedback divider range */
971 fb_div_min = pll->min_feedback_div;
972 fb_div_max = pll->max_feedback_div;
Alex Deucherf523f742011-01-31 16:48:52 -0500973
974 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Christian König32167012014-03-28 18:55:10 +0100975 fb_div_min *= 10;
976 fb_div_max *= 10;
Alex Deucherf523f742011-01-31 16:48:52 -0500977 }
978
Christian König32167012014-03-28 18:55:10 +0100979 /* determine allowed ref divider range */
980 if (pll->flags & RADEON_PLL_USE_REF_DIV)
981 ref_div_min = pll->reference_div;
982 else
983 ref_div_min = pll->min_ref_div;
Christian König24315812014-04-19 18:57:14 +0200984
985 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
986 pll->flags & RADEON_PLL_USE_REF_DIV)
987 ref_div_max = pll->reference_div;
Christian König72edd832015-01-29 16:01:03 +0100988 else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
989 /* fix for problems on RS880 */
990 ref_div_max = min(pll->max_ref_div, 7u);
Christian König24315812014-04-19 18:57:14 +0200991 else
992 ref_div_max = pll->max_ref_div;
Christian König32167012014-03-28 18:55:10 +0100993
994 /* determine allowed post divider range */
995 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
996 post_div_min = pll->post_div;
997 post_div_max = pll->post_div;
998 } else {
Christian König32167012014-03-28 18:55:10 +0100999 unsigned vco_min, vco_max;
1000
1001 if (pll->flags & RADEON_PLL_IS_LCD) {
1002 vco_min = pll->lcd_pll_out_min;
1003 vco_max = pll->lcd_pll_out_max;
1004 } else {
1005 vco_min = pll->pll_out_min;
1006 vco_max = pll->pll_out_max;
1007 }
1008
Christian Königc2fb3092014-04-20 13:24:32 +02001009 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1010 vco_min *= 10;
1011 vco_max *= 10;
1012 }
1013
Christian König32167012014-03-28 18:55:10 +01001014 post_div_min = vco_min / target_clock;
1015 if ((target_clock * post_div_min) < vco_min)
1016 ++post_div_min;
1017 if (post_div_min < pll->min_post_div)
1018 post_div_min = pll->min_post_div;
1019
1020 post_div_max = vco_max / target_clock;
1021 if ((target_clock * post_div_max) > vco_max)
1022 --post_div_max;
1023 if (post_div_max > pll->max_post_div)
1024 post_div_max = pll->max_post_div;
1025 }
1026
1027 /* represent the searched ratio as fractional number */
Christian Königc2fb3092014-04-20 13:24:32 +02001028 nom = target_clock;
Christian König32167012014-03-28 18:55:10 +01001029 den = pll->reference_freq;
1030
1031 /* reduce the numbers to a simpler ratio */
1032 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1033
1034 /* now search for a post divider */
1035 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1036 post_div_best = post_div_min;
1037 else
1038 post_div_best = post_div_max;
1039 diff_best = ~0;
1040
1041 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
Christian Königc2fb3092014-04-20 13:24:32 +02001042 unsigned diff;
1043 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1044 ref_div_max, &fb_div, &ref_div);
1045 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1046 (ref_div * post_div));
1047
Christian König32167012014-03-28 18:55:10 +01001048 if (diff < diff_best || (diff == diff_best &&
1049 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1050
1051 post_div_best = post_div;
1052 diff_best = diff;
1053 }
1054 }
1055 post_div = post_div_best;
1056
Christian Königc2fb3092014-04-20 13:24:32 +02001057 /* get the feedback and reference divider for the optimal value */
1058 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1059 &fb_div, &ref_div);
Christian König32167012014-03-28 18:55:10 +01001060
1061 /* reduce the numbers to a simpler ratio once more */
1062 /* this also makes sure that the reference divider is large enough */
1063 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1064
Christian König3b333c52014-04-24 18:39:59 +02001065 /* avoid high jitter with small fractional dividers */
1066 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
Christian König74ad54f2014-05-13 12:50:54 +02001067 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
Christian König3b333c52014-04-24 18:39:59 +02001068 if (fb_div < fb_div_min) {
1069 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1070 fb_div *= tmp;
1071 ref_div *= tmp;
1072 }
1073 }
1074
Christian König32167012014-03-28 18:55:10 +01001075 /* and finally save the result */
1076 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1077 *fb_div_p = fb_div / 10;
1078 *frac_fb_div_p = fb_div % 10;
1079 } else {
1080 *fb_div_p = fb_div;
1081 *frac_fb_div_p = 0;
1082 }
1083
1084 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1085 (pll->reference_freq * *frac_fb_div_p)) /
1086 (ref_div * post_div * 10);
Alex Deucherf523f742011-01-31 16:48:52 -05001087 *ref_div_p = ref_div;
1088 *post_div_p = post_div;
Christian König32167012014-03-28 18:55:10 +01001089
1090 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
Christian Königc2fb3092014-04-20 13:24:32 +02001091 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
Christian König32167012014-03-28 18:55:10 +01001092 ref_div, post_div);
Alex Deucherf523f742011-01-31 16:48:52 -05001093}
1094
1095/* pre-avivo */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1097{
1098 uint64_t mod;
1099
1100 n += d / 2;
1101
1102 mod = do_div(n, d);
1103 return n;
1104}
1105
Alex Deucherf523f742011-01-31 16:48:52 -05001106void radeon_compute_pll_legacy(struct radeon_pll *pll,
1107 uint64_t freq,
1108 uint32_t *dot_clock_p,
1109 uint32_t *fb_div_p,
1110 uint32_t *frac_fb_div_p,
1111 uint32_t *ref_div_p,
1112 uint32_t *post_div_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001113{
1114 uint32_t min_ref_div = pll->min_ref_div;
1115 uint32_t max_ref_div = pll->max_ref_div;
Alex Deucherfc103322010-01-19 17:16:10 -05001116 uint32_t min_post_div = pll->min_post_div;
1117 uint32_t max_post_div = pll->max_post_div;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001118 uint32_t min_fractional_feed_div = 0;
1119 uint32_t max_fractional_feed_div = 0;
1120 uint32_t best_vco = pll->best_vco;
1121 uint32_t best_post_div = 1;
1122 uint32_t best_ref_div = 1;
1123 uint32_t best_feedback_div = 1;
1124 uint32_t best_frac_feedback_div = 0;
1125 uint32_t best_freq = -1;
1126 uint32_t best_error = 0xffffffff;
1127 uint32_t best_vco_diff = 1;
1128 uint32_t post_div;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001129 u32 pll_out_min, pll_out_max;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001131 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001132 freq = freq * 1000;
1133
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001134 if (pll->flags & RADEON_PLL_IS_LCD) {
1135 pll_out_min = pll->lcd_pll_out_min;
1136 pll_out_max = pll->lcd_pll_out_max;
1137 } else {
1138 pll_out_min = pll->pll_out_min;
1139 pll_out_max = pll->pll_out_max;
1140 }
1141
Alex Deucher619efb12011-01-31 16:48:53 -05001142 if (pll_out_min > 64800)
1143 pll_out_min = 64800;
1144
Alex Deucherfc103322010-01-19 17:16:10 -05001145 if (pll->flags & RADEON_PLL_USE_REF_DIV)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146 min_ref_div = max_ref_div = pll->reference_div;
1147 else {
1148 while (min_ref_div < max_ref_div-1) {
1149 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1150 uint32_t pll_in = pll->reference_freq / mid;
1151 if (pll_in < pll->pll_in_min)
1152 max_ref_div = mid;
1153 else if (pll_in > pll->pll_in_max)
1154 min_ref_div = mid;
1155 else
1156 break;
1157 }
1158 }
1159
Alex Deucherfc103322010-01-19 17:16:10 -05001160 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1161 min_post_div = max_post_div = pll->post_div;
1162
1163 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164 min_fractional_feed_div = pll->min_frac_feedback_div;
1165 max_fractional_feed_div = pll->max_frac_feedback_div;
1166 }
1167
Alex Deucherbd6a60a2011-02-21 01:11:59 -05001168 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001169 uint32_t ref_div;
1170
Alex Deucherfc103322010-01-19 17:16:10 -05001171 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172 continue;
1173
1174 /* legacy radeons only have a few post_divs */
Alex Deucherfc103322010-01-19 17:16:10 -05001175 if (pll->flags & RADEON_PLL_LEGACY) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 if ((post_div == 5) ||
1177 (post_div == 7) ||
1178 (post_div == 9) ||
1179 (post_div == 10) ||
1180 (post_div == 11) ||
1181 (post_div == 13) ||
1182 (post_div == 14) ||
1183 (post_div == 15))
1184 continue;
1185 }
1186
1187 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1188 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1189 uint32_t pll_in = pll->reference_freq / ref_div;
1190 uint32_t min_feed_div = pll->min_feedback_div;
1191 uint32_t max_feed_div = pll->max_feedback_div + 1;
1192
1193 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1194 continue;
1195
1196 while (min_feed_div < max_feed_div) {
1197 uint32_t vco;
1198 uint32_t min_frac_feed_div = min_fractional_feed_div;
1199 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1200 uint32_t frac_feedback_div;
1201 uint64_t tmp;
1202
1203 feedback_div = (min_feed_div + max_feed_div) / 2;
1204
1205 tmp = (uint64_t)pll->reference_freq * feedback_div;
1206 vco = radeon_div(tmp, ref_div);
1207
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001208 if (vco < pll_out_min) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209 min_feed_div = feedback_div + 1;
1210 continue;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001211 } else if (vco > pll_out_max) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212 max_feed_div = feedback_div;
1213 continue;
1214 }
1215
1216 while (min_frac_feed_div < max_frac_feed_div) {
1217 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1218 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1219 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1220 current_freq = radeon_div(tmp, ref_div * post_div);
1221
Alex Deucherfc103322010-01-19 17:16:10 -05001222 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
Dan Carpenter167ffc42010-07-17 12:28:02 +02001223 if (freq < current_freq)
1224 error = 0xffffffff;
1225 else
1226 error = freq - current_freq;
Alex Deucherd0e275a2009-07-13 11:08:18 -04001227 } else
1228 error = abs(current_freq - freq);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 vco_diff = abs(vco - best_vco);
1230
1231 if ((best_vco == 0 && error < best_error) ||
1232 (best_vco != 0 &&
Dan Carpenter167ffc42010-07-17 12:28:02 +02001233 ((best_error > 100 && error < best_error - 100) ||
Dave Airlie5480f722010-10-19 10:36:47 +10001234 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001235 best_post_div = post_div;
1236 best_ref_div = ref_div;
1237 best_feedback_div = feedback_div;
1238 best_frac_feedback_div = frac_feedback_div;
1239 best_freq = current_freq;
1240 best_error = error;
1241 best_vco_diff = vco_diff;
Dave Airlie5480f722010-10-19 10:36:47 +10001242 } else if (current_freq == freq) {
1243 if (best_freq == -1) {
1244 best_post_div = post_div;
1245 best_ref_div = ref_div;
1246 best_feedback_div = feedback_div;
1247 best_frac_feedback_div = frac_feedback_div;
1248 best_freq = current_freq;
1249 best_error = error;
1250 best_vco_diff = vco_diff;
1251 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1252 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1253 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1254 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1255 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1256 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1257 best_post_div = post_div;
1258 best_ref_div = ref_div;
1259 best_feedback_div = feedback_div;
1260 best_frac_feedback_div = frac_feedback_div;
1261 best_freq = current_freq;
1262 best_error = error;
1263 best_vco_diff = vco_diff;
1264 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001265 }
1266 if (current_freq < freq)
1267 min_frac_feed_div = frac_feedback_div + 1;
1268 else
1269 max_frac_feed_div = frac_feedback_div;
1270 }
1271 if (current_freq < freq)
1272 min_feed_div = feedback_div + 1;
1273 else
1274 max_feed_div = feedback_div;
1275 }
1276 }
1277 }
1278
1279 *dot_clock_p = best_freq / 10000;
1280 *fb_div_p = best_feedback_div;
1281 *frac_fb_div_p = best_frac_feedback_div;
1282 *ref_div_p = best_ref_div;
1283 *post_div_p = best_post_div;
Joe Perchesbbb0aef52011-04-17 20:35:52 -07001284 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1285 (long long)freq,
1286 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
Alex Deucher51d4bf82011-01-31 16:48:51 -05001287 best_ref_div, best_post_div);
1288
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001289}
1290
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001291static const struct drm_framebuffer_funcs radeon_fb_funcs = {
Daniel Stonea110dfe2018-03-30 15:11:36 +01001292 .destroy = drm_gem_fb_destroy,
1293 .create_handle = drm_gem_fb_create_handle,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001294};
1295
Dave Airlieaaefcd42012-03-06 10:44:40 +00001296int
Dave Airlie38651672010-03-30 05:34:13 +00001297radeon_framebuffer_init(struct drm_device *dev,
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001298 struct drm_framebuffer *fb,
Ville Syrjälä1eb83452015-11-11 19:11:29 +02001299 const struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +00001300 struct drm_gem_object *obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001301{
Dave Airlieaaefcd42012-03-06 10:44:40 +00001302 int ret;
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001303 fb->obj[0] = obj;
1304 drm_helper_mode_fill_fb_struct(dev, fb, mode_cmd);
1305 ret = drm_framebuffer_init(dev, fb, &radeon_fb_funcs);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001306 if (ret) {
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001307 fb->obj[0] = NULL;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001308 return ret;
1309 }
Dave Airlieaaefcd42012-03-06 10:44:40 +00001310 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001311}
1312
1313static struct drm_framebuffer *
1314radeon_user_framebuffer_create(struct drm_device *dev,
1315 struct drm_file *file_priv,
Ville Syrjälä1eb83452015-11-11 19:11:29 +02001316 const struct drm_mode_fb_cmd2 *mode_cmd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001317{
1318 struct drm_gem_object *obj;
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001319 struct drm_framebuffer *fb;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001320 int ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001321
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001322 obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001323 if (obj == NULL) {
1324 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001325 "can't create framebuffer\n", mode_cmd->handles[0]);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001326 return ERR_PTR(-ENOENT);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001327 }
Dave Airlie38651672010-03-30 05:34:13 +00001328
Christopher James Halse Rogersa2940432017-03-29 15:00:54 +11001329 /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */
1330 if (obj->import_attach) {
1331 DRM_DEBUG_KMS("Cannot create framebuffer from imported dma_buf\n");
1332 return ERR_PTR(-EINVAL);
1333 }
1334
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001335 fb = kzalloc(sizeof(*fb), GFP_KERNEL);
1336 if (fb == NULL) {
Cihangir Akturk07f65bb2017-08-03 14:58:35 +03001337 drm_gem_object_put_unlocked(obj);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001338 return ERR_PTR(-ENOMEM);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001339 }
Dave Airlie38651672010-03-30 05:34:13 +00001340
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001341 ret = radeon_framebuffer_init(dev, fb, mode_cmd, obj);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001342 if (ret) {
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001343 kfree(fb);
Cihangir Akturk07f65bb2017-08-03 14:58:35 +03001344 drm_gem_object_put_unlocked(obj);
xueminsub2f4b032013-01-22 22:16:53 +08001345 return ERR_PTR(ret);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001346 }
Dave Airlie38651672010-03-30 05:34:13 +00001347
Daniel Stone9a0f0c92018-03-30 15:11:37 +01001348 return fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001349}
1350
1351static const struct drm_mode_config_funcs radeon_mode_funcs = {
1352 .fb_create = radeon_user_framebuffer_create,
Noralf Trønnes3997eea2017-12-05 19:25:02 +01001353 .output_poll_changed = drm_fb_helper_output_poll_changed,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001354};
1355
Arvind Yadavc4fc4452017-07-01 15:17:01 +05301356static const struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
Dave Airlie445282d2009-09-09 17:40:54 +10001357{ { 0, "driver" },
1358 { 1, "bios" },
1359};
1360
Arvind Yadavc4fc4452017-07-01 15:17:01 +05301361static const struct drm_prop_enum_list radeon_tv_std_enum_list[] =
Dave Airlie445282d2009-09-09 17:40:54 +10001362{ { TV_STD_NTSC, "ntsc" },
1363 { TV_STD_PAL, "pal" },
1364 { TV_STD_PAL_M, "pal-m" },
1365 { TV_STD_PAL_60, "pal-60" },
1366 { TV_STD_NTSC_J, "ntsc-j" },
1367 { TV_STD_SCART_PAL, "scart-pal" },
1368 { TV_STD_PAL_CN, "pal-cn" },
1369 { TV_STD_SECAM, "secam" },
1370};
1371
Arvind Yadavc4fc4452017-07-01 15:17:01 +05301372static const struct drm_prop_enum_list radeon_underscan_enum_list[] =
Alex Deucher5b1714d2010-08-03 19:59:20 -04001373{ { UNDERSCAN_OFF, "off" },
1374 { UNDERSCAN_ON, "on" },
1375 { UNDERSCAN_AUTO, "auto" },
1376};
1377
Arvind Yadavc4fc4452017-07-01 15:17:01 +05301378static const struct drm_prop_enum_list radeon_audio_enum_list[] =
Alex Deucher8666c072013-09-03 14:58:44 -04001379{ { RADEON_AUDIO_DISABLE, "off" },
1380 { RADEON_AUDIO_ENABLE, "on" },
1381 { RADEON_AUDIO_AUTO, "auto" },
1382};
1383
Alex Deucher6214bb72013-09-24 17:26:26 -04001384/* XXX support different dither options? spatial, temporal, both, etc. */
Arvind Yadavc4fc4452017-07-01 15:17:01 +05301385static const struct drm_prop_enum_list radeon_dither_enum_list[] =
Alex Deucher6214bb72013-09-24 17:26:26 -04001386{ { RADEON_FMT_DITHER_DISABLE, "off" },
1387 { RADEON_FMT_DITHER_ENABLE, "on" },
1388};
1389
Arvind Yadavc4fc4452017-07-01 15:17:01 +05301390static const struct drm_prop_enum_list radeon_output_csc_enum_list[] =
Alex Deucher67ba31d2015-02-23 10:11:49 -05001391{ { RADEON_OUTPUT_CSC_BYPASS, "bypass" },
1392 { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" },
1393 { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" },
1394 { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" },
1395};
1396
Alex Deucherd79766f2009-12-17 19:00:29 -05001397static int radeon_modeset_create_props(struct radeon_device *rdev)
Dave Airlie445282d2009-09-09 17:40:54 +10001398{
Sascha Hauer4a67d392012-02-06 10:58:17 +01001399 int sz;
Dave Airlie445282d2009-09-09 17:40:54 +10001400
1401 if (rdev->is_atom_bios) {
1402 rdev->mode_info.coherent_mode_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001403 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001404 if (!rdev->mode_info.coherent_mode_property)
1405 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001406 }
1407
1408 if (!ASIC_IS_AVIVO(rdev)) {
1409 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1410 rdev->mode_info.tmds_pll_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001411 drm_property_create_enum(rdev->ddev, 0,
1412 "tmds_pll",
1413 radeon_tmds_pll_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001414 }
1415
1416 rdev->mode_info.load_detect_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001417 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001418 if (!rdev->mode_info.load_detect_property)
1419 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001420
1421 drm_mode_create_scaling_mode_property(rdev->ddev);
1422
1423 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1424 rdev->mode_info.tv_std_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001425 drm_property_create_enum(rdev->ddev, 0,
1426 "tv standard",
1427 radeon_tv_std_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001428
Alex Deucher5b1714d2010-08-03 19:59:20 -04001429 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1430 rdev->mode_info.underscan_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001431 drm_property_create_enum(rdev->ddev, 0,
1432 "underscan",
1433 radeon_underscan_enum_list, sz);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001434
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001435 rdev->mode_info.underscan_hborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001436 drm_property_create_range(rdev->ddev, 0,
1437 "underscan hborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001438 if (!rdev->mode_info.underscan_hborder_property)
1439 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001440
1441 rdev->mode_info.underscan_vborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001442 drm_property_create_range(rdev->ddev, 0,
1443 "underscan vborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001444 if (!rdev->mode_info.underscan_vborder_property)
1445 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001446
Alex Deucher8666c072013-09-03 14:58:44 -04001447 sz = ARRAY_SIZE(radeon_audio_enum_list);
1448 rdev->mode_info.audio_property =
1449 drm_property_create_enum(rdev->ddev, 0,
1450 "audio",
1451 radeon_audio_enum_list, sz);
1452
Alex Deucher6214bb72013-09-24 17:26:26 -04001453 sz = ARRAY_SIZE(radeon_dither_enum_list);
1454 rdev->mode_info.dither_property =
1455 drm_property_create_enum(rdev->ddev, 0,
1456 "dither",
1457 radeon_dither_enum_list, sz);
1458
Alex Deucher67ba31d2015-02-23 10:11:49 -05001459 sz = ARRAY_SIZE(radeon_output_csc_enum_list);
1460 rdev->mode_info.output_csc_property =
1461 drm_property_create_enum(rdev->ddev, 0,
1462 "output_csc",
1463 radeon_output_csc_enum_list, sz);
1464
Dave Airlie445282d2009-09-09 17:40:54 +10001465 return 0;
1466}
1467
Alex Deucherf46c0122010-03-31 00:33:27 -04001468void radeon_update_display_priority(struct radeon_device *rdev)
1469{
1470 /* adjustment options for the display watermarks */
1471 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1472 /* set display priority to high for r3xx, rv515 chips
1473 * this avoids flickering due to underflow to the
1474 * display controllers during heavy acceleration.
Alex Deucher45737442010-05-20 11:26:11 -04001475 * Don't force high on rs4xx igp chips as it seems to
1476 * affect the sound card. See kernel bug 15982.
Alex Deucherf46c0122010-03-31 00:33:27 -04001477 */
Alex Deucher45737442010-05-20 11:26:11 -04001478 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1479 !(rdev->flags & RADEON_IS_IGP))
Alex Deucherf46c0122010-03-31 00:33:27 -04001480 rdev->disp_priority = 2;
1481 else
1482 rdev->disp_priority = 0;
1483 } else
1484 rdev->disp_priority = radeon_disp_priority;
1485
1486}
1487
Alex Deucher07839862012-05-14 16:52:29 +02001488/*
1489 * Allocate hdmi structs and determine register offsets
1490 */
1491static void radeon_afmt_init(struct radeon_device *rdev)
1492{
1493 int i;
1494
1495 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1496 rdev->mode_info.afmt[i] = NULL;
1497
Alex Deucherb5306022013-07-31 16:51:33 -04001498 if (ASIC_IS_NODCE(rdev)) {
1499 /* nothing to do */
Alex Deucher07839862012-05-14 16:52:29 +02001500 } else if (ASIC_IS_DCE4(rdev)) {
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001501 static uint32_t eg_offsets[] = {
1502 EVERGREEN_CRTC0_REGISTER_OFFSET,
1503 EVERGREEN_CRTC1_REGISTER_OFFSET,
1504 EVERGREEN_CRTC2_REGISTER_OFFSET,
1505 EVERGREEN_CRTC3_REGISTER_OFFSET,
1506 EVERGREEN_CRTC4_REGISTER_OFFSET,
1507 EVERGREEN_CRTC5_REGISTER_OFFSET,
Alex Deucherb5306022013-07-31 16:51:33 -04001508 0x13830 - 0x7030,
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001509 };
1510 int num_afmt;
1511
Alex Deucherb5306022013-07-31 16:51:33 -04001512 /* DCE8 has 7 audio blocks tied to DIG encoders */
1513 /* DCE6 has 6 audio blocks tied to DIG encoders */
Alex Deucher07839862012-05-14 16:52:29 +02001514 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1515 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
Alex Deucherb5306022013-07-31 16:51:33 -04001516 if (ASIC_IS_DCE8(rdev))
1517 num_afmt = 7;
1518 else if (ASIC_IS_DCE6(rdev))
1519 num_afmt = 6;
1520 else if (ASIC_IS_DCE5(rdev))
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001521 num_afmt = 6;
1522 else if (ASIC_IS_DCE41(rdev))
1523 num_afmt = 2;
1524 else /* DCE4 */
1525 num_afmt = 6;
1526
1527 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1528 for (i = 0; i < num_afmt; i++) {
1529 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1530 if (rdev->mode_info.afmt[i]) {
1531 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1532 rdev->mode_info.afmt[i]->id = i;
Alex Deucher07839862012-05-14 16:52:29 +02001533 }
1534 }
1535 } else if (ASIC_IS_DCE3(rdev)) {
1536 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1537 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1538 if (rdev->mode_info.afmt[0]) {
1539 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1540 rdev->mode_info.afmt[0]->id = 0;
1541 }
1542 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1543 if (rdev->mode_info.afmt[1]) {
1544 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1545 rdev->mode_info.afmt[1]->id = 1;
1546 }
1547 } else if (ASIC_IS_DCE2(rdev)) {
1548 /* DCE2 has at least 1 routable audio block */
1549 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1550 if (rdev->mode_info.afmt[0]) {
1551 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1552 rdev->mode_info.afmt[0]->id = 0;
1553 }
1554 /* r6xx has 2 routable audio blocks */
1555 if (rdev->family >= CHIP_R600) {
1556 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1557 if (rdev->mode_info.afmt[1]) {
1558 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1559 rdev->mode_info.afmt[1]->id = 1;
1560 }
1561 }
1562 }
1563}
1564
1565static void radeon_afmt_fini(struct radeon_device *rdev)
1566{
1567 int i;
1568
1569 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1570 kfree(rdev->mode_info.afmt[i]);
1571 rdev->mode_info.afmt[i] = NULL;
1572 }
1573}
1574
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575int radeon_modeset_init(struct radeon_device *rdev)
1576{
Alex Deucher18917b62010-02-01 16:02:25 -05001577 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001578 int ret;
1579
1580 drm_mode_config_init(rdev->ddev);
1581 rdev->mode_info.mode_config_initialized = true;
1582
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02001583 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001584
Michel Dänzerc63dd752016-04-01 18:51:34 +09001585 if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600)
1586 rdev->ddev->mode_config.async_page_flip = true;
1587
Alex Deucher881dd742011-01-06 21:19:14 -05001588 if (ASIC_IS_DCE5(rdev)) {
1589 rdev->ddev->mode_config.max_width = 16384;
1590 rdev->ddev->mode_config.max_height = 16384;
1591 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001592 rdev->ddev->mode_config.max_width = 8192;
1593 rdev->ddev->mode_config.max_height = 8192;
1594 } else {
1595 rdev->ddev->mode_config.max_width = 4096;
1596 rdev->ddev->mode_config.max_height = 4096;
1597 }
1598
Dave Airlie019d96c2011-09-29 16:20:42 +01001599 rdev->ddev->mode_config.preferred_depth = 24;
1600 rdev->ddev->mode_config.prefer_shadow = 1;
1601
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1603
Dave Airlie445282d2009-09-09 17:40:54 +10001604 ret = radeon_modeset_create_props(rdev);
1605 if (ret) {
1606 return ret;
1607 }
Dave Airliedfee5612009-10-02 09:19:09 +10001608
Alex Deucherf376b942010-08-05 21:21:16 -04001609 /* init i2c buses */
1610 radeon_i2c_init(rdev);
1611
Alex Deucher3c537882010-02-05 04:21:19 -05001612 /* check combios for a valid hardcoded EDID - Sun servers */
1613 if (!rdev->is_atom_bios) {
1614 /* check for hardcoded EDID in BIOS */
1615 radeon_combios_check_hardcoded_edid(rdev);
1616 }
1617
Dave Airliedfee5612009-10-02 09:19:09 +10001618 /* allocate crtcs */
Alex Deucher18917b62010-02-01 16:02:25 -05001619 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001620 radeon_crtc_init(rdev->ddev, i);
1621 }
1622
1623 /* okay we should have all the bios connectors */
1624 ret = radeon_setup_enc_conn(rdev->ddev);
1625 if (!ret) {
1626 return ret;
1627 }
Alex Deucherac89af12011-05-22 13:20:36 -04001628
Alex Deucher3fa47d92012-01-20 14:56:39 -05001629 /* init dig PHYs, disp eng pll */
1630 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001631 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001632 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001633 }
Alex Deucherac89af12011-05-22 13:20:36 -04001634
Alex Deucherd4877cf2009-12-04 16:56:37 -05001635 /* initialize hpd */
1636 radeon_hpd_init(rdev);
Dave Airlie38651672010-03-30 05:34:13 +00001637
Alex Deucher07839862012-05-14 16:52:29 +02001638 /* setup afmt */
1639 radeon_afmt_init(rdev);
1640
Alex Deuchere5f243b2016-03-10 15:55:26 -05001641 radeon_fbdev_init(rdev);
1642 drm_kms_helper_poll_init(rdev->ddev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001643
Alex Deucher51a47262015-09-30 16:45:52 -04001644 /* do pm late init */
1645 ret = radeon_pm_late_init(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001646
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647 return 0;
1648}
1649
1650void radeon_modeset_fini(struct radeon_device *rdev)
1651{
Alex Deucher9305ee62016-10-11 10:57:39 -04001652 if (rdev->mode_info.mode_config_initialized) {
1653 drm_kms_helper_poll_fini(rdev->ddev);
1654 radeon_hpd_fini(rdev);
Daniel Vetterc2d88e02018-12-17 20:43:00 +01001655 drm_helper_force_disable_all(rdev->ddev);
Alex Deucher9305ee62016-10-11 10:57:39 -04001656 radeon_fbdev_fini(rdev);
1657 radeon_afmt_fini(rdev);
1658 drm_mode_config_cleanup(rdev->ddev);
1659 rdev->mode_info.mode_config_initialized = false;
1660 }
1661
Alex Deucher3c537882010-02-05 04:21:19 -05001662 kfree(rdev->mode_info.bios_hardcoded_edid);
1663
Lukas Wunner477d9f02016-01-21 15:10:21 -08001664 /* free i2c buses */
1665 radeon_i2c_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001666}
1667
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001668static bool is_hdtv_mode(const struct drm_display_mode *mode)
Alex Deucher039ed2d2010-08-20 11:57:19 -04001669{
1670 /* try and guess if this is a tv or a monitor */
1671 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1672 (mode->vdisplay == 576) || /* 576p */
1673 (mode->vdisplay == 720) || /* 720p */
1674 (mode->vdisplay == 1080)) /* 1080p */
1675 return true;
1676 else
1677 return false;
1678}
1679
Jerome Glissec93bb852009-07-13 21:04:08 +02001680bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001681 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +02001682 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001683{
Jerome Glissec93bb852009-07-13 21:04:08 +02001684 struct drm_device *dev = crtc->dev;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001685 struct radeon_device *rdev = dev->dev_private;
Jerome Glissec93bb852009-07-13 21:04:08 +02001686 struct drm_encoder *encoder;
1687 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1688 struct radeon_encoder *radeon_encoder;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001689 struct drm_connector *connector;
Jerome Glissec93bb852009-07-13 21:04:08 +02001690 bool first = true;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001691 u32 src_v = 1, dst_v = 1;
1692 u32 src_h = 1, dst_h = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001693
Alex Deucher5b1714d2010-08-03 19:59:20 -04001694 radeon_crtc->h_border = 0;
1695 radeon_crtc->v_border = 0;
1696
Jerome Glissec93bb852009-07-13 21:04:08 +02001697 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001698 if (encoder->crtc != crtc)
1699 continue;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001700 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001701 connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001702
Jerome Glissec93bb852009-07-13 21:04:08 +02001703 if (first) {
Alex Deucher80297e82009-11-12 14:55:14 -05001704 /* set scaling */
1705 if (radeon_encoder->rmx_type == RMX_OFF)
1706 radeon_crtc->rmx_type = RMX_OFF;
1707 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1708 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1709 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1710 else
1711 radeon_crtc->rmx_type = RMX_OFF;
1712 /* copy native mode */
Jerome Glissec93bb852009-07-13 21:04:08 +02001713 memcpy(&radeon_crtc->native_mode,
Alex Deucher80297e82009-11-12 14:55:14 -05001714 &radeon_encoder->native_mode,
Alex Deucherde2103e2009-10-09 15:14:30 -04001715 sizeof(struct drm_display_mode));
Alex Deucherff32a592010-09-07 13:26:39 -04001716 src_v = crtc->mode.vdisplay;
1717 dst_v = radeon_crtc->native_mode.vdisplay;
1718 src_h = crtc->mode.hdisplay;
1719 dst_h = radeon_crtc->native_mode.hdisplay;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001720
1721 /* fix up for overscan on hdmi */
1722 if (ASIC_IS_AVIVO(rdev) &&
Alex Deuchere6db0da2010-09-10 03:19:05 -04001723 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
Alex Deucher5b1714d2010-08-03 19:59:20 -04001724 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1725 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
Alex Deucher377bd8a2014-07-15 11:00:47 -04001726 drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
Alex Deucher039ed2d2010-08-20 11:57:19 -04001727 is_hdtv_mode(mode)))) {
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001728 if (radeon_encoder->underscan_hborder != 0)
1729 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1730 else
1731 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1732 if (radeon_encoder->underscan_vborder != 0)
1733 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1734 else
1735 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001736 radeon_crtc->rmx_type = RMX_FULL;
1737 src_v = crtc->mode.vdisplay;
1738 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1739 src_h = crtc->mode.hdisplay;
1740 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1741 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001742 first = false;
1743 } else {
1744 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1745 /* WARNING: Right now this can't happen but
1746 * in the future we need to check that scaling
Alex Deucherd65d65b2010-08-03 19:58:49 -04001747 * are consistent across different encoder
Jerome Glissec93bb852009-07-13 21:04:08 +02001748 * (ie all encoder can work with the same
1749 * scaling).
1750 */
Alex Deucherd65d65b2010-08-03 19:58:49 -04001751 DRM_ERROR("Scaling not consistent across encoder.\n");
Jerome Glissec93bb852009-07-13 21:04:08 +02001752 return false;
1753 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001754 }
1755 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001756 if (radeon_crtc->rmx_type != RMX_OFF) {
1757 fixed20_12 a, b;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001758 a.full = dfixed_const(src_v);
1759 b.full = dfixed_const(dst_v);
Ben Skeggs68adac52010-04-28 11:46:42 +10001760 radeon_crtc->vsc.full = dfixed_div(a, b);
Alex Deucherd65d65b2010-08-03 19:58:49 -04001761 a.full = dfixed_const(src_h);
1762 b.full = dfixed_const(dst_h);
Ben Skeggs68adac52010-04-28 11:46:42 +10001763 radeon_crtc->hsc.full = dfixed_div(a, b);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001764 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001765 radeon_crtc->vsc.full = dfixed_const(1);
1766 radeon_crtc->hsc.full = dfixed_const(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001767 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001768 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001769}
Mario Kleiner6383cf72010-10-05 19:57:36 -04001770
1771/*
Mario Kleinerd47abc52013-10-30 05:13:07 +01001772 * Retrieve current video scanout position of crtc on a given gpu, and
1773 * an optional accurate timestamp of when query happened.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001774 *
Mario Kleinerf5a80202010-10-23 04:42:17 +02001775 * \param dev Device to query.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001776 * \param crtc Crtc to query.
Ville Syrjäläabca9e452013-10-28 20:50:48 +02001777 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
Mario Kleiner5b5561b2015-11-25 20:14:31 +01001778 * For driver internal use only also supports these flags:
1779 *
1780 * USE_REAL_VBLANKSTART to use the real start of vblank instead
1781 * of a fudged earlier start of vblank.
1782 *
1783 * GET_DISTANCE_TO_VBLANKSTART to return distance to the
1784 * fudged earlier start of vblank in *vpos and the distance
1785 * to true start of vblank in *hpos.
1786 *
Mario Kleiner6383cf72010-10-05 19:57:36 -04001787 * \param *vpos Location where vertical scanout position should be stored.
1788 * \param *hpos Location where horizontal scanout position should go.
Mario Kleinerd47abc52013-10-30 05:13:07 +01001789 * \param *stime Target location for timestamp taken immediately before
1790 * scanout position query. Can be NULL to skip timestamp.
1791 * \param *etime Target location for timestamp taken immediately after
1792 * scanout position query. Can be NULL to skip timestamp.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001793 *
1794 * Returns vpos as a positive number while in active scanout area.
1795 * Returns vpos as a negative number inside vblank, counting the number
1796 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1797 * until start of active scanout / end of vblank."
1798 *
1799 * \return Flags, or'ed together as follows:
1800 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001801 * DRM_SCANOUTPOS_VALID = Query successful.
Mario Kleinerf5a80202010-10-23 04:42:17 +02001802 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1803 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
Mario Kleiner6383cf72010-10-05 19:57:36 -04001804 * this flag means that returned position may be offset by a constant but
1805 * unknown small number of scanlines wrt. real scanout position.
1806 *
1807 */
Thierry Reding88e72712015-09-24 18:35:31 +02001808int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
1809 unsigned int flags, int *vpos, int *hpos,
1810 ktime_t *stime, ktime_t *etime,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03001811 const struct drm_display_mode *mode)
Mario Kleiner6383cf72010-10-05 19:57:36 -04001812{
1813 u32 stat_crtc = 0, vbl = 0, position = 0;
1814 int vbl_start, vbl_end, vtotal, ret = 0;
1815 bool in_vbl = true;
1816
Mario Kleinerf5a80202010-10-23 04:42:17 +02001817 struct radeon_device *rdev = dev->dev_private;
1818
Mario Kleinerd47abc52013-10-30 05:13:07 +01001819 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1820
1821 /* Get optional system timestamp before query. */
1822 if (stime)
1823 *stime = ktime_get();
1824
Mario Kleiner6383cf72010-10-05 19:57:36 -04001825 if (ASIC_IS_DCE4(rdev)) {
Thierry Reding88e72712015-09-24 18:35:31 +02001826 if (pipe == 0) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001827 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1828 EVERGREEN_CRTC0_REGISTER_OFFSET);
1829 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1830 EVERGREEN_CRTC0_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001831 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001832 }
Thierry Reding88e72712015-09-24 18:35:31 +02001833 if (pipe == 1) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001834 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1835 EVERGREEN_CRTC1_REGISTER_OFFSET);
1836 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1837 EVERGREEN_CRTC1_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001838 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001839 }
Thierry Reding88e72712015-09-24 18:35:31 +02001840 if (pipe == 2) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001841 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1842 EVERGREEN_CRTC2_REGISTER_OFFSET);
1843 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1844 EVERGREEN_CRTC2_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001845 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001846 }
Thierry Reding88e72712015-09-24 18:35:31 +02001847 if (pipe == 3) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001848 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1849 EVERGREEN_CRTC3_REGISTER_OFFSET);
1850 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1851 EVERGREEN_CRTC3_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001852 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001853 }
Thierry Reding88e72712015-09-24 18:35:31 +02001854 if (pipe == 4) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001855 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1856 EVERGREEN_CRTC4_REGISTER_OFFSET);
1857 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1858 EVERGREEN_CRTC4_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001859 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001860 }
Thierry Reding88e72712015-09-24 18:35:31 +02001861 if (pipe == 5) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001862 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1863 EVERGREEN_CRTC5_REGISTER_OFFSET);
1864 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1865 EVERGREEN_CRTC5_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001866 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001867 }
1868 } else if (ASIC_IS_AVIVO(rdev)) {
Thierry Reding88e72712015-09-24 18:35:31 +02001869 if (pipe == 0) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001870 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1871 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001872 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001873 }
Thierry Reding88e72712015-09-24 18:35:31 +02001874 if (pipe == 1) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001875 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1876 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001877 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001878 }
1879 } else {
1880 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
Thierry Reding88e72712015-09-24 18:35:31 +02001881 if (pipe == 0) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001882 /* Assume vbl_end == 0, get vbl_start from
1883 * upper 16 bits.
1884 */
1885 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1886 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1887 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1888 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1889 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1890 if (!(stat_crtc & 1))
1891 in_vbl = false;
1892
Mario Kleinerf5a80202010-10-23 04:42:17 +02001893 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001894 }
Thierry Reding88e72712015-09-24 18:35:31 +02001895 if (pipe == 1) {
Mario Kleiner6383cf72010-10-05 19:57:36 -04001896 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1897 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1898 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1899 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1900 if (!(stat_crtc & 1))
1901 in_vbl = false;
1902
Mario Kleinerf5a80202010-10-23 04:42:17 +02001903 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001904 }
1905 }
1906
Mario Kleinerd47abc52013-10-30 05:13:07 +01001907 /* Get optional system timestamp after query. */
1908 if (etime)
1909 *etime = ktime_get();
1910
1911 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1912
Mario Kleiner6383cf72010-10-05 19:57:36 -04001913 /* Decode into vertical and horizontal scanout position. */
1914 *vpos = position & 0x1fff;
1915 *hpos = (position >> 16) & 0x1fff;
1916
1917 /* Valid vblank area boundaries from gpu retrieved? */
1918 if (vbl > 0) {
1919 /* Yes: Decode. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001920 ret |= DRM_SCANOUTPOS_ACCURATE;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001921 vbl_start = vbl & 0x1fff;
1922 vbl_end = (vbl >> 16) & 0x1fff;
1923 }
1924 else {
1925 /* No: Fake something reasonable which gives at least ok results. */
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03001926 vbl_start = mode->crtc_vdisplay;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001927 vbl_end = 0;
1928 }
1929
Mario Kleiner5b5561b2015-11-25 20:14:31 +01001930 /* Called from driver internal vblank counter query code? */
1931 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1932 /* Caller wants distance from real vbl_start in *hpos */
1933 *hpos = *vpos - vbl_start;
1934 }
1935
1936 /* Fudge vblank to start a few scanlines earlier to handle the
1937 * problem that vblank irqs fire a few scanlines before start
1938 * of vblank. Some driver internal callers need the true vblank
1939 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1940 *
1941 * The cause of the "early" vblank irq is that the irq is triggered
1942 * by the line buffer logic when the line buffer read position enters
1943 * the vblank, whereas our crtc scanout position naturally lags the
1944 * line buffer read position.
1945 */
1946 if (!(flags & USE_REAL_VBLANKSTART))
1947 vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1948
Mario Kleiner6383cf72010-10-05 19:57:36 -04001949 /* Test scanout position against vblank region. */
1950 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1951 in_vbl = false;
1952
Mario Kleiner5b5561b2015-11-25 20:14:31 +01001953 /* In vblank? */
1954 if (in_vbl)
1955 ret |= DRM_SCANOUTPOS_IN_VBLANK;
1956
1957 /* Called from driver internal vblank counter query code? */
1958 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1959 /* Caller wants distance from fudged earlier vbl_start */
1960 *vpos -= vbl_start;
1961 return ret;
1962 }
1963
Mario Kleiner6383cf72010-10-05 19:57:36 -04001964 /* Check if inside vblank area and apply corrective offsets:
1965 * vpos will then be >=0 in video scanout area, but negative
1966 * within vblank area, counting down the number of lines until
1967 * start of scanout.
1968 */
1969
1970 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1971 if (in_vbl && (*vpos >= vbl_start)) {
Ville Syrjälä3bb403b2015-09-14 22:43:44 +03001972 vtotal = mode->crtc_vtotal;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001973 *vpos = *vpos - vtotal;
1974 }
1975
1976 /* Correct for shifted end of vbl at vbl_end. */
1977 *vpos = *vpos - vbl_end;
1978
Mario Kleiner6383cf72010-10-05 19:57:36 -04001979 return ret;
1980}