blob: 5d978867be57199beac282369eae799599a1ea9f [file] [log] [blame]
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +05301/*
2 * Universal Flash Storage Host controller driver
3 *
4 * This code is based on drivers/scsi/ufs/ufshci.h
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +05305 * Copyright (C) 2011-2013 Samsung India Software Operations
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +05306 *
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +05307 * Authors:
8 * Santosh Yaraganavi <santosh.sy@samsung.com>
9 * Vinayak Holikatti <h.vinayak@samsung.com>
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version 2
14 * of the License, or (at your option) any later version.
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +053015 * See the COPYING file in the top-level directory or visit
16 * <http://www.gnu.org/licenses/gpl-2.0.html>
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053017 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +053023 * This program is provided "AS IS" and "WITH ALL FAULTS" and
24 * without warranty of any kind. You are solely responsible for
25 * determining the appropriateness of using and distributing
26 * the program and assume all risks associated with your exercise
27 * of rights with respect to the program, including but not limited
28 * to infringement of third party rights, the risks and costs of
29 * program errors, damage to or loss of data, programs or equipment,
30 * and unavailability or interruption of operations. Under no
31 * circumstances will the contributor of this Program be liable for
32 * any damages of any kind arising from your use or distribution of
33 * this program.
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053034 */
35
36#ifndef _UFSHCI_H
37#define _UFSHCI_H
38
39enum {
40 TASK_REQ_UPIU_SIZE_DWORDS = 8,
41 TASK_RSP_UPIU_SIZE_DWORDS = 8,
Dolev Raviv68078d52013-07-30 00:35:58 +053042 ALIGNED_UPIU_SIZE = 512,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053043};
44
45/* UFSHCI Registers */
46enum {
47 REG_CONTROLLER_CAPABILITIES = 0x00,
48 REG_UFS_VERSION = 0x08,
49 REG_CONTROLLER_DEV_ID = 0x10,
50 REG_CONTROLLER_PROD_ID = 0x14,
51 REG_INTERRUPT_STATUS = 0x20,
52 REG_INTERRUPT_ENABLE = 0x24,
53 REG_CONTROLLER_STATUS = 0x30,
54 REG_CONTROLLER_ENABLE = 0x34,
55 REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER = 0x38,
56 REG_UIC_ERROR_CODE_DATA_LINK_LAYER = 0x3C,
57 REG_UIC_ERROR_CODE_NETWORK_LAYER = 0x40,
58 REG_UIC_ERROR_CODE_TRANSPORT_LAYER = 0x44,
59 REG_UIC_ERROR_CODE_DME = 0x48,
60 REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL = 0x4C,
61 REG_UTP_TRANSFER_REQ_LIST_BASE_L = 0x50,
62 REG_UTP_TRANSFER_REQ_LIST_BASE_H = 0x54,
63 REG_UTP_TRANSFER_REQ_DOOR_BELL = 0x58,
64 REG_UTP_TRANSFER_REQ_LIST_CLEAR = 0x5C,
65 REG_UTP_TRANSFER_REQ_LIST_RUN_STOP = 0x60,
66 REG_UTP_TASK_REQ_LIST_BASE_L = 0x70,
67 REG_UTP_TASK_REQ_LIST_BASE_H = 0x74,
68 REG_UTP_TASK_REQ_DOOR_BELL = 0x78,
69 REG_UTP_TASK_REQ_LIST_CLEAR = 0x7C,
70 REG_UTP_TASK_REQ_LIST_RUN_STOP = 0x80,
71 REG_UIC_COMMAND = 0x90,
72 REG_UIC_COMMAND_ARG_1 = 0x94,
73 REG_UIC_COMMAND_ARG_2 = 0x98,
74 REG_UIC_COMMAND_ARG_3 = 0x9C,
75};
76
77/* Controller capability masks */
78enum {
79 MASK_TRANSFER_REQUESTS_SLOTS = 0x0000001F,
80 MASK_TASK_MANAGEMENT_REQUEST_SLOTS = 0x00070000,
81 MASK_64_ADDRESSING_SUPPORT = 0x01000000,
82 MASK_OUT_OF_ORDER_DATA_DELIVERY_SUPPORT = 0x02000000,
83 MASK_UIC_DME_TEST_MODE_SUPPORT = 0x04000000,
84};
85
Santosh Y679882a2016-11-24 12:58:51 +080086#define UFS_MASK(mask, offset) ((mask) << (offset))
87
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053088/* UFS Version 08h */
89#define MINOR_VERSION_NUM_MASK UFS_MASK(0xFFFF, 0)
90#define MAJOR_VERSION_NUM_MASK UFS_MASK(0xFFFF, 16)
91
92/* Controller UFSHCI version */
93enum {
Yaniv Gardi9949e702015-05-17 18:55:05 +030094 UFSHCI_VERSION_10 = 0x00010000, /* 1.0 */
95 UFSHCI_VERSION_11 = 0x00010100, /* 1.1 */
96 UFSHCI_VERSION_20 = 0x00000200, /* 2.0 */
Yaniv Gardi37113102016-03-10 17:37:16 +020097 UFSHCI_VERSION_21 = 0x00000210, /* 2.1 */
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053098};
99
100/*
101 * HCDDID - Host Controller Identification Descriptor
102 * - Device ID and Device Class 10h
103 */
104#define DEVICE_CLASS UFS_MASK(0xFFFF, 0)
105#define DEVICE_ID UFS_MASK(0xFF, 24)
106
107/*
108 * HCPMID - Host Controller Identification Descriptor
109 * - Product/Manufacturer ID 14h
110 */
111#define MANUFACTURE_ID_MASK UFS_MASK(0xFFFF, 0)
112#define PRODUCT_ID_MASK UFS_MASK(0xFFFF, 16)
113
114#define UFS_BIT(x) (1L << (x))
115
116#define UTP_TRANSFER_REQ_COMPL UFS_BIT(0)
117#define UIC_DME_END_PT_RESET UFS_BIT(1)
118#define UIC_ERROR UFS_BIT(2)
119#define UIC_TEST_MODE UFS_BIT(3)
120#define UIC_POWER_MODE UFS_BIT(4)
121#define UIC_HIBERNATE_EXIT UFS_BIT(5)
122#define UIC_HIBERNATE_ENTER UFS_BIT(6)
123#define UIC_LINK_LOST UFS_BIT(7)
124#define UIC_LINK_STARTUP UFS_BIT(8)
125#define UTP_TASK_REQ_COMPL UFS_BIT(9)
126#define UIC_COMMAND_COMPL UFS_BIT(10)
127#define DEVICE_FATAL_ERROR UFS_BIT(11)
128#define CONTROLLER_FATAL_ERROR UFS_BIT(16)
129#define SYSTEM_BUS_FATAL_ERROR UFS_BIT(17)
130
Subhash Jadavani57d104c2014-09-25 15:32:30 +0300131#define UFSHCD_UIC_PWR_MASK (UIC_HIBERNATE_ENTER |\
132 UIC_HIBERNATE_EXIT |\
133 UIC_POWER_MODE)
134
135#define UFSHCD_UIC_MASK (UIC_COMMAND_COMPL | UFSHCD_UIC_PWR_MASK)
Seungwon Jeon53b3d9c2013-08-31 21:40:22 +0530136
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530137#define UFSHCD_ERROR_MASK (UIC_ERROR |\
138 DEVICE_FATAL_ERROR |\
139 CONTROLLER_FATAL_ERROR |\
140 SYSTEM_BUS_FATAL_ERROR)
141
142#define INT_FATAL_ERRORS (DEVICE_FATAL_ERROR |\
143 CONTROLLER_FATAL_ERROR |\
144 SYSTEM_BUS_FATAL_ERROR)
145
146/* HCS - Host Controller Status 30h */
147#define DEVICE_PRESENT UFS_BIT(0)
148#define UTP_TRANSFER_REQ_LIST_READY UFS_BIT(1)
149#define UTP_TASK_REQ_LIST_READY UFS_BIT(2)
150#define UIC_COMMAND_READY UFS_BIT(3)
151#define HOST_ERROR_INDICATOR UFS_BIT(4)
152#define DEVICE_ERROR_INDICATOR UFS_BIT(5)
153#define UIC_POWER_MODE_CHANGE_REQ_STATUS_MASK UFS_MASK(0x7, 8)
154
Seungwon Jeon53b3d9c2013-08-31 21:40:22 +0530155enum {
156 PWR_OK = 0x0,
157 PWR_LOCAL = 0x01,
158 PWR_REMOTE = 0x02,
159 PWR_BUSY = 0x03,
160 PWR_ERROR_CAP = 0x04,
161 PWR_FATAL_ERROR = 0x05,
162};
163
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530164/* HCE - Host Controller Enable 34h */
165#define CONTROLLER_ENABLE UFS_BIT(0)
166#define CONTROLLER_DISABLE 0x0
167
168/* UECPA - Host UIC Error Code PHY Adapter Layer 38h */
169#define UIC_PHY_ADAPTER_LAYER_ERROR UFS_BIT(31)
170#define UIC_PHY_ADAPTER_LAYER_ERROR_CODE_MASK 0x1F
Dolev Ravivfb7b45f2016-11-23 16:32:32 -0800171#define UIC_PHY_ADAPTER_LAYER_LANE_ERR_MASK 0xF
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530172
173/* UECDL - Host UIC Error Code Data Link Layer 3Ch */
174#define UIC_DATA_LINK_LAYER_ERROR UFS_BIT(31)
175#define UIC_DATA_LINK_LAYER_ERROR_CODE_MASK 0x7FFF
176#define UIC_DATA_LINK_LAYER_ERROR_PA_INIT 0x2000
Yaniv Gardi583fa622016-03-10 17:37:13 +0200177#define UIC_DATA_LINK_LAYER_ERROR_NAC_RECEIVED 0x0001
178#define UIC_DATA_LINK_LAYER_ERROR_TCx_REPLAY_TIMEOUT 0x0002
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530179
180/* UECN - Host UIC Error Code Network Layer 40h */
181#define UIC_NETWORK_LAYER_ERROR UFS_BIT(31)
182#define UIC_NETWORK_LAYER_ERROR_CODE_MASK 0x7
183
184/* UECT - Host UIC Error Code Transport Layer 44h */
185#define UIC_TRANSPORT_LAYER_ERROR UFS_BIT(31)
186#define UIC_TRANSPORT_LAYER_ERROR_CODE_MASK 0x7F
187
188/* UECDME - Host UIC Error Code DME 48h */
189#define UIC_DME_ERROR UFS_BIT(31)
190#define UIC_DME_ERROR_CODE_MASK 0x1
191
192#define INT_AGGR_TIMEOUT_VAL_MASK 0xFF
193#define INT_AGGR_COUNTER_THRESHOLD_MASK UFS_MASK(0x1F, 8)
194#define INT_AGGR_COUNTER_AND_TIMER_RESET UFS_BIT(16)
195#define INT_AGGR_STATUS_BIT UFS_BIT(20)
196#define INT_AGGR_PARAM_WRITE UFS_BIT(24)
197#define INT_AGGR_ENABLE UFS_BIT(31)
198
199/* UTRLRSR - UTP Transfer Request Run-Stop Register 60h */
200#define UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT UFS_BIT(0)
201
202/* UTMRLRSR - UTP Task Management Request Run-Stop Register 80h */
203#define UTP_TASK_REQ_LIST_RUN_STOP_BIT UFS_BIT(0)
204
205/* UICCMD - UIC Command */
206#define COMMAND_OPCODE_MASK 0xFF
207#define GEN_SELECTOR_INDEX_MASK 0xFFFF
208
209#define MIB_ATTRIBUTE_MASK UFS_MASK(0xFFFF, 16)
210#define RESET_LEVEL 0xFF
211
212#define ATTR_SET_TYPE_MASK UFS_MASK(0xFF, 16)
213#define CONFIG_RESULT_CODE_MASK 0xFF
214#define GENERIC_ERROR_CODE_MASK 0xFF
215
Yaniv Gardi7ca38cf2015-05-17 18:54:59 +0300216/* GenSelectorIndex calculation macros for M-PHY attributes */
217#define UIC_ARG_MPHY_TX_GEN_SEL_INDEX(lane) (lane)
Yaniv Gardi37113102016-03-10 17:37:16 +0200218#define UIC_ARG_MPHY_RX_GEN_SEL_INDEX(lane) (PA_MAXDATALANES + (lane))
Yaniv Gardi7ca38cf2015-05-17 18:54:59 +0300219
Seungwon Jeon12b4fdb2013-08-31 21:40:21 +0530220#define UIC_ARG_MIB_SEL(attr, sel) ((((attr) & 0xFFFF) << 16) |\
221 ((sel) & 0xFFFF))
222#define UIC_ARG_MIB(attr) UIC_ARG_MIB_SEL(attr, 0)
223#define UIC_ARG_ATTR_TYPE(t) (((t) & 0xFF) << 16)
224#define UIC_GET_ATTR_ID(v) (((v) >> 16) & 0xFFFF)
225
Joao Pinto79fcc032016-05-11 12:21:29 +0100226/* Link Status*/
227enum link_status {
228 UFSHCD_LINK_IS_DOWN = 1,
229 UFSHCD_LINK_IS_UP = 2,
230};
231
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530232/* UIC Commands */
Subhash Jadavani57d104c2014-09-25 15:32:30 +0300233enum uic_cmd_dme {
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530234 UIC_CMD_DME_GET = 0x01,
235 UIC_CMD_DME_SET = 0x02,
236 UIC_CMD_DME_PEER_GET = 0x03,
237 UIC_CMD_DME_PEER_SET = 0x04,
238 UIC_CMD_DME_POWERON = 0x10,
239 UIC_CMD_DME_POWEROFF = 0x11,
240 UIC_CMD_DME_ENABLE = 0x12,
241 UIC_CMD_DME_RESET = 0x14,
242 UIC_CMD_DME_END_PT_RST = 0x15,
243 UIC_CMD_DME_LINK_STARTUP = 0x16,
244 UIC_CMD_DME_HIBER_ENTER = 0x17,
245 UIC_CMD_DME_HIBER_EXIT = 0x18,
246 UIC_CMD_DME_TEST_MODE = 0x1A,
247};
248
249/* UIC Config result code / Generic error code */
250enum {
251 UIC_CMD_RESULT_SUCCESS = 0x00,
252 UIC_CMD_RESULT_INVALID_ATTR = 0x01,
253 UIC_CMD_RESULT_FAILURE = 0x01,
254 UIC_CMD_RESULT_INVALID_ATTR_VALUE = 0x02,
255 UIC_CMD_RESULT_READ_ONLY_ATTR = 0x03,
256 UIC_CMD_RESULT_WRITE_ONLY_ATTR = 0x04,
257 UIC_CMD_RESULT_BAD_INDEX = 0x05,
258 UIC_CMD_RESULT_LOCKED_ATTR = 0x06,
259 UIC_CMD_RESULT_BAD_TEST_FEATURE_INDEX = 0x07,
260 UIC_CMD_RESULT_PEER_COMM_FAILURE = 0x08,
261 UIC_CMD_RESULT_BUSY = 0x09,
262 UIC_CMD_RESULT_DME_FAILURE = 0x0A,
263};
264
265#define MASK_UIC_COMMAND_RESULT 0xFF
266
Seungwon Jeon7d568652013-08-31 21:40:20 +0530267#define INT_AGGR_COUNTER_THLD_VAL(c) (((c) & 0x1F) << 8)
268#define INT_AGGR_TIMEOUT_VAL(t) (((t) & 0xFF) << 0)
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530269
270/* Interrupt disable masks */
271enum {
272 /* Interrupt disable mask for UFSHCI v1.0 */
Seungwon Jeon2fbd0092013-06-26 22:39:27 +0530273 INTERRUPT_MASK_ALL_VER_10 = 0x30FFF,
274 INTERRUPT_MASK_RW_VER_10 = 0x30000,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530275
276 /* Interrupt disable mask for UFSHCI v1.1 */
Seungwon Jeon2fbd0092013-06-26 22:39:27 +0530277 INTERRUPT_MASK_ALL_VER_11 = 0x31FFF,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530278};
279
280/*
281 * Request Descriptor Definitions
282 */
283
284/* Transfer request command type */
285enum {
286 UTP_CMD_TYPE_SCSI = 0x0,
287 UTP_CMD_TYPE_UFS = 0x1,
288 UTP_CMD_TYPE_DEV_MANAGE = 0x2,
289};
290
Joao Pinto300bb132016-05-11 12:21:27 +0100291/* To accommodate UFS2.0 required Command type */
292enum {
293 UTP_CMD_TYPE_UFS_STORAGE = 0x1,
294};
295
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530296enum {
297 UTP_SCSI_COMMAND = 0x00000000,
298 UTP_NATIVE_UFS_COMMAND = 0x10000000,
299 UTP_DEVICE_MANAGEMENT_FUNCTION = 0x20000000,
300 UTP_REQ_DESC_INT_CMD = 0x01000000,
301};
302
303/* UTP Transfer Request Data Direction (DD) */
304enum {
305 UTP_NO_DATA_TRANSFER = 0x00000000,
306 UTP_HOST_TO_DEVICE = 0x02000000,
307 UTP_DEVICE_TO_HOST = 0x04000000,
308};
309
310/* Overall command status values */
311enum {
312 OCS_SUCCESS = 0x0,
313 OCS_INVALID_CMD_TABLE_ATTR = 0x1,
314 OCS_INVALID_PRDT_ATTR = 0x2,
315 OCS_MISMATCH_DATA_BUF_SIZE = 0x3,
316 OCS_MISMATCH_RESP_UPIU_SIZE = 0x4,
317 OCS_PEER_COMM_FAILURE = 0x5,
318 OCS_ABORTED = 0x6,
319 OCS_FATAL_ERROR = 0x7,
320 OCS_INVALID_COMMAND_STATUS = 0x0F,
321 MASK_OCS = 0x0F,
322};
323
Akinobu Mitaeeda4742014-07-01 23:00:32 +0900324/* The maximum length of the data byte count field in the PRDT is 256KB */
325#define PRDT_DATA_BYTE_COUNT_MAX (256 * 1024)
326/* The granularity of the data byte count field in the PRDT is 32-bit */
327#define PRDT_DATA_BYTE_COUNT_PAD 4
328
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530329/**
330 * struct ufshcd_sg_entry - UFSHCI PRD Entry
331 * @base_addr: Lower 32bit physical address DW-0
332 * @upper_addr: Upper 32bit physical address DW-1
333 * @reserved: Reserved for future use DW-2
334 * @size: size of physical segment DW-3
335 */
336struct ufshcd_sg_entry {
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530337 __le32 base_addr;
338 __le32 upper_addr;
339 __le32 reserved;
340 __le32 size;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530341};
342
343/**
344 * struct utp_transfer_cmd_desc - UFS Command Descriptor structure
345 * @command_upiu: Command UPIU Frame address
346 * @response_upiu: Response UPIU Frame address
347 * @prd_table: Physical Region Descriptor
348 */
349struct utp_transfer_cmd_desc {
350 u8 command_upiu[ALIGNED_UPIU_SIZE];
351 u8 response_upiu[ALIGNED_UPIU_SIZE];
352 struct ufshcd_sg_entry prd_table[SG_ALL];
353};
354
355/**
356 * struct request_desc_header - Descriptor Header common to both UTRD and UTMRD
357 * @dword0: Descriptor Header DW0
358 * @dword1: Descriptor Header DW1
359 * @dword2: Descriptor Header DW2
360 * @dword3: Descriptor Header DW3
361 */
362struct request_desc_header {
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530363 __le32 dword_0;
364 __le32 dword_1;
365 __le32 dword_2;
366 __le32 dword_3;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530367};
368
369/**
370 * struct utp_transfer_req_desc - UTRD structure
371 * @header: UTRD header DW-0 to DW-3
372 * @command_desc_base_addr_lo: UCD base address low DW-4
373 * @command_desc_base_addr_hi: UCD base address high DW-5
374 * @response_upiu_length: response UPIU length DW-6
375 * @response_upiu_offset: response UPIU offset DW-6
376 * @prd_table_length: Physical region descriptor length DW-7
377 * @prd_table_offset: Physical region descriptor offset DW-7
378 */
379struct utp_transfer_req_desc {
380
381 /* DW 0-3 */
382 struct request_desc_header header;
383
384 /* DW 4-5*/
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530385 __le32 command_desc_base_addr_lo;
386 __le32 command_desc_base_addr_hi;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530387
388 /* DW 6 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530389 __le16 response_upiu_length;
390 __le16 response_upiu_offset;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530391
392 /* DW 7 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530393 __le16 prd_table_length;
394 __le16 prd_table_offset;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530395};
396
397/**
398 * struct utp_task_req_desc - UTMRD structure
399 * @header: UTMRD header DW-0 to DW-3
400 * @task_req_upiu: Pointer to task request UPIU DW-4 to DW-11
401 * @task_rsp_upiu: Pointer to task response UPIU DW12 to DW-19
402 */
403struct utp_task_req_desc {
404
405 /* DW 0-3 */
406 struct request_desc_header header;
407
408 /* DW 4-11 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530409 __le32 task_req_upiu[TASK_REQ_UPIU_SIZE_DWORDS];
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530410
411 /* DW 12-19 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530412 __le32 task_rsp_upiu[TASK_RSP_UPIU_SIZE_DWORDS];
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530413};
414
415#endif /* End of Header */