blob: c4a314c68555df12f21aec2e1544e6f138bd1d67 [file] [log] [blame]
Fabio Estevam339e7732018-05-21 23:32:55 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
4// Copyright 2008 Juergen Beisert, kernel@pengutronix.de
5//
6// Based on code from Freescale,
7// Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Shawn Guofba311f2010-12-18 21:39:31 +08008
Thierry Reding641d0342013-01-21 11:09:01 +01009#include <linux/err.h>
Shawn Guofba311f2010-12-18 21:39:31 +080010#include <linux/init.h>
11#include <linux/interrupt.h>
12#include <linux/io.h>
13#include <linux/irq.h>
Shawn Guo0b76c542012-08-20 16:43:32 +080014#include <linux/irqdomain.h>
Shawn Guo4052d452012-05-04 14:29:22 +080015#include <linux/of.h>
16#include <linux/of_address.h>
17#include <linux/of_device.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060018#include <linux/platform_device.h>
19#include <linux/slab.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010020#include <linux/gpio/driver.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040021#include <linux/module.h>
Shawn Guofba311f2010-12-18 21:39:31 +080022
Shawn Guo8d7cf832011-06-06 09:37:58 -060023#define MXS_SET 0x4
24#define MXS_CLR 0x8
Shawn Guofba311f2010-12-18 21:39:31 +080025
Shawn Guo164387d2012-05-03 23:32:52 +080026#define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
27#define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
28#define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
29#define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
30#define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
31#define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
32#define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
33#define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
Shawn Guofba311f2010-12-18 21:39:31 +080034
35#define GPIO_INT_FALL_EDGE 0x0
36#define GPIO_INT_LOW_LEV 0x1
37#define GPIO_INT_RISE_EDGE 0x2
38#define GPIO_INT_HIGH_LEV 0x3
39#define GPIO_INT_LEV_MASK (1 << 0)
40#define GPIO_INT_POL_MASK (1 << 1)
41
Shawn Guo164387d2012-05-03 23:32:52 +080042enum mxs_gpio_id {
43 IMX23_GPIO,
44 IMX28_GPIO,
45};
46
Grant Likely7b2fa572011-06-06 09:37:58 -060047struct mxs_gpio_port {
48 void __iomem *base;
49 int id;
50 int irq;
Shawn Guo0b76c542012-08-20 16:43:32 +080051 struct irq_domain *domain;
Linus Walleij0f4630f2015-12-04 14:02:58 +010052 struct gpio_chip gc;
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +020053 struct device *dev;
Shawn Guo164387d2012-05-03 23:32:52 +080054 enum mxs_gpio_id devid;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010055 u32 both_edges;
Grant Likely7b2fa572011-06-06 09:37:58 -060056};
57
Shawn Guo164387d2012-05-03 23:32:52 +080058static inline int is_imx23_gpio(struct mxs_gpio_port *port)
59{
60 return port->devid == IMX23_GPIO;
61}
62
63static inline int is_imx28_gpio(struct mxs_gpio_port *port)
64{
65 return port->devid == IMX28_GPIO;
66}
67
Shawn Guofba311f2010-12-18 21:39:31 +080068/* Note: This driver assumes 32 GPIOs are handled in one register */
69
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010070static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
Shawn Guofba311f2010-12-18 21:39:31 +080071{
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010072 u32 val;
Shawn Guo0b76c542012-08-20 16:43:32 +080073 u32 pin_mask = 1 << d->hwirq;
Shawn Guo498c17c2011-06-07 22:00:54 +080074 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +020075 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Shawn Guo498c17c2011-06-07 22:00:54 +080076 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +080077 void __iomem *pin_addr;
78 int edge;
79
Sascha Hauerf08ea3c2016-10-21 15:11:38 +020080 if (!(ct->type & type))
81 if (irq_setup_alt_chip(d, type))
82 return -EINVAL;
83
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010084 port->both_edges &= ~pin_mask;
Shawn Guofba311f2010-12-18 21:39:31 +080085 switch (type) {
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010086 case IRQ_TYPE_EDGE_BOTH:
Uwe Kleine-Königf0df4622018-12-18 09:47:57 +010087 val = readl(port->base + PINCTRL_DIN(port)) & pin_mask;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010088 if (val)
89 edge = GPIO_INT_FALL_EDGE;
90 else
91 edge = GPIO_INT_RISE_EDGE;
92 port->both_edges |= pin_mask;
93 break;
Shawn Guofba311f2010-12-18 21:39:31 +080094 case IRQ_TYPE_EDGE_RISING:
95 edge = GPIO_INT_RISE_EDGE;
96 break;
97 case IRQ_TYPE_EDGE_FALLING:
98 edge = GPIO_INT_FALL_EDGE;
99 break;
100 case IRQ_TYPE_LEVEL_LOW:
101 edge = GPIO_INT_LOW_LEV;
102 break;
103 case IRQ_TYPE_LEVEL_HIGH:
104 edge = GPIO_INT_HIGH_LEV;
105 break;
106 default:
107 return -EINVAL;
108 }
109
110 /* set level or edge */
Shawn Guo164387d2012-05-03 23:32:52 +0800111 pin_addr = port->base + PINCTRL_IRQLEV(port);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200112 if (edge & GPIO_INT_LEV_MASK) {
Shawn Guo8d7cf832011-06-06 09:37:58 -0600113 writel(pin_mask, pin_addr + MXS_SET);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200114 writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
115 } else {
Shawn Guo8d7cf832011-06-06 09:37:58 -0600116 writel(pin_mask, pin_addr + MXS_CLR);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200117 writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
118 }
Shawn Guofba311f2010-12-18 21:39:31 +0800119
120 /* set polarity */
Shawn Guo164387d2012-05-03 23:32:52 +0800121 pin_addr = port->base + PINCTRL_IRQPOL(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800122 if (edge & GPIO_INT_POL_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600123 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800124 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600125 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800126
Fabio Estevam2bee9e02018-07-24 13:29:28 -0300127 writel(pin_mask, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800128
129 return 0;
130}
131
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100132static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
133{
134 u32 bit, val, edge;
135 void __iomem *pin_addr;
136
137 bit = 1 << gpio;
138
139 pin_addr = port->base + PINCTRL_IRQPOL(port);
140 val = readl(pin_addr);
141 edge = val & bit;
142
143 if (edge)
144 writel(bit, pin_addr + MXS_CLR);
145 else
146 writel(bit, pin_addr + MXS_SET);
147}
148
Shawn Guofba311f2010-12-18 21:39:31 +0800149/* MXS has one interrupt *per* gpio port */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200150static void mxs_gpio_irq_handler(struct irq_desc *desc)
Shawn Guofba311f2010-12-18 21:39:31 +0800151{
152 u32 irq_stat;
Jiang Liu476f8b42015-06-04 12:13:15 +0800153 struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
Shawn Guofba311f2010-12-18 21:39:31 +0800154
Uwe Kleine-König1f6b5dd2011-01-25 16:54:22 +0100155 desc->irq_data.chip->irq_ack(&desc->irq_data);
156
Shawn Guo164387d2012-05-03 23:32:52 +0800157 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
158 readl(port->base + PINCTRL_IRQEN(port));
Shawn Guofba311f2010-12-18 21:39:31 +0800159
160 while (irq_stat != 0) {
161 int irqoffset = fls(irq_stat) - 1;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100162 if (port->both_edges & (1 << irqoffset))
163 mxs_flip_edge(port, irqoffset);
164
Shawn Guo0b76c542012-08-20 16:43:32 +0800165 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
Shawn Guofba311f2010-12-18 21:39:31 +0800166 irq_stat &= ~(1 << irqoffset);
167 }
168}
169
170/*
171 * Set interrupt number "irq" in the GPIO as a wake-up source.
172 * While system is running, all registered GPIO interrupts need to have
173 * wake-up enabled. When system is suspended, only selected GPIO interrupts
174 * need to have wake-up enabled.
175 * @param irq interrupt source number
176 * @param enable enable as wake-up if equal to non-zero
177 * @return This function returns 0 on success.
178 */
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +0100179static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
Shawn Guofba311f2010-12-18 21:39:31 +0800180{
Shawn Guo498c17c2011-06-07 22:00:54 +0800181 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
182 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +0800183
Shawn Guo61617152011-06-07 22:00:53 +0800184 if (enable)
185 enable_irq_wake(port->irq);
186 else
187 disable_irq_wake(port->irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800188
189 return 0;
190}
191
Arnd Bergmannabc8d582016-12-16 10:08:14 +0100192static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
Shawn Guo498c17c2011-06-07 22:00:54 +0800193{
194 struct irq_chip_generic *gc;
195 struct irq_chip_type *ct;
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200196 int rv;
Shawn Guo498c17c2011-06-07 22:00:54 +0800197
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200198 gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
199 port->base, handle_level_irq);
Peng Fan1bbc5572015-08-23 21:11:53 +0800200 if (!gc)
201 return -ENOMEM;
202
Shawn Guo498c17c2011-06-07 22:00:54 +0800203 gc->private = port;
204
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200205 ct = &gc->chip_types[0];
206 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
Shawn Guo591567a2011-07-19 21:16:56 +0800207 ct->chip.irq_ack = irq_gc_ack_set_bit;
Sascha Hauer66a37c32016-10-21 15:11:37 +0200208 ct->chip.irq_mask = irq_gc_mask_disable_reg;
209 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
Shawn Guo498c17c2011-06-07 22:00:54 +0800210 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800211 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200212 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
Shawn Guo164387d2012-05-03 23:32:52 +0800213 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200214 ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
215 ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
216
217 ct = &gc->chip_types[1];
218 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
219 ct->chip.irq_ack = irq_gc_ack_set_bit;
220 ct->chip.irq_mask = irq_gc_mask_disable_reg;
221 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
222 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
223 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
224 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
Shawn Guo164387d2012-05-03 23:32:52 +0800225 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
Sascha Hauer66a37c32016-10-21 15:11:37 +0200226 ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
227 ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200228 ct->handler = handle_level_irq;
Shawn Guo498c17c2011-06-07 22:00:54 +0800229
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200230 rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
231 IRQ_GC_INIT_NESTED_LOCK,
232 IRQ_NOREQUEST, 0);
Peng Fan1bbc5572015-08-23 21:11:53 +0800233
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200234 return rv;
Shawn Guo498c17c2011-06-07 22:00:54 +0800235}
Shawn Guofba311f2010-12-18 21:39:31 +0800236
Shawn Guo06f88a82011-06-06 22:31:29 +0800237static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
Shawn Guofba311f2010-12-18 21:39:31 +0800238{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100239 struct mxs_gpio_port *port = gpiochip_get_data(gc);
Shawn Guofba311f2010-12-18 21:39:31 +0800240
Shawn Guo0b76c542012-08-20 16:43:32 +0800241 return irq_find_mapping(port->domain, offset);
Shawn Guofba311f2010-12-18 21:39:31 +0800242}
243
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100244static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
245{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100246 struct mxs_gpio_port *port = gpiochip_get_data(gc);
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100247 u32 mask = 1 << offset;
248 u32 dir;
249
250 dir = readl(port->base + PINCTRL_DOE(port));
Matti Vaittinene42615e2019-11-06 10:54:12 +0200251 if (dir & mask)
252 return GPIO_LINE_DIRECTION_OUT;
253
254 return GPIO_LINE_DIRECTION_IN;
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100255}
256
Krzysztof Kozlowskif4f79d42015-05-02 00:56:47 +0900257static const struct platform_device_id mxs_gpio_ids[] = {
Shawn Guo164387d2012-05-03 23:32:52 +0800258 {
259 .name = "imx23-gpio",
260 .driver_data = IMX23_GPIO,
261 }, {
262 .name = "imx28-gpio",
263 .driver_data = IMX28_GPIO,
264 }, {
265 /* sentinel */
266 }
267};
268MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
269
Shawn Guo4052d452012-05-04 14:29:22 +0800270static const struct of_device_id mxs_gpio_dt_ids[] = {
271 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
272 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
273 { /* sentinel */ }
274};
275MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
276
Bill Pemberton38363092012-11-19 13:22:34 -0500277static int mxs_gpio_probe(struct platform_device *pdev)
Shawn Guofba311f2010-12-18 21:39:31 +0800278{
Shawn Guo4052d452012-05-04 14:29:22 +0800279 struct device_node *np = pdev->dev.of_node;
280 struct device_node *parent;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600281 static void __iomem *base;
282 struct mxs_gpio_port *port;
Shawn Guo0b76c542012-08-20 16:43:32 +0800283 int irq_base;
Shawn Guo498c17c2011-06-07 22:00:54 +0800284 int err;
Shawn Guofba311f2010-12-18 21:39:31 +0800285
Shawn Guo940a4f72012-05-04 10:30:14 +0800286 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600287 if (!port)
288 return -ENOMEM;
Shawn Guofba311f2010-12-18 21:39:31 +0800289
Fabio Estevam99357122013-11-05 17:21:22 -0200290 port->id = of_alias_get_id(np, "gpio");
291 if (port->id < 0)
292 return port->id;
Thierry Reding1f2d3572018-04-30 09:38:12 +0200293 port->devid = (enum mxs_gpio_id)of_device_get_match_data(&pdev->dev);
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200294 port->dev = &pdev->dev;
Shawn Guo940a4f72012-05-04 10:30:14 +0800295 port->irq = platform_get_irq(pdev, 0);
296 if (port->irq < 0)
297 return port->irq;
298
Shawn Guo8d7cf832011-06-06 09:37:58 -0600299 /*
300 * map memory region only once, as all the gpio ports
301 * share the same one
302 */
303 if (!base) {
Fabio Estevam99357122013-11-05 17:21:22 -0200304 parent = of_get_parent(np);
305 base = of_iomap(parent, 0);
306 of_node_put(parent);
307 if (!base)
308 return -EADDRNOTAVAIL;
Shawn Guofba311f2010-12-18 21:39:31 +0800309 }
Shawn Guo8d7cf832011-06-06 09:37:58 -0600310 port->base = base;
311
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200312 /* initially disable the interrupts */
313 writel(0, port->base + PINCTRL_PIN2IRQ(port));
Shawn Guo164387d2012-05-03 23:32:52 +0800314 writel(0, port->base + PINCTRL_IRQEN(port));
Shawn Guo8d7cf832011-06-06 09:37:58 -0600315
316 /* clear address has to be used to clear IRQSTAT bits */
Shawn Guo164387d2012-05-03 23:32:52 +0800317 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600318
Bartosz Golaszewski8514b542017-03-04 17:23:39 +0100319 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
Arvind Yadav44df0812016-10-05 15:08:36 +0530320 if (irq_base < 0) {
321 err = irq_base;
322 goto out_iounmap;
323 }
Shawn Guo0b76c542012-08-20 16:43:32 +0800324
325 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
326 &irq_domain_simple_ops, NULL);
327 if (!port->domain) {
328 err = -ENODEV;
Bartosz Golaszewski8514b542017-03-04 17:23:39 +0100329 goto out_iounmap;
Shawn Guo0b76c542012-08-20 16:43:32 +0800330 }
331
Shawn Guo498c17c2011-06-07 22:00:54 +0800332 /* gpio-mxs can be a generic irq chip */
Peng Fan1bbc5572015-08-23 21:11:53 +0800333 err = mxs_gpio_init_gc(port, irq_base);
334 if (err < 0)
335 goto out_irqdomain_remove;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600336
337 /* setup one handler for each entry */
Russell Kinga44735f2015-06-16 23:06:45 +0100338 irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
339 port);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600340
Linus Walleij0f4630f2015-12-04 14:02:58 +0100341 err = bgpio_init(&port->gc, &pdev->dev, 4,
Shawn Guo164387d2012-05-03 23:32:52 +0800342 port->base + PINCTRL_DIN(port),
Maxime Ripard90dae4e2013-04-29 16:07:18 +0200343 port->base + PINCTRL_DOUT(port) + MXS_SET,
344 port->base + PINCTRL_DOUT(port) + MXS_CLR,
Linus Torvalds84a442b2012-05-26 12:57:47 -0700345 port->base + PINCTRL_DOE(port), NULL, 0);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600346 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100347 goto out_irqdomain_remove;
Shawn Guofba311f2010-12-18 21:39:31 +0800348
Linus Walleij0f4630f2015-12-04 14:02:58 +0100349 port->gc.to_irq = mxs_gpio_to_irq;
350 port->gc.get_direction = mxs_gpio_get_direction;
351 port->gc.base = port->id * 32;
Shawn Guo06f88a82011-06-06 22:31:29 +0800352
Linus Walleij0f4630f2015-12-04 14:02:58 +0100353 err = gpiochip_add_data(&port->gc, port);
Shawn Guo0b76c542012-08-20 16:43:32 +0800354 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100355 goto out_irqdomain_remove;
Shawn Guo06f88a82011-06-06 22:31:29 +0800356
Shawn Guofba311f2010-12-18 21:39:31 +0800357 return 0;
Shawn Guo0b76c542012-08-20 16:43:32 +0800358
Peng Fan1bbc5572015-08-23 21:11:53 +0800359out_irqdomain_remove:
360 irq_domain_remove(port->domain);
Arvind Yadav44df0812016-10-05 15:08:36 +0530361out_iounmap:
362 iounmap(port->base);
Shawn Guo0b76c542012-08-20 16:43:32 +0800363 return err;
Shawn Guofba311f2010-12-18 21:39:31 +0800364}
365
Shawn Guo8d7cf832011-06-06 09:37:58 -0600366static struct platform_driver mxs_gpio_driver = {
367 .driver = {
368 .name = "gpio-mxs",
Shawn Guo4052d452012-05-04 14:29:22 +0800369 .of_match_table = mxs_gpio_dt_ids,
Bartosz Golaszewski60909ec2017-08-09 14:25:01 +0200370 .suppress_bind_attrs = true,
Shawn Guo8d7cf832011-06-06 09:37:58 -0600371 },
372 .probe = mxs_gpio_probe,
Shawn Guo164387d2012-05-03 23:32:52 +0800373 .id_table = mxs_gpio_ids,
Shawn Guofba311f2010-12-18 21:39:31 +0800374};
Sascha Haueref196602011-01-24 12:57:46 +0100375
Shawn Guo8d7cf832011-06-06 09:37:58 -0600376static int __init mxs_gpio_init(void)
Sascha Haueref196602011-01-24 12:57:46 +0100377{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600378 return platform_driver_register(&mxs_gpio_driver);
Sascha Haueref196602011-01-24 12:57:46 +0100379}
Shawn Guo8d7cf832011-06-06 09:37:58 -0600380postcore_initcall(mxs_gpio_init);
Shawn Guofba311f2010-12-18 21:39:31 +0800381
Shawn Guo8d7cf832011-06-06 09:37:58 -0600382MODULE_AUTHOR("Freescale Semiconductor, "
383 "Daniel Mack <danielncaiaq.de>, "
384 "Juergen Beisert <kernel@pengutronix.de>");
385MODULE_DESCRIPTION("Freescale MXS GPIO");
386MODULE_LICENSE("GPL");