Fabio Estevam | 339e773 | 2018-05-21 23:32:55 -0300 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | // |
| 3 | // MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de> |
| 4 | // Copyright 2008 Juergen Beisert, kernel@pengutronix.de |
| 5 | // |
| 6 | // Based on code from Freescale, |
| 7 | // Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved. |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 8 | |
Thierry Reding | 641d034 | 2013-01-21 11:09:01 +0100 | [diff] [blame] | 9 | #include <linux/err.h> |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 10 | #include <linux/init.h> |
| 11 | #include <linux/interrupt.h> |
| 12 | #include <linux/io.h> |
| 13 | #include <linux/irq.h> |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 14 | #include <linux/irqdomain.h> |
Shawn Guo | 4052d45 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 15 | #include <linux/of.h> |
| 16 | #include <linux/of_address.h> |
| 17 | #include <linux/of_device.h> |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
| 19 | #include <linux/slab.h> |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 20 | #include <linux/gpio/driver.h> |
Paul Gortmaker | bb207ef | 2011-07-03 13:38:09 -0400 | [diff] [blame] | 21 | #include <linux/module.h> |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 22 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 23 | #define MXS_SET 0x4 |
| 24 | #define MXS_CLR 0x8 |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 25 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 26 | #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10) |
| 27 | #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10) |
| 28 | #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10) |
| 29 | #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10) |
| 30 | #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10) |
| 31 | #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10) |
| 32 | #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10) |
| 33 | #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 34 | |
| 35 | #define GPIO_INT_FALL_EDGE 0x0 |
| 36 | #define GPIO_INT_LOW_LEV 0x1 |
| 37 | #define GPIO_INT_RISE_EDGE 0x2 |
| 38 | #define GPIO_INT_HIGH_LEV 0x3 |
| 39 | #define GPIO_INT_LEV_MASK (1 << 0) |
| 40 | #define GPIO_INT_POL_MASK (1 << 1) |
| 41 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 42 | enum mxs_gpio_id { |
| 43 | IMX23_GPIO, |
| 44 | IMX28_GPIO, |
| 45 | }; |
| 46 | |
Grant Likely | 7b2fa57 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 47 | struct mxs_gpio_port { |
| 48 | void __iomem *base; |
| 49 | int id; |
| 50 | int irq; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 51 | struct irq_domain *domain; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 52 | struct gpio_chip gc; |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame] | 53 | struct device *dev; |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 54 | enum mxs_gpio_id devid; |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 55 | u32 both_edges; |
Grant Likely | 7b2fa57 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 56 | }; |
| 57 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 58 | static inline int is_imx23_gpio(struct mxs_gpio_port *port) |
| 59 | { |
| 60 | return port->devid == IMX23_GPIO; |
| 61 | } |
| 62 | |
| 63 | static inline int is_imx28_gpio(struct mxs_gpio_port *port) |
| 64 | { |
| 65 | return port->devid == IMX28_GPIO; |
| 66 | } |
| 67 | |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 68 | /* Note: This driver assumes 32 GPIOs are handled in one register */ |
| 69 | |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 70 | static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 71 | { |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 72 | u32 val; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 73 | u32 pin_mask = 1 << d->hwirq; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 74 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 75 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 76 | struct mxs_gpio_port *port = gc->private; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 77 | void __iomem *pin_addr; |
| 78 | int edge; |
| 79 | |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 80 | if (!(ct->type & type)) |
| 81 | if (irq_setup_alt_chip(d, type)) |
| 82 | return -EINVAL; |
| 83 | |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 84 | port->both_edges &= ~pin_mask; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 85 | switch (type) { |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 86 | case IRQ_TYPE_EDGE_BOTH: |
Uwe Kleine-König | f0df462 | 2018-12-18 09:47:57 +0100 | [diff] [blame] | 87 | val = readl(port->base + PINCTRL_DIN(port)) & pin_mask; |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 88 | if (val) |
| 89 | edge = GPIO_INT_FALL_EDGE; |
| 90 | else |
| 91 | edge = GPIO_INT_RISE_EDGE; |
| 92 | port->both_edges |= pin_mask; |
| 93 | break; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 94 | case IRQ_TYPE_EDGE_RISING: |
| 95 | edge = GPIO_INT_RISE_EDGE; |
| 96 | break; |
| 97 | case IRQ_TYPE_EDGE_FALLING: |
| 98 | edge = GPIO_INT_FALL_EDGE; |
| 99 | break; |
| 100 | case IRQ_TYPE_LEVEL_LOW: |
| 101 | edge = GPIO_INT_LOW_LEV; |
| 102 | break; |
| 103 | case IRQ_TYPE_LEVEL_HIGH: |
| 104 | edge = GPIO_INT_HIGH_LEV; |
| 105 | break; |
| 106 | default: |
| 107 | return -EINVAL; |
| 108 | } |
| 109 | |
| 110 | /* set level or edge */ |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 111 | pin_addr = port->base + PINCTRL_IRQLEV(port); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 112 | if (edge & GPIO_INT_LEV_MASK) { |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 113 | writel(pin_mask, pin_addr + MXS_SET); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 114 | writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET); |
| 115 | } else { |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 116 | writel(pin_mask, pin_addr + MXS_CLR); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 117 | writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET); |
| 118 | } |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 119 | |
| 120 | /* set polarity */ |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 121 | pin_addr = port->base + PINCTRL_IRQPOL(port); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 122 | if (edge & GPIO_INT_POL_MASK) |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 123 | writel(pin_mask, pin_addr + MXS_SET); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 124 | else |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 125 | writel(pin_mask, pin_addr + MXS_CLR); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 126 | |
Fabio Estevam | 2bee9e0 | 2018-07-24 13:29:28 -0300 | [diff] [blame] | 127 | writel(pin_mask, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 128 | |
| 129 | return 0; |
| 130 | } |
| 131 | |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 132 | static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio) |
| 133 | { |
| 134 | u32 bit, val, edge; |
| 135 | void __iomem *pin_addr; |
| 136 | |
| 137 | bit = 1 << gpio; |
| 138 | |
| 139 | pin_addr = port->base + PINCTRL_IRQPOL(port); |
| 140 | val = readl(pin_addr); |
| 141 | edge = val & bit; |
| 142 | |
| 143 | if (edge) |
| 144 | writel(bit, pin_addr + MXS_CLR); |
| 145 | else |
| 146 | writel(bit, pin_addr + MXS_SET); |
| 147 | } |
| 148 | |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 149 | /* MXS has one interrupt *per* gpio port */ |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 150 | static void mxs_gpio_irq_handler(struct irq_desc *desc) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 151 | { |
| 152 | u32 irq_stat; |
Jiang Liu | 476f8b4 | 2015-06-04 12:13:15 +0800 | [diff] [blame] | 153 | struct mxs_gpio_port *port = irq_desc_get_handler_data(desc); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 154 | |
Uwe Kleine-König | 1f6b5dd | 2011-01-25 16:54:22 +0100 | [diff] [blame] | 155 | desc->irq_data.chip->irq_ack(&desc->irq_data); |
| 156 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 157 | irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) & |
| 158 | readl(port->base + PINCTRL_IRQEN(port)); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 159 | |
| 160 | while (irq_stat != 0) { |
| 161 | int irqoffset = fls(irq_stat) - 1; |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 162 | if (port->both_edges & (1 << irqoffset)) |
| 163 | mxs_flip_edge(port, irqoffset); |
| 164 | |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 165 | generic_handle_irq(irq_find_mapping(port->domain, irqoffset)); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 166 | irq_stat &= ~(1 << irqoffset); |
| 167 | } |
| 168 | } |
| 169 | |
| 170 | /* |
| 171 | * Set interrupt number "irq" in the GPIO as a wake-up source. |
| 172 | * While system is running, all registered GPIO interrupts need to have |
| 173 | * wake-up enabled. When system is suspended, only selected GPIO interrupts |
| 174 | * need to have wake-up enabled. |
| 175 | * @param irq interrupt source number |
| 176 | * @param enable enable as wake-up if equal to non-zero |
| 177 | * @return This function returns 0 on success. |
| 178 | */ |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 179 | static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 180 | { |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 181 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 182 | struct mxs_gpio_port *port = gc->private; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 183 | |
Shawn Guo | 6161715 | 2011-06-07 22:00:53 +0800 | [diff] [blame] | 184 | if (enable) |
| 185 | enable_irq_wake(port->irq); |
| 186 | else |
| 187 | disable_irq_wake(port->irq); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 188 | |
| 189 | return 0; |
| 190 | } |
| 191 | |
Arnd Bergmann | abc8d58 | 2016-12-16 10:08:14 +0100 | [diff] [blame] | 192 | static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base) |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 193 | { |
| 194 | struct irq_chip_generic *gc; |
| 195 | struct irq_chip_type *ct; |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame] | 196 | int rv; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 197 | |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame] | 198 | gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base, |
| 199 | port->base, handle_level_irq); |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 200 | if (!gc) |
| 201 | return -ENOMEM; |
| 202 | |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 203 | gc->private = port; |
| 204 | |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 205 | ct = &gc->chip_types[0]; |
| 206 | ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW; |
Shawn Guo | 591567a | 2011-07-19 21:16:56 +0800 | [diff] [blame] | 207 | ct->chip.irq_ack = irq_gc_ack_set_bit; |
Sascha Hauer | 66a37c3 | 2016-10-21 15:11:37 +0200 | [diff] [blame] | 208 | ct->chip.irq_mask = irq_gc_mask_disable_reg; |
| 209 | ct->chip.irq_unmask = irq_gc_unmask_enable_reg; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 210 | ct->chip.irq_set_type = mxs_gpio_set_irq_type; |
Shawn Guo | 591567a | 2011-07-19 21:16:56 +0800 | [diff] [blame] | 211 | ct->chip.irq_set_wake = mxs_gpio_set_wake_irq; |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 212 | ct->chip.flags = IRQCHIP_SET_TYPE_MASKED; |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 213 | ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR; |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 214 | ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET; |
| 215 | ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR; |
| 216 | |
| 217 | ct = &gc->chip_types[1]; |
| 218 | ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 219 | ct->chip.irq_ack = irq_gc_ack_set_bit; |
| 220 | ct->chip.irq_mask = irq_gc_mask_disable_reg; |
| 221 | ct->chip.irq_unmask = irq_gc_unmask_enable_reg; |
| 222 | ct->chip.irq_set_type = mxs_gpio_set_irq_type; |
| 223 | ct->chip.irq_set_wake = mxs_gpio_set_wake_irq; |
| 224 | ct->chip.flags = IRQCHIP_SET_TYPE_MASKED; |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 225 | ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR; |
Sascha Hauer | 66a37c3 | 2016-10-21 15:11:37 +0200 | [diff] [blame] | 226 | ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET; |
| 227 | ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR; |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 228 | ct->handler = handle_level_irq; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 229 | |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame] | 230 | rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32), |
| 231 | IRQ_GC_INIT_NESTED_LOCK, |
| 232 | IRQ_NOREQUEST, 0); |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 233 | |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame] | 234 | return rv; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 235 | } |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 236 | |
Shawn Guo | 06f88a8 | 2011-06-06 22:31:29 +0800 | [diff] [blame] | 237 | static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 238 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 239 | struct mxs_gpio_port *port = gpiochip_get_data(gc); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 240 | |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 241 | return irq_find_mapping(port->domain, offset); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 242 | } |
| 243 | |
Janusz Uzycki | c8aaa1b | 2014-11-19 09:55:22 +0100 | [diff] [blame] | 244 | static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset) |
| 245 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 246 | struct mxs_gpio_port *port = gpiochip_get_data(gc); |
Janusz Uzycki | c8aaa1b | 2014-11-19 09:55:22 +0100 | [diff] [blame] | 247 | u32 mask = 1 << offset; |
| 248 | u32 dir; |
| 249 | |
| 250 | dir = readl(port->base + PINCTRL_DOE(port)); |
Matti Vaittinen | e42615e | 2019-11-06 10:54:12 +0200 | [diff] [blame] | 251 | if (dir & mask) |
| 252 | return GPIO_LINE_DIRECTION_OUT; |
| 253 | |
| 254 | return GPIO_LINE_DIRECTION_IN; |
Janusz Uzycki | c8aaa1b | 2014-11-19 09:55:22 +0100 | [diff] [blame] | 255 | } |
| 256 | |
Krzysztof Kozlowski | f4f79d4 | 2015-05-02 00:56:47 +0900 | [diff] [blame] | 257 | static const struct platform_device_id mxs_gpio_ids[] = { |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 258 | { |
| 259 | .name = "imx23-gpio", |
| 260 | .driver_data = IMX23_GPIO, |
| 261 | }, { |
| 262 | .name = "imx28-gpio", |
| 263 | .driver_data = IMX28_GPIO, |
| 264 | }, { |
| 265 | /* sentinel */ |
| 266 | } |
| 267 | }; |
| 268 | MODULE_DEVICE_TABLE(platform, mxs_gpio_ids); |
| 269 | |
Shawn Guo | 4052d45 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 270 | static const struct of_device_id mxs_gpio_dt_ids[] = { |
| 271 | { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, }, |
| 272 | { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, }, |
| 273 | { /* sentinel */ } |
| 274 | }; |
| 275 | MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids); |
| 276 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 277 | static int mxs_gpio_probe(struct platform_device *pdev) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 278 | { |
Shawn Guo | 4052d45 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 279 | struct device_node *np = pdev->dev.of_node; |
| 280 | struct device_node *parent; |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 281 | static void __iomem *base; |
| 282 | struct mxs_gpio_port *port; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 283 | int irq_base; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 284 | int err; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 285 | |
Shawn Guo | 940a4f7 | 2012-05-04 10:30:14 +0800 | [diff] [blame] | 286 | port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 287 | if (!port) |
| 288 | return -ENOMEM; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 289 | |
Fabio Estevam | 9935712 | 2013-11-05 17:21:22 -0200 | [diff] [blame] | 290 | port->id = of_alias_get_id(np, "gpio"); |
| 291 | if (port->id < 0) |
| 292 | return port->id; |
Thierry Reding | 1f2d357 | 2018-04-30 09:38:12 +0200 | [diff] [blame] | 293 | port->devid = (enum mxs_gpio_id)of_device_get_match_data(&pdev->dev); |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame] | 294 | port->dev = &pdev->dev; |
Shawn Guo | 940a4f7 | 2012-05-04 10:30:14 +0800 | [diff] [blame] | 295 | port->irq = platform_get_irq(pdev, 0); |
| 296 | if (port->irq < 0) |
| 297 | return port->irq; |
| 298 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 299 | /* |
| 300 | * map memory region only once, as all the gpio ports |
| 301 | * share the same one |
| 302 | */ |
| 303 | if (!base) { |
Fabio Estevam | 9935712 | 2013-11-05 17:21:22 -0200 | [diff] [blame] | 304 | parent = of_get_parent(np); |
| 305 | base = of_iomap(parent, 0); |
| 306 | of_node_put(parent); |
| 307 | if (!base) |
| 308 | return -EADDRNOTAVAIL; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 309 | } |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 310 | port->base = base; |
| 311 | |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 312 | /* initially disable the interrupts */ |
| 313 | writel(0, port->base + PINCTRL_PIN2IRQ(port)); |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 314 | writel(0, port->base + PINCTRL_IRQEN(port)); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 315 | |
| 316 | /* clear address has to be used to clear IRQSTAT bits */ |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 317 | writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 318 | |
Bartosz Golaszewski | 8514b54 | 2017-03-04 17:23:39 +0100 | [diff] [blame] | 319 | irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id()); |
Arvind Yadav | 44df081 | 2016-10-05 15:08:36 +0530 | [diff] [blame] | 320 | if (irq_base < 0) { |
| 321 | err = irq_base; |
| 322 | goto out_iounmap; |
| 323 | } |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 324 | |
| 325 | port->domain = irq_domain_add_legacy(np, 32, irq_base, 0, |
| 326 | &irq_domain_simple_ops, NULL); |
| 327 | if (!port->domain) { |
| 328 | err = -ENODEV; |
Bartosz Golaszewski | 8514b54 | 2017-03-04 17:23:39 +0100 | [diff] [blame] | 329 | goto out_iounmap; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 330 | } |
| 331 | |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 332 | /* gpio-mxs can be a generic irq chip */ |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 333 | err = mxs_gpio_init_gc(port, irq_base); |
| 334 | if (err < 0) |
| 335 | goto out_irqdomain_remove; |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 336 | |
| 337 | /* setup one handler for each entry */ |
Russell King | a44735f | 2015-06-16 23:06:45 +0100 | [diff] [blame] | 338 | irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler, |
| 339 | port); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 340 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 341 | err = bgpio_init(&port->gc, &pdev->dev, 4, |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 342 | port->base + PINCTRL_DIN(port), |
Maxime Ripard | 90dae4e | 2013-04-29 16:07:18 +0200 | [diff] [blame] | 343 | port->base + PINCTRL_DOUT(port) + MXS_SET, |
| 344 | port->base + PINCTRL_DOUT(port) + MXS_CLR, |
Linus Torvalds | 84a442b | 2012-05-26 12:57:47 -0700 | [diff] [blame] | 345 | port->base + PINCTRL_DOE(port), NULL, 0); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 346 | if (err) |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 347 | goto out_irqdomain_remove; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 348 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 349 | port->gc.to_irq = mxs_gpio_to_irq; |
| 350 | port->gc.get_direction = mxs_gpio_get_direction; |
| 351 | port->gc.base = port->id * 32; |
Shawn Guo | 06f88a8 | 2011-06-06 22:31:29 +0800 | [diff] [blame] | 352 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 353 | err = gpiochip_add_data(&port->gc, port); |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 354 | if (err) |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 355 | goto out_irqdomain_remove; |
Shawn Guo | 06f88a8 | 2011-06-06 22:31:29 +0800 | [diff] [blame] | 356 | |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 357 | return 0; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 358 | |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 359 | out_irqdomain_remove: |
| 360 | irq_domain_remove(port->domain); |
Arvind Yadav | 44df081 | 2016-10-05 15:08:36 +0530 | [diff] [blame] | 361 | out_iounmap: |
| 362 | iounmap(port->base); |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 363 | return err; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 364 | } |
| 365 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 366 | static struct platform_driver mxs_gpio_driver = { |
| 367 | .driver = { |
| 368 | .name = "gpio-mxs", |
Shawn Guo | 4052d45 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 369 | .of_match_table = mxs_gpio_dt_ids, |
Bartosz Golaszewski | 60909ec | 2017-08-09 14:25:01 +0200 | [diff] [blame] | 370 | .suppress_bind_attrs = true, |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 371 | }, |
| 372 | .probe = mxs_gpio_probe, |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 373 | .id_table = mxs_gpio_ids, |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 374 | }; |
Sascha Hauer | ef19660 | 2011-01-24 12:57:46 +0100 | [diff] [blame] | 375 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 376 | static int __init mxs_gpio_init(void) |
Sascha Hauer | ef19660 | 2011-01-24 12:57:46 +0100 | [diff] [blame] | 377 | { |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 378 | return platform_driver_register(&mxs_gpio_driver); |
Sascha Hauer | ef19660 | 2011-01-24 12:57:46 +0100 | [diff] [blame] | 379 | } |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 380 | postcore_initcall(mxs_gpio_init); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 381 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 382 | MODULE_AUTHOR("Freescale Semiconductor, " |
| 383 | "Daniel Mack <danielncaiaq.de>, " |
| 384 | "Juergen Beisert <kernel@pengutronix.de>"); |
| 385 | MODULE_DESCRIPTION("Freescale MXS GPIO"); |
| 386 | MODULE_LICENSE("GPL"); |