blob: ffe9d1c6b5884637c3c5c00153565a7fc8730235 [file] [log] [blame]
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001/*
2 * linux/drivers/clocksource/arm_arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/init.h>
12#include <linux/kernel.h>
13#include <linux/device.h>
14#include <linux/smp.h>
15#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010016#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000017#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010018#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000019#include <linux/interrupt.h>
20#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070021#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070023#include <linux/slab.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070024#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000025#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000026
27#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000028#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000029
30#include <clocksource/arm_arch_timer.h>
31
Stephen Boyd22006992013-07-18 16:59:32 -070032#define CNTTIDR 0x08
33#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
34
35#define CNTVCT_LO 0x08
36#define CNTVCT_HI 0x0c
37#define CNTFRQ 0x10
38#define CNTP_TVAL 0x28
39#define CNTP_CTL 0x2c
40#define CNTV_TVAL 0x38
41#define CNTV_CTL 0x3c
42
43#define ARCH_CP15_TIMER BIT(0)
44#define ARCH_MEM_TIMER BIT(1)
45static unsigned arch_timers_present __initdata;
46
47static void __iomem *arch_counter_base;
48
49struct arch_timer {
50 void __iomem *base;
51 struct clock_event_device evt;
52};
53
54#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
55
Mark Rutland8a4da6e2012-11-12 14:33:44 +000056static u32 arch_timer_rate;
57
58enum ppi_nr {
59 PHYS_SECURE_PPI,
60 PHYS_NONSECURE_PPI,
61 VIRT_PPI,
62 HYP_PPI,
63 MAX_TIMER_PPI
64};
65
66static int arch_timer_ppi[MAX_TIMER_PPI];
67
68static struct clock_event_device __percpu *arch_timer_evt;
69
Marc Zyngierf81f03f2014-02-20 15:21:23 +000070static enum ppi_nr arch_timer_uses_ppi = VIRT_PPI;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010071static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070072static bool arch_timer_mem_use_virtual;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000073
74/*
75 * Architected system timer support.
76 */
77
Stephen Boyd60faddf2013-07-18 16:59:31 -070078static __always_inline
79void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +020080 struct clock_event_device *clk)
Stephen Boyd60faddf2013-07-18 16:59:31 -070081{
Stephen Boyd22006992013-07-18 16:59:32 -070082 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
83 struct arch_timer *timer = to_arch_timer(clk);
84 switch (reg) {
85 case ARCH_TIMER_REG_CTRL:
86 writel_relaxed(val, timer->base + CNTP_CTL);
87 break;
88 case ARCH_TIMER_REG_TVAL:
89 writel_relaxed(val, timer->base + CNTP_TVAL);
90 break;
91 }
92 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
93 struct arch_timer *timer = to_arch_timer(clk);
94 switch (reg) {
95 case ARCH_TIMER_REG_CTRL:
96 writel_relaxed(val, timer->base + CNTV_CTL);
97 break;
98 case ARCH_TIMER_REG_TVAL:
99 writel_relaxed(val, timer->base + CNTV_TVAL);
100 break;
101 }
102 } else {
103 arch_timer_reg_write_cp15(access, reg, val);
104 }
Stephen Boyd60faddf2013-07-18 16:59:31 -0700105}
106
107static __always_inline
108u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200109 struct clock_event_device *clk)
Stephen Boyd60faddf2013-07-18 16:59:31 -0700110{
Stephen Boyd22006992013-07-18 16:59:32 -0700111 u32 val;
112
113 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
114 struct arch_timer *timer = to_arch_timer(clk);
115 switch (reg) {
116 case ARCH_TIMER_REG_CTRL:
117 val = readl_relaxed(timer->base + CNTP_CTL);
118 break;
119 case ARCH_TIMER_REG_TVAL:
120 val = readl_relaxed(timer->base + CNTP_TVAL);
121 break;
122 }
123 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
124 struct arch_timer *timer = to_arch_timer(clk);
125 switch (reg) {
126 case ARCH_TIMER_REG_CTRL:
127 val = readl_relaxed(timer->base + CNTV_CTL);
128 break;
129 case ARCH_TIMER_REG_TVAL:
130 val = readl_relaxed(timer->base + CNTV_TVAL);
131 break;
132 }
133 } else {
134 val = arch_timer_reg_read_cp15(access, reg);
135 }
136
137 return val;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700138}
139
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700140static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000141 struct clock_event_device *evt)
142{
143 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200144
Stephen Boyd60faddf2013-07-18 16:59:31 -0700145 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000146 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
147 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700148 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000149 evt->event_handler(evt);
150 return IRQ_HANDLED;
151 }
152
153 return IRQ_NONE;
154}
155
156static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
157{
158 struct clock_event_device *evt = dev_id;
159
160 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
161}
162
163static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
164{
165 struct clock_event_device *evt = dev_id;
166
167 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
168}
169
Stephen Boyd22006992013-07-18 16:59:32 -0700170static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
171{
172 struct clock_event_device *evt = dev_id;
173
174 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
175}
176
177static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
178{
179 struct clock_event_device *evt = dev_id;
180
181 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
182}
183
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530184static __always_inline int timer_shutdown(const int access,
185 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000186{
187 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530188
189 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
190 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
191 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
192
193 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000194}
195
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530196static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000197{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530198 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000199}
200
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530201static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000202{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530203 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000204}
205
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530206static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700207{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530208 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700209}
210
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530211static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700212{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530213 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700214}
215
Stephen Boyd60faddf2013-07-18 16:59:31 -0700216static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200217 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000218{
219 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700220 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000221 ctrl |= ARCH_TIMER_CTRL_ENABLE;
222 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700223 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
224 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000225}
226
227static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700228 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000229{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700230 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000231 return 0;
232}
233
234static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700235 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000236{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700237 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000238 return 0;
239}
240
Stephen Boyd22006992013-07-18 16:59:32 -0700241static int arch_timer_set_next_event_virt_mem(unsigned long evt,
242 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000243{
Stephen Boyd22006992013-07-18 16:59:32 -0700244 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
245 return 0;
246}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000247
Stephen Boyd22006992013-07-18 16:59:32 -0700248static int arch_timer_set_next_event_phys_mem(unsigned long evt,
249 struct clock_event_device *clk)
250{
251 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
252 return 0;
253}
254
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200255static void __arch_timer_setup(unsigned type,
256 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700257{
258 clk->features = CLOCK_EVT_FEAT_ONESHOT;
259
260 if (type == ARCH_CP15_TIMER) {
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100261 if (arch_timer_c3stop)
262 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700263 clk->name = "arch_sys_timer";
264 clk->rating = 450;
265 clk->cpumask = cpumask_of(smp_processor_id());
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000266 clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
267 switch (arch_timer_uses_ppi) {
268 case VIRT_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530269 clk->set_state_shutdown = arch_timer_shutdown_virt;
Stephen Boyd22006992013-07-18 16:59:32 -0700270 clk->set_next_event = arch_timer_set_next_event_virt;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000271 break;
272 case PHYS_SECURE_PPI:
273 case PHYS_NONSECURE_PPI:
274 case HYP_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530275 clk->set_state_shutdown = arch_timer_shutdown_phys;
Stephen Boyd22006992013-07-18 16:59:32 -0700276 clk->set_next_event = arch_timer_set_next_event_phys;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000277 break;
278 default:
279 BUG();
Stephen Boyd22006992013-07-18 16:59:32 -0700280 }
281 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800282 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700283 clk->name = "arch_mem_timer";
284 clk->rating = 400;
285 clk->cpumask = cpu_all_mask;
286 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530287 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700288 clk->set_next_event =
289 arch_timer_set_next_event_virt_mem;
290 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530291 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700292 clk->set_next_event =
293 arch_timer_set_next_event_phys_mem;
294 }
295 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000296
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530297 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000298
Stephen Boyd22006992013-07-18 16:59:32 -0700299 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
300}
301
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200302static void arch_timer_evtstrm_enable(int divider)
303{
304 u32 cntkctl = arch_timer_get_cntkctl();
305
306 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
307 /* Set the divider and enable virtual event stream */
308 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
309 | ARCH_TIMER_VIRT_EVT_EN;
310 arch_timer_set_cntkctl(cntkctl);
311 elf_hwcap |= HWCAP_EVTSTRM;
312#ifdef CONFIG_COMPAT
313 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
314#endif
315}
316
Will Deacon037f6372013-08-23 15:32:29 +0100317static void arch_timer_configure_evtstream(void)
318{
319 int evt_stream_div, pos;
320
321 /* Find the closest power of two to the divisor */
322 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
323 pos = fls(evt_stream_div);
324 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
325 pos--;
326 /* enable event stream */
327 arch_timer_evtstrm_enable(min(pos, 15));
328}
329
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200330static void arch_counter_set_user_access(void)
331{
332 u32 cntkctl = arch_timer_get_cntkctl();
333
334 /* Disable user access to the timers and the physical counter */
335 /* Also disable virtual event stream */
336 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
337 | ARCH_TIMER_USR_VT_ACCESS_EN
338 | ARCH_TIMER_VIRT_EVT_EN
339 | ARCH_TIMER_USR_PCT_ACCESS_EN);
340
341 /* Enable user access to the virtual counter */
342 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
343
344 arch_timer_set_cntkctl(cntkctl);
345}
346
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000347static bool arch_timer_has_nonsecure_ppi(void)
348{
349 return (arch_timer_uses_ppi == PHYS_SECURE_PPI &&
350 arch_timer_ppi[PHYS_NONSECURE_PPI]);
351}
352
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400353static int arch_timer_setup(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000354{
Stephen Boyd22006992013-07-18 16:59:32 -0700355 __arch_timer_setup(ARCH_CP15_TIMER, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000356
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000357 enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], 0);
358
359 if (arch_timer_has_nonsecure_ppi())
360 enable_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI], 0);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000361
362 arch_counter_set_user_access();
Will Deacon037f6372013-08-23 15:32:29 +0100363 if (IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM))
364 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000365
366 return 0;
367}
368
Stephen Boyd22006992013-07-18 16:59:32 -0700369static void
370arch_timer_detect_rate(void __iomem *cntbase, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000371{
Stephen Boyd22006992013-07-18 16:59:32 -0700372 /* Who has more than one independent system counter? */
373 if (arch_timer_rate)
374 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000375
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000376 /*
377 * Try to determine the frequency from the device tree or CNTFRQ,
378 * if ACPI is enabled, get the frequency from CNTFRQ ONLY.
379 */
380 if (!acpi_disabled ||
381 of_property_read_u32(np, "clock-frequency", &arch_timer_rate)) {
Stephen Boyd22006992013-07-18 16:59:32 -0700382 if (cntbase)
383 arch_timer_rate = readl_relaxed(cntbase + CNTFRQ);
384 else
385 arch_timer_rate = arch_timer_get_cntfrq();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000386 }
387
Stephen Boyd22006992013-07-18 16:59:32 -0700388 /* Check the timer frequency. */
389 if (arch_timer_rate == 0)
390 pr_warn("Architected timer frequency not available\n");
391}
392
393static void arch_timer_banner(unsigned type)
394{
395 pr_info("Architected %s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
396 type & ARCH_CP15_TIMER ? "cp15" : "",
397 type == (ARCH_CP15_TIMER | ARCH_MEM_TIMER) ? " and " : "",
398 type & ARCH_MEM_TIMER ? "mmio" : "",
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000399 (unsigned long)arch_timer_rate / 1000000,
400 (unsigned long)(arch_timer_rate / 10000) % 100,
Stephen Boyd22006992013-07-18 16:59:32 -0700401 type & ARCH_CP15_TIMER ?
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000402 (arch_timer_uses_ppi == VIRT_PPI) ? "virt" : "phys" :
Stephen Boyd22006992013-07-18 16:59:32 -0700403 "",
404 type == (ARCH_CP15_TIMER | ARCH_MEM_TIMER) ? "/" : "",
405 type & ARCH_MEM_TIMER ?
406 arch_timer_mem_use_virtual ? "virt" : "phys" :
407 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000408}
409
410u32 arch_timer_get_rate(void)
411{
412 return arch_timer_rate;
413}
414
Stephen Boyd22006992013-07-18 16:59:32 -0700415static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000416{
Stephen Boyd22006992013-07-18 16:59:32 -0700417 u32 vct_lo, vct_hi, tmp_hi;
418
419 do {
420 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
421 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
422 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
423 } while (vct_hi != tmp_hi);
424
425 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000426}
427
Stephen Boyd22006992013-07-18 16:59:32 -0700428/*
429 * Default to cp15 based access because arm64 uses this function for
430 * sched_clock() before DT is probed and the cp15 method is guaranteed
431 * to exist on arm64. arm doesn't use this before DT is probed so even
432 * if we don't have the cp15 accessors we won't have a problem.
433 */
434u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
435
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000436static cycle_t arch_counter_read(struct clocksource *cs)
437{
Stephen Boyd22006992013-07-18 16:59:32 -0700438 return arch_timer_read_counter();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000439}
440
441static cycle_t arch_counter_read_cc(const struct cyclecounter *cc)
442{
Stephen Boyd22006992013-07-18 16:59:32 -0700443 return arch_timer_read_counter();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000444}
445
446static struct clocksource clocksource_counter = {
447 .name = "arch_sys_counter",
448 .rating = 400,
449 .read = arch_counter_read,
450 .mask = CLOCKSOURCE_MASK(56),
Stephen Boyd4fbcdc82013-09-27 13:13:12 -0700451 .flags = CLOCK_SOURCE_IS_CONTINUOUS | CLOCK_SOURCE_SUSPEND_NONSTOP,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000452};
453
454static struct cyclecounter cyclecounter = {
455 .read = arch_counter_read_cc,
456 .mask = CLOCKSOURCE_MASK(56),
457};
458
459static struct timecounter timecounter;
460
461struct timecounter *arch_timer_get_timecounter(void)
462{
463 return &timecounter;
464}
465
Stephen Boyd22006992013-07-18 16:59:32 -0700466static void __init arch_counter_register(unsigned type)
467{
468 u64 start_count;
469
470 /* Register the CP15 based counter if we have one */
Nathan Lynch423bd692014-09-29 01:50:06 +0200471 if (type & ARCH_CP15_TIMER) {
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000472 if (IS_ENABLED(CONFIG_ARM64) || arch_timer_uses_ppi == VIRT_PPI)
Sonny Rao0b46b8a2014-11-23 23:02:44 -0800473 arch_timer_read_counter = arch_counter_get_cntvct;
474 else
475 arch_timer_read_counter = arch_counter_get_cntpct;
Nathan Lynch423bd692014-09-29 01:50:06 +0200476 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700477 arch_timer_read_counter = arch_counter_get_cntvct_mem;
478
Nathan Lynch423bd692014-09-29 01:50:06 +0200479 /* If the clocksource name is "arch_sys_counter" the
480 * VDSO will attempt to read the CP15-based counter.
481 * Ensure this does not happen when CP15-based
482 * counter is not available.
483 */
484 clocksource_counter.name = "arch_mem_counter";
485 }
486
Stephen Boyd22006992013-07-18 16:59:32 -0700487 start_count = arch_timer_read_counter();
488 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
489 cyclecounter.mult = clocksource_counter.mult;
490 cyclecounter.shift = clocksource_counter.shift;
491 timecounter_init(&timecounter, &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +0200492
493 /* 56 bits minimum, so we assume worst case rollover */
494 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -0700495}
496
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400497static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000498{
499 pr_debug("arch_timer_teardown disable IRQ%d cpu #%d\n",
500 clk->irq, smp_processor_id());
501
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000502 disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
503 if (arch_timer_has_nonsecure_ppi())
504 disable_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI]);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000505
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530506 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000507}
508
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400509static int arch_timer_cpu_notify(struct notifier_block *self,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000510 unsigned long action, void *hcpu)
511{
Stephen Boydf31c2f12013-04-17 16:26:18 -0700512 /*
513 * Grab cpu pointer in each case to avoid spurious
514 * preemptible warnings
515 */
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000516 switch (action & ~CPU_TASKS_FROZEN) {
517 case CPU_STARTING:
Stephen Boydf31c2f12013-04-17 16:26:18 -0700518 arch_timer_setup(this_cpu_ptr(arch_timer_evt));
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000519 break;
520 case CPU_DYING:
Stephen Boydf31c2f12013-04-17 16:26:18 -0700521 arch_timer_stop(this_cpu_ptr(arch_timer_evt));
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000522 break;
523 }
524
525 return NOTIFY_OK;
526}
527
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400528static struct notifier_block arch_timer_cpu_nb = {
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000529 .notifier_call = arch_timer_cpu_notify,
530};
531
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100532#ifdef CONFIG_CPU_PM
533static unsigned int saved_cntkctl;
534static int arch_timer_cpu_pm_notify(struct notifier_block *self,
535 unsigned long action, void *hcpu)
536{
537 if (action == CPU_PM_ENTER)
538 saved_cntkctl = arch_timer_get_cntkctl();
539 else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT)
540 arch_timer_set_cntkctl(saved_cntkctl);
541 return NOTIFY_OK;
542}
543
544static struct notifier_block arch_timer_cpu_pm_notifier = {
545 .notifier_call = arch_timer_cpu_pm_notify,
546};
547
548static int __init arch_timer_cpu_pm_init(void)
549{
550 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
551}
552#else
553static int __init arch_timer_cpu_pm_init(void)
554{
555 return 0;
556}
557#endif
558
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000559static int __init arch_timer_register(void)
560{
561 int err;
562 int ppi;
563
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000564 arch_timer_evt = alloc_percpu(struct clock_event_device);
565 if (!arch_timer_evt) {
566 err = -ENOMEM;
567 goto out;
568 }
569
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000570 ppi = arch_timer_ppi[arch_timer_uses_ppi];
571 switch (arch_timer_uses_ppi) {
572 case VIRT_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000573 err = request_percpu_irq(ppi, arch_timer_handler_virt,
574 "arch_timer", arch_timer_evt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000575 break;
576 case PHYS_SECURE_PPI:
577 case PHYS_NONSECURE_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000578 err = request_percpu_irq(ppi, arch_timer_handler_phys,
579 "arch_timer", arch_timer_evt);
580 if (!err && arch_timer_ppi[PHYS_NONSECURE_PPI]) {
581 ppi = arch_timer_ppi[PHYS_NONSECURE_PPI];
582 err = request_percpu_irq(ppi, arch_timer_handler_phys,
583 "arch_timer", arch_timer_evt);
584 if (err)
585 free_percpu_irq(arch_timer_ppi[PHYS_SECURE_PPI],
586 arch_timer_evt);
587 }
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000588 break;
589 case HYP_PPI:
590 err = request_percpu_irq(ppi, arch_timer_handler_phys,
591 "arch_timer", arch_timer_evt);
592 break;
593 default:
594 BUG();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000595 }
596
597 if (err) {
598 pr_err("arch_timer: can't register interrupt %d (%d)\n",
599 ppi, err);
600 goto out_free;
601 }
602
603 err = register_cpu_notifier(&arch_timer_cpu_nb);
604 if (err)
605 goto out_free_irq;
606
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100607 err = arch_timer_cpu_pm_init();
608 if (err)
609 goto out_unreg_notify;
610
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000611 /* Immediately configure the timer on the boot CPU */
612 arch_timer_setup(this_cpu_ptr(arch_timer_evt));
613
614 return 0;
615
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +0100616out_unreg_notify:
617 unregister_cpu_notifier(&arch_timer_cpu_nb);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000618out_free_irq:
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000619 free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
620 if (arch_timer_has_nonsecure_ppi())
621 free_percpu_irq(arch_timer_ppi[PHYS_NONSECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000622 arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000623
624out_free:
625 free_percpu(arch_timer_evt);
626out:
627 return err;
628}
629
Stephen Boyd22006992013-07-18 16:59:32 -0700630static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
631{
632 int ret;
633 irq_handler_t func;
634 struct arch_timer *t;
635
636 t = kzalloc(sizeof(*t), GFP_KERNEL);
637 if (!t)
638 return -ENOMEM;
639
640 t->base = base;
641 t->evt.irq = irq;
642 __arch_timer_setup(ARCH_MEM_TIMER, &t->evt);
643
644 if (arch_timer_mem_use_virtual)
645 func = arch_timer_handler_virt_mem;
646 else
647 func = arch_timer_handler_phys_mem;
648
649 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
650 if (ret) {
651 pr_err("arch_timer: Failed to request mem timer irq\n");
652 kfree(t);
653 }
654
655 return ret;
656}
657
658static const struct of_device_id arch_timer_of_match[] __initconst = {
659 { .compatible = "arm,armv7-timer", },
660 { .compatible = "arm,armv8-timer", },
661 {},
662};
663
664static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
665 { .compatible = "arm,armv7-timer-mem", },
666 {},
667};
668
Sudeep Hollac387f072014-09-29 01:50:05 +0200669static bool __init
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200670arch_timer_needs_probing(int type, const struct of_device_id *matches)
Sudeep Hollac387f072014-09-29 01:50:05 +0200671{
672 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200673 bool needs_probing = false;
Sudeep Hollac387f072014-09-29 01:50:05 +0200674
675 dn = of_find_matching_node(NULL, matches);
Marc Zyngier59aa8962014-10-15 16:06:20 +0100676 if (dn && of_device_is_available(dn) && !(arch_timers_present & type))
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200677 needs_probing = true;
Sudeep Hollac387f072014-09-29 01:50:05 +0200678 of_node_put(dn);
679
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200680 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +0200681}
682
Stephen Boyd22006992013-07-18 16:59:32 -0700683static void __init arch_timer_common_init(void)
684{
685 unsigned mask = ARCH_CP15_TIMER | ARCH_MEM_TIMER;
686
687 /* Wait until both nodes are probed if we have two timers */
688 if ((arch_timers_present & mask) != mask) {
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200689 if (arch_timer_needs_probing(ARCH_MEM_TIMER, arch_timer_mem_of_match))
Stephen Boyd22006992013-07-18 16:59:32 -0700690 return;
Laurent Pinchart566e6df2015-03-31 12:12:22 +0200691 if (arch_timer_needs_probing(ARCH_CP15_TIMER, arch_timer_of_match))
Stephen Boyd22006992013-07-18 16:59:32 -0700692 return;
693 }
694
695 arch_timer_banner(arch_timers_present);
696 arch_counter_register(arch_timers_present);
697 arch_timer_arch_init();
698}
699
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000700static void __init arch_timer_init(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000701{
Doug Anderson65b57322014-10-08 00:33:47 -0700702 /*
Marc Zyngier82668912013-01-10 11:13:07 +0000703 * If HYP mode is available, we know that the physical timer
704 * has been configured to be accessible from PL1. Use it, so
705 * that a guest can use the virtual timer instead.
706 *
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000707 * If no interrupt provided for virtual timer, we'll have to
708 * stick to the physical timer. It'd better be accessible...
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000709 *
710 * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
711 * accesses to CNTP_*_EL1 registers are silently redirected to
712 * their CNTHP_*_EL2 counterparts, and use a different PPI
713 * number.
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000714 */
Marc Zyngier82668912013-01-10 11:13:07 +0000715 if (is_hyp_mode_available() || !arch_timer_ppi[VIRT_PPI]) {
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000716 bool has_ppi;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000717
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000718 if (is_kernel_in_hyp_mode()) {
719 arch_timer_uses_ppi = HYP_PPI;
720 has_ppi = !!arch_timer_ppi[HYP_PPI];
721 } else {
722 arch_timer_uses_ppi = PHYS_SECURE_PPI;
723 has_ppi = (!!arch_timer_ppi[PHYS_SECURE_PPI] ||
724 !!arch_timer_ppi[PHYS_NONSECURE_PPI]);
725 }
726
727 if (!has_ppi) {
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000728 pr_warn("arch_timer: No interrupt available, giving up\n");
Rob Herring0583fe42013-04-10 18:27:51 -0500729 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000730 }
731 }
732
Rob Herring0583fe42013-04-10 18:27:51 -0500733 arch_timer_register();
Stephen Boyd22006992013-07-18 16:59:32 -0700734 arch_timer_common_init();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000735}
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000736
737static void __init arch_timer_of_init(struct device_node *np)
738{
739 int i;
740
741 if (arch_timers_present & ARCH_CP15_TIMER) {
742 pr_warn("arch_timer: multiple nodes in dt, skipping\n");
743 return;
744 }
745
746 arch_timers_present |= ARCH_CP15_TIMER;
747 for (i = PHYS_SECURE_PPI; i < MAX_TIMER_PPI; i++)
748 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
749
750 arch_timer_detect_rate(NULL, np);
751
752 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
753
754 /*
755 * If we cannot rely on firmware initializing the timer registers then
756 * we should use the physical timers instead.
757 */
758 if (IS_ENABLED(CONFIG_ARM) &&
759 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000760 arch_timer_uses_ppi = PHYS_SECURE_PPI;
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000761
762 arch_timer_init();
763}
764CLOCKSOURCE_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
765CLOCKSOURCE_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -0700766
767static void __init arch_timer_mem_init(struct device_node *np)
768{
769 struct device_node *frame, *best_frame = NULL;
770 void __iomem *cntctlbase, *base;
771 unsigned int irq;
772 u32 cnttidr;
773
774 arch_timers_present |= ARCH_MEM_TIMER;
775 cntctlbase = of_iomap(np, 0);
776 if (!cntctlbase) {
777 pr_err("arch_timer: Can't find CNTCTLBase\n");
778 return;
779 }
780
781 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
782 iounmap(cntctlbase);
783
784 /*
785 * Try to find a virtual capable frame. Otherwise fall back to a
786 * physical capable frame.
787 */
788 for_each_available_child_of_node(np, frame) {
789 int n;
790
791 if (of_property_read_u32(frame, "frame-number", &n)) {
792 pr_err("arch_timer: Missing frame-number\n");
793 of_node_put(best_frame);
794 of_node_put(frame);
795 return;
796 }
797
798 if (cnttidr & CNTTIDR_VIRT(n)) {
799 of_node_put(best_frame);
800 best_frame = frame;
801 arch_timer_mem_use_virtual = true;
802 break;
803 }
804 of_node_put(best_frame);
805 best_frame = of_node_get(frame);
806 }
807
808 base = arch_counter_base = of_iomap(best_frame, 0);
809 if (!base) {
810 pr_err("arch_timer: Can't map frame's registers\n");
811 of_node_put(best_frame);
812 return;
813 }
814
815 if (arch_timer_mem_use_virtual)
816 irq = irq_of_parse_and_map(best_frame, 1);
817 else
818 irq = irq_of_parse_and_map(best_frame, 0);
819 of_node_put(best_frame);
820 if (!irq) {
821 pr_err("arch_timer: Frame missing %s irq",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200822 arch_timer_mem_use_virtual ? "virt" : "phys");
Stephen Boyd22006992013-07-18 16:59:32 -0700823 return;
824 }
825
826 arch_timer_detect_rate(base, np);
827 arch_timer_mem_register(base, irq);
828 arch_timer_common_init();
829}
830CLOCKSOURCE_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
831 arch_timer_mem_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000832
833#ifdef CONFIG_ACPI
834static int __init map_generic_timer_interrupt(u32 interrupt, u32 flags)
835{
836 int trigger, polarity;
837
838 if (!interrupt)
839 return 0;
840
841 trigger = (flags & ACPI_GTDT_INTERRUPT_MODE) ? ACPI_EDGE_SENSITIVE
842 : ACPI_LEVEL_SENSITIVE;
843
844 polarity = (flags & ACPI_GTDT_INTERRUPT_POLARITY) ? ACPI_ACTIVE_LOW
845 : ACPI_ACTIVE_HIGH;
846
847 return acpi_register_gsi(NULL, interrupt, trigger, polarity);
848}
849
850/* Initialize per-processor generic timer */
851static int __init arch_timer_acpi_init(struct acpi_table_header *table)
852{
853 struct acpi_table_gtdt *gtdt;
854
855 if (arch_timers_present & ARCH_CP15_TIMER) {
856 pr_warn("arch_timer: already initialized, skipping\n");
857 return -EINVAL;
858 }
859
860 gtdt = container_of(table, struct acpi_table_gtdt, header);
861
862 arch_timers_present |= ARCH_CP15_TIMER;
863
864 arch_timer_ppi[PHYS_SECURE_PPI] =
865 map_generic_timer_interrupt(gtdt->secure_el1_interrupt,
866 gtdt->secure_el1_flags);
867
868 arch_timer_ppi[PHYS_NONSECURE_PPI] =
869 map_generic_timer_interrupt(gtdt->non_secure_el1_interrupt,
870 gtdt->non_secure_el1_flags);
871
872 arch_timer_ppi[VIRT_PPI] =
873 map_generic_timer_interrupt(gtdt->virtual_timer_interrupt,
874 gtdt->virtual_timer_flags);
875
876 arch_timer_ppi[HYP_PPI] =
877 map_generic_timer_interrupt(gtdt->non_secure_el2_interrupt,
878 gtdt->non_secure_el2_flags);
879
880 /* Get the frequency from CNTFRQ */
881 arch_timer_detect_rate(NULL, NULL);
882
883 /* Always-on capability */
884 arch_timer_c3stop = !(gtdt->non_secure_el1_flags & ACPI_GTDT_ALWAYS_ON);
885
886 arch_timer_init();
887 return 0;
888}
Marc Zyngierae281cb2015-09-28 15:49:17 +0100889CLOCKSOURCE_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +0000890#endif