Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * The code contained herein is licensed under the GNU General Public |
| 5 | * License. You may obtain a copy of the GNU General Public License |
| 6 | * Version 2 or later at the following locations: |
| 7 | * |
| 8 | * http://www.opensource.org/licenses/gpl-license.html |
| 9 | * http://www.gnu.org/copyleft/gpl.html |
| 10 | */ |
| 11 | |
| 12 | /include/ "skeleton.dtsi" |
| 13 | |
| 14 | / { |
| 15 | interrupt-parent = <&icoll>; |
| 16 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 17 | aliases { |
| 18 | gpio0 = &gpio0; |
| 19 | gpio1 = &gpio1; |
| 20 | gpio2 = &gpio2; |
| 21 | gpio3 = &gpio3; |
| 22 | gpio4 = &gpio4; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 23 | saif0 = &saif0; |
| 24 | saif1 = &saif1; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 25 | serial0 = &auart0; |
| 26 | serial1 = &auart1; |
| 27 | serial2 = &auart2; |
| 28 | serial3 = &auart3; |
| 29 | serial4 = &auart4; |
Marek Vasut | 8c41d57 | 2012-09-13 13:23:22 +0200 | [diff] [blame] | 30 | ethernet0 = &mac0; |
| 31 | ethernet1 = &mac1; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 32 | }; |
| 33 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 34 | cpus { |
| 35 | cpu@0 { |
| 36 | compatible = "arm,arm926ejs"; |
| 37 | }; |
| 38 | }; |
| 39 | |
| 40 | apb@80000000 { |
| 41 | compatible = "simple-bus"; |
| 42 | #address-cells = <1>; |
| 43 | #size-cells = <1>; |
| 44 | reg = <0x80000000 0x80000>; |
| 45 | ranges; |
| 46 | |
| 47 | apbh@80000000 { |
| 48 | compatible = "simple-bus"; |
| 49 | #address-cells = <1>; |
| 50 | #size-cells = <1>; |
| 51 | reg = <0x80000000 0x3c900>; |
| 52 | ranges; |
| 53 | |
| 54 | icoll: interrupt-controller@80000000 { |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 55 | compatible = "fsl,imx28-icoll", "fsl,icoll"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 56 | interrupt-controller; |
| 57 | #interrupt-cells = <1>; |
| 58 | reg = <0x80000000 0x2000>; |
| 59 | }; |
| 60 | |
| 61 | hsadc@80002000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 62 | reg = <0x80002000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 63 | interrupts = <13 87>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 64 | dmas = <&dma_apbh 12>; |
| 65 | dma-names = "rx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 66 | status = "disabled"; |
| 67 | }; |
| 68 | |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 69 | dma_apbh: dma-apbh@80004000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 70 | compatible = "fsl,imx28-dma-apbh"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 71 | reg = <0x80004000 0x2000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 72 | interrupts = <82 83 84 85 |
| 73 | 88 88 88 88 |
| 74 | 88 88 88 88 |
| 75 | 87 86 0 0>; |
| 76 | interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3", |
| 77 | "gpmi0", "gmpi1", "gpmi2", "gmpi3", |
| 78 | "gpmi4", "gmpi5", "gpmi6", "gmpi7", |
| 79 | "hsadc", "lcdif", "empty", "empty"; |
| 80 | #dma-cells = <1>; |
| 81 | dma-channels = <16>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 82 | clocks = <&clks 25>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 83 | }; |
| 84 | |
| 85 | perfmon@80006000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 86 | reg = <0x80006000 0x800>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 87 | interrupts = <27>; |
| 88 | status = "disabled"; |
| 89 | }; |
| 90 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 91 | gpmi-nand@8000c000 { |
| 92 | compatible = "fsl,imx28-gpmi-nand"; |
| 93 | #address-cells = <1>; |
| 94 | #size-cells = <1>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 95 | reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 96 | reg-names = "gpmi-nand", "bch"; |
| 97 | interrupts = <88>, <41>; |
| 98 | interrupt-names = "gpmi-dma", "bch"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 99 | clocks = <&clks 50>; |
Huang Shijie | b644255 | 2012-10-10 18:27:09 +0800 | [diff] [blame] | 100 | clock-names = "gpmi_io"; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 101 | dmas = <&dma_apbh 4>; |
| 102 | dma-names = "rx-tx"; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 103 | fsl,gpmi-dma-channel = <4>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 104 | status = "disabled"; |
| 105 | }; |
| 106 | |
| 107 | ssp0: ssp@80010000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 108 | #address-cells = <1>; |
| 109 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 110 | reg = <0x80010000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 111 | interrupts = <96 82>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 112 | clocks = <&clks 46>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 113 | dmas = <&dma_apbh 0>; |
| 114 | dma-names = "rx-tx"; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 115 | fsl,ssp-dma-channel = <0>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 116 | status = "disabled"; |
| 117 | }; |
| 118 | |
| 119 | ssp1: ssp@80012000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 120 | #address-cells = <1>; |
| 121 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 122 | reg = <0x80012000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 123 | interrupts = <97 83>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 124 | clocks = <&clks 47>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 125 | dmas = <&dma_apbh 1>; |
| 126 | dma-names = "rx-tx"; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 127 | fsl,ssp-dma-channel = <1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 128 | status = "disabled"; |
| 129 | }; |
| 130 | |
| 131 | ssp2: ssp@80014000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 132 | #address-cells = <1>; |
| 133 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 134 | reg = <0x80014000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 135 | interrupts = <98 84>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 136 | clocks = <&clks 48>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 137 | dmas = <&dma_apbh 2>; |
| 138 | dma-names = "rx-tx"; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 139 | fsl,ssp-dma-channel = <2>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 140 | status = "disabled"; |
| 141 | }; |
| 142 | |
| 143 | ssp3: ssp@80016000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 144 | #address-cells = <1>; |
| 145 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 146 | reg = <0x80016000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 147 | interrupts = <99 85>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 148 | clocks = <&clks 49>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 149 | dmas = <&dma_apbh 3>; |
| 150 | dma-names = "rx-tx"; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 151 | fsl,ssp-dma-channel = <3>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 152 | status = "disabled"; |
| 153 | }; |
| 154 | |
| 155 | pinctrl@80018000 { |
| 156 | #address-cells = <1>; |
| 157 | #size-cells = <0>; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 158 | compatible = "fsl,imx28-pinctrl", "simple-bus"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 159 | reg = <0x80018000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 160 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 161 | gpio0: gpio@0 { |
| 162 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 163 | interrupts = <127>; |
| 164 | gpio-controller; |
| 165 | #gpio-cells = <2>; |
| 166 | interrupt-controller; |
| 167 | #interrupt-cells = <2>; |
| 168 | }; |
| 169 | |
| 170 | gpio1: gpio@1 { |
| 171 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 172 | interrupts = <126>; |
| 173 | gpio-controller; |
| 174 | #gpio-cells = <2>; |
| 175 | interrupt-controller; |
| 176 | #interrupt-cells = <2>; |
| 177 | }; |
| 178 | |
| 179 | gpio2: gpio@2 { |
| 180 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 181 | interrupts = <125>; |
| 182 | gpio-controller; |
| 183 | #gpio-cells = <2>; |
| 184 | interrupt-controller; |
| 185 | #interrupt-cells = <2>; |
| 186 | }; |
| 187 | |
| 188 | gpio3: gpio@3 { |
| 189 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 190 | interrupts = <124>; |
| 191 | gpio-controller; |
| 192 | #gpio-cells = <2>; |
| 193 | interrupt-controller; |
| 194 | #interrupt-cells = <2>; |
| 195 | }; |
| 196 | |
| 197 | gpio4: gpio@4 { |
| 198 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 199 | interrupts = <123>; |
| 200 | gpio-controller; |
| 201 | #gpio-cells = <2>; |
| 202 | interrupt-controller; |
| 203 | #interrupt-cells = <2>; |
| 204 | }; |
| 205 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 206 | duart_pins_a: duart@0 { |
| 207 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 208 | fsl,pinmux-ids = < |
| 209 | 0x3102 /* MX28_PAD_PWM0__DUART_RX */ |
| 210 | 0x3112 /* MX28_PAD_PWM1__DUART_TX */ |
| 211 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 212 | fsl,drive-strength = <0>; |
| 213 | fsl,voltage = <1>; |
| 214 | fsl,pull-up = <0>; |
| 215 | }; |
| 216 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 217 | duart_pins_b: duart@1 { |
| 218 | reg = <1>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 219 | fsl,pinmux-ids = < |
| 220 | 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */ |
| 221 | 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */ |
| 222 | >; |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 223 | fsl,drive-strength = <0>; |
| 224 | fsl,voltage = <1>; |
| 225 | fsl,pull-up = <0>; |
| 226 | }; |
| 227 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 228 | duart_4pins_a: duart-4pins@0 { |
| 229 | reg = <0>; |
| 230 | fsl,pinmux-ids = < |
| 231 | 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */ |
| 232 | 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */ |
| 233 | 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */ |
| 234 | 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */ |
| 235 | >; |
| 236 | fsl,drive-strength = <0>; |
| 237 | fsl,voltage = <1>; |
| 238 | fsl,pull-up = <0>; |
| 239 | }; |
| 240 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 241 | gpmi_pins_a: gpmi-nand@0 { |
| 242 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 243 | fsl,pinmux-ids = < |
| 244 | 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */ |
| 245 | 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */ |
| 246 | 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */ |
| 247 | 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */ |
| 248 | 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */ |
| 249 | 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */ |
| 250 | 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */ |
| 251 | 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */ |
| 252 | 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */ |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 253 | 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */ |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 254 | 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */ |
| 255 | 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */ |
| 256 | 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */ |
| 257 | 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */ |
| 258 | 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */ |
| 259 | >; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 260 | fsl,drive-strength = <0>; |
| 261 | fsl,voltage = <1>; |
| 262 | fsl,pull-up = <0>; |
| 263 | }; |
| 264 | |
| 265 | gpmi_status_cfg: gpmi-status-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 266 | fsl,pinmux-ids = < |
| 267 | 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */ |
| 268 | 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */ |
| 269 | 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */ |
| 270 | >; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 271 | fsl,drive-strength = <2>; |
| 272 | }; |
| 273 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 274 | auart0_pins_a: auart0@0 { |
| 275 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 276 | fsl,pinmux-ids = < |
| 277 | 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */ |
| 278 | 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */ |
| 279 | 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */ |
| 280 | 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */ |
| 281 | >; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 282 | fsl,drive-strength = <0>; |
| 283 | fsl,voltage = <1>; |
| 284 | fsl,pull-up = <0>; |
| 285 | }; |
| 286 | |
Marek Vasut | 8fa62e1 | 2012-07-07 21:21:38 +0800 | [diff] [blame] | 287 | auart0_2pins_a: auart0-2pins@0 { |
| 288 | reg = <0>; |
| 289 | fsl,pinmux-ids = < |
| 290 | 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */ |
| 291 | 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */ |
| 292 | >; |
| 293 | fsl,drive-strength = <0>; |
| 294 | fsl,voltage = <1>; |
| 295 | fsl,pull-up = <0>; |
| 296 | }; |
| 297 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 298 | auart1_pins_a: auart1@0 { |
| 299 | reg = <0>; |
| 300 | fsl,pinmux-ids = < |
| 301 | 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */ |
| 302 | 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */ |
| 303 | 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */ |
| 304 | 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */ |
| 305 | >; |
| 306 | fsl,drive-strength = <0>; |
| 307 | fsl,voltage = <1>; |
| 308 | fsl,pull-up = <0>; |
| 309 | }; |
| 310 | |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 311 | auart1_2pins_a: auart1-2pins@0 { |
| 312 | reg = <0>; |
| 313 | fsl,pinmux-ids = < |
| 314 | 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */ |
| 315 | 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */ |
| 316 | >; |
| 317 | fsl,drive-strength = <0>; |
| 318 | fsl,voltage = <1>; |
| 319 | fsl,pull-up = <0>; |
| 320 | }; |
| 321 | |
| 322 | auart2_2pins_a: auart2-2pins@0 { |
| 323 | reg = <0>; |
| 324 | fsl,pinmux-ids = < |
| 325 | 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */ |
| 326 | 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */ |
| 327 | >; |
| 328 | fsl,drive-strength = <0>; |
| 329 | fsl,voltage = <1>; |
| 330 | fsl,pull-up = <0>; |
| 331 | }; |
| 332 | |
Eric Bénard | f8040cf | 2013-04-08 14:57:31 +0200 | [diff] [blame^] | 333 | auart2_2pins_b: auart2-2pins@1 { |
| 334 | reg = <1>; |
| 335 | fsl,pinmux-ids = < |
| 336 | 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */ |
| 337 | 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */ |
| 338 | >; |
| 339 | fsl,drive-strength = <0>; |
| 340 | fsl,voltage = <1>; |
| 341 | fsl,pull-up = <0>; |
| 342 | }; |
| 343 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 344 | auart3_pins_a: auart3@0 { |
| 345 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 346 | fsl,pinmux-ids = < |
| 347 | 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */ |
| 348 | 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */ |
| 349 | 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */ |
| 350 | 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */ |
| 351 | >; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 352 | fsl,drive-strength = <0>; |
| 353 | fsl,voltage = <1>; |
| 354 | fsl,pull-up = <0>; |
| 355 | }; |
| 356 | |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 357 | auart3_2pins_a: auart3-2pins@0 { |
| 358 | reg = <0>; |
| 359 | fsl,pinmux-ids = < |
| 360 | 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */ |
| 361 | 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */ |
| 362 | >; |
| 363 | fsl,drive-strength = <0>; |
| 364 | fsl,voltage = <1>; |
| 365 | fsl,pull-up = <0>; |
| 366 | }; |
| 367 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 368 | mac0_pins_a: mac0@0 { |
| 369 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 370 | fsl,pinmux-ids = < |
| 371 | 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */ |
| 372 | 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */ |
| 373 | 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */ |
| 374 | 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */ |
| 375 | 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */ |
| 376 | 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */ |
| 377 | 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */ |
| 378 | 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */ |
| 379 | 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */ |
| 380 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 381 | fsl,drive-strength = <1>; |
| 382 | fsl,voltage = <1>; |
| 383 | fsl,pull-up = <1>; |
| 384 | }; |
| 385 | |
| 386 | mac1_pins_a: mac1@0 { |
| 387 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 388 | fsl,pinmux-ids = < |
| 389 | 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */ |
| 390 | 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */ |
| 391 | 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */ |
| 392 | 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */ |
| 393 | 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */ |
| 394 | 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */ |
| 395 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 396 | fsl,drive-strength = <1>; |
| 397 | fsl,voltage = <1>; |
| 398 | fsl,pull-up = <1>; |
| 399 | }; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 400 | |
| 401 | mmc0_8bit_pins_a: mmc0-8bit@0 { |
| 402 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 403 | fsl,pinmux-ids = < |
| 404 | 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */ |
| 405 | 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */ |
| 406 | 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */ |
| 407 | 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */ |
| 408 | 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */ |
| 409 | 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */ |
| 410 | 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */ |
| 411 | 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */ |
| 412 | 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */ |
| 413 | 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */ |
| 414 | 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */ |
| 415 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 416 | fsl,drive-strength = <1>; |
| 417 | fsl,voltage = <1>; |
| 418 | fsl,pull-up = <1>; |
| 419 | }; |
| 420 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 421 | mmc0_4bit_pins_a: mmc0-4bit@0 { |
| 422 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 423 | fsl,pinmux-ids = < |
| 424 | 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */ |
| 425 | 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */ |
| 426 | 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */ |
| 427 | 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */ |
| 428 | 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */ |
| 429 | 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */ |
| 430 | 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */ |
| 431 | >; |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 432 | fsl,drive-strength = <1>; |
| 433 | fsl,voltage = <1>; |
| 434 | fsl,pull-up = <1>; |
| 435 | }; |
| 436 | |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 437 | mmc0_cd_cfg: mmc0-cd-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 438 | fsl,pinmux-ids = < |
| 439 | 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */ |
| 440 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 441 | fsl,pull-up = <0>; |
| 442 | }; |
| 443 | |
| 444 | mmc0_sck_cfg: mmc0-sck-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 445 | fsl,pinmux-ids = < |
| 446 | 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */ |
| 447 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 448 | fsl,drive-strength = <2>; |
| 449 | fsl,pull-up = <0>; |
| 450 | }; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 451 | |
| 452 | i2c0_pins_a: i2c0@0 { |
| 453 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 454 | fsl,pinmux-ids = < |
| 455 | 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */ |
| 456 | 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */ |
| 457 | >; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 458 | fsl,drive-strength = <1>; |
| 459 | fsl,voltage = <1>; |
| 460 | fsl,pull-up = <1>; |
| 461 | }; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 462 | |
Maxime Ripard | 5c697ea | 2012-08-23 10:42:29 +0200 | [diff] [blame] | 463 | i2c0_pins_b: i2c0@1 { |
| 464 | reg = <1>; |
| 465 | fsl,pinmux-ids = < |
| 466 | 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */ |
| 467 | 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */ |
| 468 | >; |
| 469 | fsl,drive-strength = <1>; |
| 470 | fsl,voltage = <1>; |
| 471 | fsl,pull-up = <1>; |
| 472 | }; |
| 473 | |
Maxime Ripard | de7e934 | 2012-08-31 16:00:40 +0200 | [diff] [blame] | 474 | i2c1_pins_a: i2c1@0 { |
| 475 | reg = <0>; |
| 476 | fsl,pinmux-ids = < |
| 477 | 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */ |
| 478 | 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */ |
| 479 | >; |
| 480 | fsl,drive-strength = <1>; |
| 481 | fsl,voltage = <1>; |
| 482 | fsl,pull-up = <1>; |
| 483 | }; |
| 484 | |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 485 | saif0_pins_a: saif0@0 { |
| 486 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 487 | fsl,pinmux-ids = < |
| 488 | 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */ |
| 489 | 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */ |
| 490 | 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */ |
| 491 | 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */ |
| 492 | >; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 493 | fsl,drive-strength = <2>; |
| 494 | fsl,voltage = <1>; |
| 495 | fsl,pull-up = <1>; |
| 496 | }; |
| 497 | |
| 498 | saif1_pins_a: saif1@0 { |
| 499 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 500 | fsl,pinmux-ids = < |
| 501 | 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */ |
| 502 | >; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 503 | fsl,drive-strength = <2>; |
| 504 | fsl,voltage = <1>; |
| 505 | fsl,pull-up = <1>; |
| 506 | }; |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 507 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 508 | pwm0_pins_a: pwm0@0 { |
| 509 | reg = <0>; |
| 510 | fsl,pinmux-ids = < |
| 511 | 0x3100 /* MX28_PAD_PWM0__PWM_0 */ |
| 512 | >; |
| 513 | fsl,drive-strength = <0>; |
| 514 | fsl,voltage = <1>; |
| 515 | fsl,pull-up = <0>; |
| 516 | }; |
| 517 | |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 518 | pwm2_pins_a: pwm2@0 { |
| 519 | reg = <0>; |
| 520 | fsl,pinmux-ids = < |
| 521 | 0x3120 /* MX28_PAD_PWM2__PWM_2 */ |
| 522 | >; |
| 523 | fsl,drive-strength = <0>; |
| 524 | fsl,voltage = <1>; |
| 525 | fsl,pull-up = <0>; |
| 526 | }; |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 527 | |
Julien Boibessot | 2bde51c | 2012-10-27 12:15:46 +0200 | [diff] [blame] | 528 | pwm3_pins_a: pwm3@0 { |
| 529 | reg = <0>; |
| 530 | fsl,pinmux-ids = < |
| 531 | 0x31c0 /* MX28_PAD_PWM3__PWM_3 */ |
| 532 | >; |
| 533 | fsl,drive-strength = <0>; |
| 534 | fsl,voltage = <1>; |
| 535 | fsl,pull-up = <0>; |
| 536 | }; |
| 537 | |
Maxime Ripard | d248620 | 2013-01-25 09:54:06 +0100 | [diff] [blame] | 538 | pwm3_pins_b: pwm3@1 { |
| 539 | reg = <1>; |
| 540 | fsl,pinmux-ids = < |
| 541 | 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */ |
| 542 | >; |
| 543 | fsl,drive-strength = <0>; |
| 544 | fsl,voltage = <1>; |
| 545 | fsl,pull-up = <0>; |
| 546 | }; |
| 547 | |
Maxime Ripard | 2f44211 | 2012-08-23 10:42:30 +0200 | [diff] [blame] | 548 | pwm4_pins_a: pwm4@0 { |
| 549 | reg = <0>; |
| 550 | fsl,pinmux-ids = < |
| 551 | 0x31d0 /* MX28_PAD_PWM4__PWM_4 */ |
| 552 | >; |
| 553 | fsl,drive-strength = <0>; |
| 554 | fsl,voltage = <1>; |
| 555 | fsl,pull-up = <0>; |
| 556 | }; |
| 557 | |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 558 | lcdif_24bit_pins_a: lcdif-24bit@0 { |
| 559 | reg = <0>; |
| 560 | fsl,pinmux-ids = < |
| 561 | 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */ |
| 562 | 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */ |
| 563 | 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */ |
| 564 | 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */ |
| 565 | 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */ |
| 566 | 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */ |
| 567 | 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */ |
| 568 | 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */ |
| 569 | 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */ |
| 570 | 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */ |
| 571 | 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */ |
| 572 | 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */ |
| 573 | 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */ |
| 574 | 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */ |
| 575 | 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */ |
| 576 | 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */ |
| 577 | 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */ |
| 578 | 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */ |
| 579 | 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */ |
| 580 | 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */ |
| 581 | 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */ |
| 582 | 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */ |
| 583 | 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */ |
| 584 | 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */ |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 585 | >; |
| 586 | fsl,drive-strength = <0>; |
| 587 | fsl,voltage = <1>; |
| 588 | fsl,pull-up = <0>; |
| 589 | }; |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 590 | |
Gwenhael Goavec-Merou | 4ced2a4 | 2012-11-01 17:50:59 +0100 | [diff] [blame] | 591 | lcdif_16bit_pins_a: lcdif-16bit@0 { |
| 592 | reg = <0>; |
| 593 | fsl,pinmux-ids = < |
| 594 | 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */ |
| 595 | 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */ |
| 596 | 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */ |
| 597 | 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */ |
| 598 | 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */ |
| 599 | 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */ |
| 600 | 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */ |
| 601 | 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */ |
| 602 | 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */ |
| 603 | 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */ |
| 604 | 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */ |
| 605 | 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */ |
| 606 | 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */ |
| 607 | 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */ |
| 608 | 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */ |
| 609 | 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */ |
| 610 | >; |
| 611 | fsl,drive-strength = <0>; |
| 612 | fsl,voltage = <1>; |
| 613 | fsl,pull-up = <0>; |
| 614 | }; |
| 615 | |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 616 | can0_pins_a: can0@0 { |
| 617 | reg = <0>; |
| 618 | fsl,pinmux-ids = < |
| 619 | 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */ |
| 620 | 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */ |
| 621 | >; |
| 622 | fsl,drive-strength = <0>; |
| 623 | fsl,voltage = <1>; |
| 624 | fsl,pull-up = <0>; |
| 625 | }; |
| 626 | |
| 627 | can1_pins_a: can1@0 { |
| 628 | reg = <0>; |
| 629 | fsl,pinmux-ids = < |
| 630 | 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */ |
| 631 | 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */ |
| 632 | >; |
| 633 | fsl,drive-strength = <0>; |
| 634 | fsl,voltage = <1>; |
| 635 | fsl,pull-up = <0>; |
| 636 | }; |
Marek Vasut | 7f12221 | 2012-08-25 01:51:37 +0200 | [diff] [blame] | 637 | |
| 638 | spi2_pins_a: spi2@0 { |
| 639 | reg = <0>; |
| 640 | fsl,pinmux-ids = < |
| 641 | 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */ |
| 642 | 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */ |
| 643 | 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */ |
| 644 | 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */ |
| 645 | >; |
| 646 | fsl,drive-strength = <1>; |
| 647 | fsl,voltage = <1>; |
| 648 | fsl,pull-up = <1>; |
| 649 | }; |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 650 | |
| 651 | usbphy0_pins_a: usbphy0@0 { |
| 652 | reg = <0>; |
| 653 | fsl,pinmux-ids = < |
| 654 | 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */ |
| 655 | >; |
| 656 | fsl,drive-strength = <2>; |
| 657 | fsl,voltage = <1>; |
| 658 | fsl,pull-up = <0>; |
| 659 | }; |
| 660 | |
| 661 | usbphy0_pins_b: usbphy0@1 { |
| 662 | reg = <1>; |
| 663 | fsl,pinmux-ids = < |
| 664 | 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */ |
| 665 | >; |
| 666 | fsl,drive-strength = <2>; |
| 667 | fsl,voltage = <1>; |
| 668 | fsl,pull-up = <0>; |
| 669 | }; |
| 670 | |
| 671 | usbphy1_pins_a: usbphy1@0 { |
| 672 | reg = <0>; |
| 673 | fsl,pinmux-ids = < |
| 674 | 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */ |
| 675 | >; |
| 676 | fsl,drive-strength = <2>; |
| 677 | fsl,voltage = <1>; |
| 678 | fsl,pull-up = <0>; |
| 679 | }; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 680 | }; |
| 681 | |
| 682 | digctl@8001c000 { |
Fabio Estevam | 115581c | 2013-06-04 10:18:44 -0300 | [diff] [blame] | 683 | compatible = "fsl,imx28-digctl", "fsl,imx23-digctl"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 684 | reg = <0x8001c000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 685 | interrupts = <89>; |
| 686 | status = "disabled"; |
| 687 | }; |
| 688 | |
| 689 | etm@80022000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 690 | reg = <0x80022000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 691 | status = "disabled"; |
| 692 | }; |
| 693 | |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 694 | dma_apbx: dma-apbx@80024000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 695 | compatible = "fsl,imx28-dma-apbx"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 696 | reg = <0x80024000 0x2000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 697 | interrupts = <78 79 66 0 |
| 698 | 80 81 68 69 |
| 699 | 70 71 72 73 |
| 700 | 74 75 76 77>; |
| 701 | interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty", |
| 702 | "saif0", "saif1", "i2c0", "i2c1", |
| 703 | "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx", |
| 704 | "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx"; |
| 705 | #dma-cells = <1>; |
| 706 | dma-channels = <16>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 707 | clocks = <&clks 26>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 708 | }; |
| 709 | |
| 710 | dcp@80028000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 711 | reg = <0x80028000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 712 | interrupts = <52 53 54>; |
| 713 | status = "disabled"; |
| 714 | }; |
| 715 | |
| 716 | pxp@8002a000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 717 | reg = <0x8002a000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 718 | interrupts = <39>; |
| 719 | status = "disabled"; |
| 720 | }; |
| 721 | |
| 722 | ocotp@8002c000 { |
Shawn Guo | 69d75a0 | 2013-03-29 09:59:28 +0800 | [diff] [blame] | 723 | compatible = "fsl,ocotp"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 724 | reg = <0x8002c000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 725 | status = "disabled"; |
| 726 | }; |
| 727 | |
| 728 | axi-ahb@8002e000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 729 | reg = <0x8002e000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 730 | status = "disabled"; |
| 731 | }; |
| 732 | |
| 733 | lcdif@80030000 { |
Shawn Guo | a915ee4 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 734 | compatible = "fsl,imx28-lcdif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 735 | reg = <0x80030000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 736 | interrupts = <38 86>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 737 | clocks = <&clks 55>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 738 | dmas = <&dma_apbh 13>; |
| 739 | dma-names = "rx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 740 | status = "disabled"; |
| 741 | }; |
| 742 | |
| 743 | can0: can@80032000 { |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 744 | compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 745 | reg = <0x80032000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 746 | interrupts = <8>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 747 | clocks = <&clks 58>, <&clks 58>; |
| 748 | clock-names = "ipg", "per"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 749 | status = "disabled"; |
| 750 | }; |
| 751 | |
| 752 | can1: can@80034000 { |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 753 | compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 754 | reg = <0x80034000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 755 | interrupts = <9>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 756 | clocks = <&clks 59>, <&clks 59>; |
| 757 | clock-names = "ipg", "per"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 758 | status = "disabled"; |
| 759 | }; |
| 760 | |
| 761 | simdbg@8003c000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 762 | reg = <0x8003c000 0x200>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 763 | status = "disabled"; |
| 764 | }; |
| 765 | |
| 766 | simgpmisel@8003c200 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 767 | reg = <0x8003c200 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 768 | status = "disabled"; |
| 769 | }; |
| 770 | |
| 771 | simsspsel@8003c300 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 772 | reg = <0x8003c300 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 773 | status = "disabled"; |
| 774 | }; |
| 775 | |
| 776 | simmemsel@8003c400 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 777 | reg = <0x8003c400 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 778 | status = "disabled"; |
| 779 | }; |
| 780 | |
| 781 | gpiomon@8003c500 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 782 | reg = <0x8003c500 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 783 | status = "disabled"; |
| 784 | }; |
| 785 | |
| 786 | simenet@8003c700 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 787 | reg = <0x8003c700 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 788 | status = "disabled"; |
| 789 | }; |
| 790 | |
| 791 | armjtag@8003c800 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 792 | reg = <0x8003c800 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 793 | status = "disabled"; |
| 794 | }; |
| 795 | }; |
| 796 | |
| 797 | apbx@80040000 { |
| 798 | compatible = "simple-bus"; |
| 799 | #address-cells = <1>; |
| 800 | #size-cells = <1>; |
| 801 | reg = <0x80040000 0x40000>; |
| 802 | ranges; |
| 803 | |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 804 | clks: clkctrl@80040000 { |
Shawn Guo | 8f7cf88 | 2013-03-29 09:33:09 +0800 | [diff] [blame] | 805 | compatible = "fsl,imx28-clkctrl", "fsl,clkctrl"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 806 | reg = <0x80040000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 807 | #clock-cells = <1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 808 | }; |
| 809 | |
| 810 | saif0: saif@80042000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 811 | compatible = "fsl,imx28-saif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 812 | reg = <0x80042000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 813 | interrupts = <59 80>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 814 | clocks = <&clks 53>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 815 | dmas = <&dma_apbx 4>; |
| 816 | dma-names = "rx-tx"; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 817 | fsl,saif-dma-channel = <4>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 818 | status = "disabled"; |
| 819 | }; |
| 820 | |
| 821 | power@80044000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 822 | reg = <0x80044000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 823 | status = "disabled"; |
| 824 | }; |
| 825 | |
| 826 | saif1: saif@80046000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 827 | compatible = "fsl,imx28-saif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 828 | reg = <0x80046000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 829 | interrupts = <58 81>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 830 | clocks = <&clks 54>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 831 | dmas = <&dma_apbx 5>; |
| 832 | dma-names = "rx-tx"; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 833 | fsl,saif-dma-channel = <5>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 834 | status = "disabled"; |
| 835 | }; |
| 836 | |
| 837 | lradc@80050000 { |
Marek Vasut | aef3510 | 2012-08-17 10:42:52 +0800 | [diff] [blame] | 838 | compatible = "fsl,imx28-lradc"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 839 | reg = <0x80050000 0x2000>; |
Marek Vasut | aef3510 | 2012-08-17 10:42:52 +0800 | [diff] [blame] | 840 | interrupts = <10 14 15 16 17 18 19 |
| 841 | 20 21 22 23 24 25>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 842 | status = "disabled"; |
| 843 | }; |
| 844 | |
| 845 | spdif@80054000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 846 | reg = <0x80054000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 847 | interrupts = <45 66>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 848 | dmas = <&dma_apbx 2>; |
| 849 | dma-names = "tx"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 850 | status = "disabled"; |
| 851 | }; |
| 852 | |
| 853 | rtc@80056000 { |
Shawn Guo | f98c990 | 2012-06-28 11:45:05 +0800 | [diff] [blame] | 854 | compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 855 | reg = <0x80056000 0x2000>; |
Shawn Guo | f98c990 | 2012-06-28 11:45:05 +0800 | [diff] [blame] | 856 | interrupts = <29>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 857 | }; |
| 858 | |
| 859 | i2c0: i2c@80058000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 860 | #address-cells = <1>; |
| 861 | #size-cells = <0>; |
| 862 | compatible = "fsl,imx28-i2c"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 863 | reg = <0x80058000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 864 | interrupts = <111 68>; |
Marek Vasut | cd4f2d4 | 2012-07-09 18:22:53 +0200 | [diff] [blame] | 865 | clock-frequency = <100000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 866 | dmas = <&dma_apbx 6>; |
| 867 | dma-names = "rx-tx"; |
Marek Vasut | 62885f5 | 2012-08-24 05:44:31 +0200 | [diff] [blame] | 868 | fsl,i2c-dma-channel = <6>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 869 | status = "disabled"; |
| 870 | }; |
| 871 | |
| 872 | i2c1: i2c@8005a000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 873 | #address-cells = <1>; |
| 874 | #size-cells = <0>; |
| 875 | compatible = "fsl,imx28-i2c"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 876 | reg = <0x8005a000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 877 | interrupts = <110 69>; |
Marek Vasut | cd4f2d4 | 2012-07-09 18:22:53 +0200 | [diff] [blame] | 878 | clock-frequency = <100000>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 879 | dmas = <&dma_apbx 7>; |
| 880 | dma-names = "rx-tx"; |
Marek Vasut | 62885f5 | 2012-08-24 05:44:31 +0200 | [diff] [blame] | 881 | fsl,i2c-dma-channel = <7>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 882 | status = "disabled"; |
| 883 | }; |
| 884 | |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 885 | pwm: pwm@80064000 { |
| 886 | compatible = "fsl,imx28-pwm", "fsl,imx23-pwm"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 887 | reg = <0x80064000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 888 | clocks = <&clks 44>; |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 889 | #pwm-cells = <2>; |
| 890 | fsl,pwm-number = <8>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 891 | status = "disabled"; |
| 892 | }; |
| 893 | |
| 894 | timrot@80068000 { |
Shawn Guo | eeca6e6 | 2012-08-20 08:51:45 +0800 | [diff] [blame] | 895 | compatible = "fsl,imx28-timrot", "fsl,timrot"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 896 | reg = <0x80068000 0x2000>; |
Shawn Guo | eeca6e6 | 2012-08-20 08:51:45 +0800 | [diff] [blame] | 897 | interrupts = <48 49 50 51>; |
Shawn Guo | 2efb950 | 2013-03-25 22:57:14 +0800 | [diff] [blame] | 898 | clocks = <&clks 26>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 899 | }; |
| 900 | |
| 901 | auart0: serial@8006a000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 902 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 903 | reg = <0x8006a000 0x2000>; |
| 904 | interrupts = <112 70 71>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 905 | dmas = <&dma_apbx 8>, <&dma_apbx 9>; |
| 906 | dma-names = "rx", "tx"; |
Huang Shijie | 77a807d | 2012-11-16 16:03:54 +0800 | [diff] [blame] | 907 | fsl,auart-dma-channel = <8 9>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 908 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 909 | status = "disabled"; |
| 910 | }; |
| 911 | |
| 912 | auart1: serial@8006c000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 913 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 914 | reg = <0x8006c000 0x2000>; |
| 915 | interrupts = <113 72 73>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 916 | dmas = <&dma_apbx 10>, <&dma_apbx 11>; |
| 917 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 918 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 919 | status = "disabled"; |
| 920 | }; |
| 921 | |
| 922 | auart2: serial@8006e000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 923 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 924 | reg = <0x8006e000 0x2000>; |
| 925 | interrupts = <114 74 75>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 926 | dmas = <&dma_apbx 12>, <&dma_apbx 13>; |
| 927 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 928 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 929 | status = "disabled"; |
| 930 | }; |
| 931 | |
| 932 | auart3: serial@80070000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 933 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 934 | reg = <0x80070000 0x2000>; |
| 935 | interrupts = <115 76 77>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 936 | dmas = <&dma_apbx 14>, <&dma_apbx 15>; |
| 937 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 938 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 939 | status = "disabled"; |
| 940 | }; |
| 941 | |
| 942 | auart4: serial@80072000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 943 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 944 | reg = <0x80072000 0x2000>; |
| 945 | interrupts = <116 78 79>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 946 | dmas = <&dma_apbx 0>, <&dma_apbx 1>; |
| 947 | dma-names = "rx", "tx"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 948 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 949 | status = "disabled"; |
| 950 | }; |
| 951 | |
| 952 | duart: serial@80074000 { |
| 953 | compatible = "arm,pl011", "arm,primecell"; |
| 954 | reg = <0x80074000 0x1000>; |
| 955 | interrupts = <47>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 956 | clocks = <&clks 45>, <&clks 26>; |
| 957 | clock-names = "uart", "apb_pclk"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 958 | status = "disabled"; |
| 959 | }; |
| 960 | |
| 961 | usbphy0: usbphy@8007c000 { |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 962 | compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 963 | reg = <0x8007c000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 964 | clocks = <&clks 62>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 965 | status = "disabled"; |
| 966 | }; |
| 967 | |
| 968 | usbphy1: usbphy@8007e000 { |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 969 | compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 970 | reg = <0x8007e000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 971 | clocks = <&clks 63>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 972 | status = "disabled"; |
| 973 | }; |
| 974 | }; |
| 975 | }; |
| 976 | |
| 977 | ahb@80080000 { |
| 978 | compatible = "simple-bus"; |
| 979 | #address-cells = <1>; |
| 980 | #size-cells = <1>; |
| 981 | reg = <0x80080000 0x80000>; |
| 982 | ranges; |
| 983 | |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 984 | usb0: usb@80080000 { |
| 985 | compatible = "fsl,imx28-usb", "fsl,imx27-usb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 986 | reg = <0x80080000 0x10000>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 987 | interrupts = <93>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 988 | clocks = <&clks 60>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 989 | fsl,usbphy = <&usbphy0>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 990 | status = "disabled"; |
| 991 | }; |
| 992 | |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 993 | usb1: usb@80090000 { |
| 994 | compatible = "fsl,imx28-usb", "fsl,imx27-usb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 995 | reg = <0x80090000 0x10000>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 996 | interrupts = <92>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 997 | clocks = <&clks 61>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 998 | fsl,usbphy = <&usbphy1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 999 | status = "disabled"; |
| 1000 | }; |
| 1001 | |
| 1002 | dflpt@800c0000 { |
| 1003 | reg = <0x800c0000 0x10000>; |
| 1004 | status = "disabled"; |
| 1005 | }; |
| 1006 | |
| 1007 | mac0: ethernet@800f0000 { |
| 1008 | compatible = "fsl,imx28-fec"; |
| 1009 | reg = <0x800f0000 0x4000>; |
| 1010 | interrupts = <101>; |
Wolfram Sang | f231a9f | 2013-01-29 15:46:12 +0100 | [diff] [blame] | 1011 | clocks = <&clks 57>, <&clks 57>, <&clks 64>; |
| 1012 | clock-names = "ipg", "ahb", "enet_out"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1013 | status = "disabled"; |
| 1014 | }; |
| 1015 | |
| 1016 | mac1: ethernet@800f4000 { |
| 1017 | compatible = "fsl,imx28-fec"; |
| 1018 | reg = <0x800f4000 0x4000>; |
| 1019 | interrupts = <102>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 1020 | clocks = <&clks 57>, <&clks 57>; |
| 1021 | clock-names = "ipg", "ahb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1022 | status = "disabled"; |
| 1023 | }; |
| 1024 | |
| 1025 | switch@800f8000 { |
| 1026 | reg = <0x800f8000 0x8000>; |
| 1027 | status = "disabled"; |
| 1028 | }; |
| 1029 | |
| 1030 | }; |
| 1031 | }; |