blob: 7eef6e11d9acd971cd25954e08a87930be75fd59 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include "drmP.h"
30#include "drm.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include "drm_crtc_helper.h"
Dave Airlie785b93e2009-08-28 15:46:53 +100032#include "drm_fb_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drm.h"
35#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Eric Anholt63ee41d2010-12-20 18:40:06 -080037#include "../../../platform/x86/intel_ips.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060038#include <linux/pci.h>
Dave Airlie28d52042009-09-21 14:33:58 +100039#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080040#include <linux/acpi.h>
41#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100042#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010044#include <acpi/video.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Chris Wilson4cbf74c2011-02-25 22:26:23 +000046static void i915_write_hws_pga(struct drm_device *dev)
47{
48 drm_i915_private_t *dev_priv = dev->dev_private;
49 u32 addr;
50
51 addr = dev_priv->status_page_dmah->busaddr;
52 if (INTEL_INFO(dev)->gen >= 4)
53 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
54 I915_WRITE(HWS_PGA, addr);
55}
56
Keith Packard398c9cb2008-07-30 13:03:43 -070057/**
58 * Sets up the hardware status page for devices that need a physical address
59 * in the register.
60 */
Eric Anholt3043c602008-10-02 12:24:47 -070061static int i915_init_phys_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -070062{
63 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000064
Keith Packard398c9cb2008-07-30 13:03:43 -070065 /* Program Hardware Status Page */
66 dev_priv->status_page_dmah =
Zhenyu Wange6be8d92010-01-05 11:25:05 +080067 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
Keith Packard398c9cb2008-07-30 13:03:43 -070068
69 if (!dev_priv->status_page_dmah) {
70 DRM_ERROR("Can not allocate hardware status page\n");
71 return -ENOMEM;
72 }
Keith Packard398c9cb2008-07-30 13:03:43 -070073
Keith Packardf3234702011-07-22 10:44:39 -070074 memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
75 0, PAGE_SIZE);
Keith Packard398c9cb2008-07-30 13:03:43 -070076
Chris Wilson4cbf74c2011-02-25 22:26:23 +000077 i915_write_hws_pga(dev);
Zhenyu Wang9b974cc2010-01-05 11:25:06 +080078
Zhao Yakui8a4c47f2009-07-20 13:48:04 +080079 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Keith Packard398c9cb2008-07-30 13:03:43 -070080 return 0;
81}
82
83/**
84 * Frees the hardware status page, whether it's a physical address or a virtual
85 * address set up by the X Server.
86 */
Eric Anholt3043c602008-10-02 12:24:47 -070087static void i915_free_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -070088{
89 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 struct intel_ring_buffer *ring = LP_RING(dev_priv);
91
Keith Packard398c9cb2008-07-30 13:03:43 -070092 if (dev_priv->status_page_dmah) {
93 drm_pci_free(dev, dev_priv->status_page_dmah);
94 dev_priv->status_page_dmah = NULL;
95 }
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 if (ring->status_page.gfx_addr) {
98 ring->status_page.gfx_addr = 0;
Keith Packard398c9cb2008-07-30 13:03:43 -070099 drm_core_ioremapfree(&dev_priv->hws_map, dev);
100 }
101
102 /* Need to rewrite hardware status page */
103 I915_WRITE(HWS_PGA, 0x1ffff000);
104}
105
Dave Airlie84b1fd12007-07-11 15:53:27 +1000106void i915_kernel_lost_context(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107{
108 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000109 struct drm_i915_master_private *master_priv;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000110 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112 /*
113 * We should never lose context on the ring with modesetting
114 * as we don't expose it to userspace
115 */
116 if (drm_core_check_feature(dev, DRIVER_MODESET))
117 return;
118
Chris Wilson8168bd42010-11-11 17:54:52 +0000119 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
120 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 ring->space = ring->head - (ring->tail + 8);
122 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800123 ring->space += ring->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Dave Airlie7c1c2872008-11-28 14:22:24 +1000125 if (!dev->primary->master)
126 return;
127
128 master_priv = dev->primary->master->driver_priv;
129 if (ring->head == ring->tail && master_priv->sarea_priv)
130 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131}
132
Dave Airlie84b1fd12007-07-11 15:53:27 +1000133static int i915_dma_cleanup(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000135 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000136 int i;
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 /* Make sure interrupts are disabled here because the uninstall ioctl
139 * may not have been called from userspace and after dev_private
140 * is freed, it's too late.
141 */
Eric Anholted4cb412008-07-29 12:10:39 -0700142 if (dev->irq_enabled)
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000143 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200145 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000146 for (i = 0; i < I915_NUM_RINGS; i++)
147 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200148 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Keith Packard398c9cb2008-07-30 13:03:43 -0700150 /* Clear the HWS virtual address at teardown */
151 if (I915_NEED_GFX_HWS(dev))
152 i915_free_hws(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 return 0;
155}
156
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000157static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000159 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000160 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Chris Wilsone8616b62011-01-20 09:57:11 +0000161 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Dave Airlie3a03ac12009-01-11 09:03:49 +1000163 master_priv->sarea = drm_getsarea(dev);
164 if (master_priv->sarea) {
165 master_priv->sarea_priv = (drm_i915_sarea_t *)
166 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
167 } else {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800168 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
Dave Airlie3a03ac12009-01-11 09:03:49 +1000169 }
170
Eric Anholt673a3942008-07-30 12:06:12 -0700171 if (init->ring_size != 0) {
Chris Wilsone8616b62011-01-20 09:57:11 +0000172 if (LP_RING(dev_priv)->obj != NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -0700173 i915_dma_cleanup(dev);
174 DRM_ERROR("Client tried to initialize ringbuffer in "
175 "GEM mode\n");
176 return -EINVAL;
177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Chris Wilsone8616b62011-01-20 09:57:11 +0000179 ret = intel_render_ring_init_dri(dev,
180 init->ring_start,
181 init->ring_size);
182 if (ret) {
Eric Anholt673a3942008-07-30 12:06:12 -0700183 i915_dma_cleanup(dev);
Chris Wilsone8616b62011-01-20 09:57:11 +0000184 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 }
187
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000188 dev_priv->cpp = init->cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 dev_priv->back_offset = init->back_offset;
190 dev_priv->front_offset = init->front_offset;
191 dev_priv->current_page = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000192 if (master_priv->sarea_priv)
193 master_priv->sarea_priv->pf_current_page = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 /* Allow hardware batchbuffers unless told otherwise.
196 */
197 dev_priv->allow_batchbuffer = 1;
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 return 0;
200}
201
Dave Airlie84b1fd12007-07-11 15:53:27 +1000202static int i915_dma_resume(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000205 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800207 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800209 if (ring->map.handle == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 DRM_ERROR("can not ioremap virtual address for"
211 " ring buffer\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000212 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 }
214
215 /* Program Hardware Status Page */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800216 if (!ring->status_page.page_addr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 DRM_ERROR("Can not find hardware status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000218 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 }
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800220 DRM_DEBUG_DRIVER("hw status page @ %p\n",
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800221 ring->status_page.page_addr);
222 if (ring->status_page.gfx_addr != 0)
Chris Wilson78501ea2010-10-27 12:18:21 +0100223 intel_ring_setup_status_page(ring);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000224 else
Chris Wilson4cbf74c2011-02-25 22:26:23 +0000225 i915_write_hws_pga(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800226
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800227 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229 return 0;
230}
231
Eric Anholtc153f452007-09-03 12:06:45 +1000232static int i915_dma_init(struct drm_device *dev, void *data,
233 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234{
Eric Anholtc153f452007-09-03 12:06:45 +1000235 drm_i915_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 int retcode = 0;
237
Eric Anholtc153f452007-09-03 12:06:45 +1000238 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 case I915_INIT_DMA:
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000240 retcode = i915_initialize(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 break;
242 case I915_CLEANUP_DMA:
243 retcode = i915_dma_cleanup(dev);
244 break;
245 case I915_RESUME_DMA:
Dave Airlie0d6aa602006-01-02 20:14:23 +1100246 retcode = i915_dma_resume(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 break;
248 default:
Eric Anholt20caafa2007-08-25 19:22:43 +1000249 retcode = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 break;
251 }
252
253 return retcode;
254}
255
256/* Implement basically the same security restrictions as hardware does
257 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
258 *
259 * Most of the calculations below involve calculating the size of a
260 * particular instruction. It's important to get the size right as
261 * that tells us where the next instruction to check is. Any illegal
262 * instruction detected will be given a size of zero, which is a
263 * signal to abort the rest of the buffer.
264 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100265static int validate_cmd(int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
267 switch (((cmd >> 29) & 0x7)) {
268 case 0x0:
269 switch ((cmd >> 23) & 0x3f) {
270 case 0x0:
271 return 1; /* MI_NOOP */
272 case 0x4:
273 return 1; /* MI_FLUSH */
274 default:
275 return 0; /* disallow everything else */
276 }
277 break;
278 case 0x1:
279 return 0; /* reserved */
280 case 0x2:
281 return (cmd & 0xff) + 2; /* 2d commands */
282 case 0x3:
283 if (((cmd >> 24) & 0x1f) <= 0x18)
284 return 1;
285
286 switch ((cmd >> 24) & 0x1f) {
287 case 0x1c:
288 return 1;
289 case 0x1d:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000290 switch ((cmd >> 16) & 0xff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 case 0x3:
292 return (cmd & 0x1f) + 2;
293 case 0x4:
294 return (cmd & 0xf) + 2;
295 default:
296 return (cmd & 0xffff) + 2;
297 }
298 case 0x1e:
299 if (cmd & (1 << 23))
300 return (cmd & 0xffff) + 1;
301 else
302 return 1;
303 case 0x1f:
304 if ((cmd & (1 << 23)) == 0) /* inline vertices */
305 return (cmd & 0x1ffff) + 2;
306 else if (cmd & (1 << 17)) /* indirect random */
307 if ((cmd & 0xffff) == 0)
308 return 0; /* unknown length, too hard */
309 else
310 return (((cmd & 0xffff) + 1) / 2) + 1;
311 else
312 return 2; /* indirect sequential */
313 default:
314 return 0;
315 }
316 default:
317 return 0;
318 }
319
320 return 0;
321}
322
Eric Anholt201361a2009-03-11 12:30:04 -0700323static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100326 int i, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000328 if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
Eric Anholt20caafa2007-08-25 19:22:43 +1000329 return -EINVAL;
Dave Airliede227f52006-01-25 15:31:43 +1100330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 for (i = 0; i < dwords;) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100332 int sz = validate_cmd(buffer[i]);
333 if (sz == 0 || i + sz > dwords)
Eric Anholt20caafa2007-08-25 19:22:43 +1000334 return -EINVAL;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100335 i += sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 }
337
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100338 ret = BEGIN_LP_RING((dwords+1)&~1);
339 if (ret)
340 return ret;
341
342 for (i = 0; i < dwords; i++)
343 OUT_RING(buffer[i]);
Dave Airliede227f52006-01-25 15:31:43 +1100344 if (dwords & 1)
345 OUT_RING(0);
346
347 ADVANCE_LP_RING();
348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 return 0;
350}
351
Eric Anholt673a3942008-07-30 12:06:12 -0700352int
353i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000354 struct drm_clip_rect *box,
355 int DR1, int DR4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100357 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100358 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000360 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
361 box->y2 <= 0 || box->x2 <= 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 DRM_ERROR("Bad box %d,%d..%d,%d\n",
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000363 box->x1, box->y1, box->x2, box->y2);
Eric Anholt20caafa2007-08-25 19:22:43 +1000364 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 }
366
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100367 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100368 ret = BEGIN_LP_RING(4);
369 if (ret)
370 return ret;
371
Alan Hourihanec29b6692006-08-12 16:29:24 +1000372 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000373 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
374 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
Alan Hourihanec29b6692006-08-12 16:29:24 +1000375 OUT_RING(DR4);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000376 } else {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100377 ret = BEGIN_LP_RING(6);
378 if (ret)
379 return ret;
380
Alan Hourihanec29b6692006-08-12 16:29:24 +1000381 OUT_RING(GFX_OP_DRAWRECT_INFO);
382 OUT_RING(DR1);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000383 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
384 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
Alan Hourihanec29b6692006-08-12 16:29:24 +1000385 OUT_RING(DR4);
386 OUT_RING(0);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000387 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100388 ADVANCE_LP_RING();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 return 0;
391}
392
Alan Hourihanec29b6692006-08-12 16:29:24 +1000393/* XXX: Emitting the counter should really be moved to part of the IRQ
394 * emit. For now, do it in both places:
395 */
396
Dave Airlie84b1fd12007-07-11 15:53:27 +1000397static void i915_emit_breadcrumb(struct drm_device *dev)
Dave Airliede227f52006-01-25 15:31:43 +1100398{
399 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000400 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Dave Airliede227f52006-01-25 15:31:43 +1100401
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400402 dev_priv->counter++;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000403 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400404 dev_priv->counter = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000405 if (master_priv->sarea_priv)
406 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Dave Airliede227f52006-01-25 15:31:43 +1100407
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100408 if (BEGIN_LP_RING(4) == 0) {
409 OUT_RING(MI_STORE_DWORD_INDEX);
410 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
411 OUT_RING(dev_priv->counter);
412 OUT_RING(0);
413 ADVANCE_LP_RING();
414 }
Dave Airliede227f52006-01-25 15:31:43 +1100415}
416
Dave Airlie84b1fd12007-07-11 15:53:27 +1000417static int i915_dispatch_cmdbuffer(struct drm_device * dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700418 drm_i915_cmdbuffer_t *cmd,
419 struct drm_clip_rect *cliprects,
420 void *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421{
422 int nbox = cmd->num_cliprects;
423 int i = 0, count, ret;
424
425 if (cmd->sz & 0x3) {
426 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000427 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429
430 i915_kernel_lost_context(dev);
431
432 count = nbox ? nbox : 1;
433
434 for (i = 0; i < count; i++) {
435 if (i < nbox) {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000436 ret = i915_emit_box(dev, &cliprects[i],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 cmd->DR1, cmd->DR4);
438 if (ret)
439 return ret;
440 }
441
Eric Anholt201361a2009-03-11 12:30:04 -0700442 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 if (ret)
444 return ret;
445 }
446
Dave Airliede227f52006-01-25 15:31:43 +1100447 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 return 0;
449}
450
Dave Airlie84b1fd12007-07-11 15:53:27 +1000451static int i915_dispatch_batchbuffer(struct drm_device * dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700452 drm_i915_batchbuffer_t * batch,
453 struct drm_clip_rect *cliprects)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100455 struct drm_i915_private *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 int nbox = batch->num_cliprects;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100457 int i, count, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459 if ((batch->start | batch->used) & 0x7) {
460 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000461 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 }
463
464 i915_kernel_lost_context(dev);
465
466 count = nbox ? nbox : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 for (i = 0; i < count; i++) {
468 if (i < nbox) {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000469 ret = i915_emit_box(dev, &cliprects[i],
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100470 batch->DR1, batch->DR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 if (ret)
472 return ret;
473 }
474
Keith Packard0790d5e2008-07-30 12:28:47 -0700475 if (!IS_I830(dev) && !IS_845G(dev)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100476 ret = BEGIN_LP_RING(2);
477 if (ret)
478 return ret;
479
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 if (INTEL_INFO(dev)->gen >= 4) {
Dave Airlie21f16282007-08-07 09:09:51 +1000481 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
482 OUT_RING(batch->start);
483 } else {
484 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
485 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 } else {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100488 ret = BEGIN_LP_RING(4);
489 if (ret)
490 return ret;
491
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 OUT_RING(MI_BATCH_BUFFER);
493 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
494 OUT_RING(batch->start + batch->used - 4);
495 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100497 ADVANCE_LP_RING();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 }
499
Zou Nan hai1cafd342010-06-25 13:40:24 +0800500
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100501 if (IS_G4X(dev) || IS_GEN5(dev)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100502 if (BEGIN_LP_RING(2) == 0) {
503 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
504 OUT_RING(MI_NOOP);
505 ADVANCE_LP_RING();
506 }
Zou Nan hai1cafd342010-06-25 13:40:24 +0800507 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100509 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 return 0;
511}
512
Dave Airlieaf6061a2008-05-07 12:15:39 +1000513static int i915_dispatch_flip(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514{
515 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000516 struct drm_i915_master_private *master_priv =
517 dev->primary->master->driver_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100518 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Dave Airlie7c1c2872008-11-28 14:22:24 +1000520 if (!master_priv->sarea_priv)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400521 return -EINVAL;
522
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800523 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800524 __func__,
525 dev_priv->current_page,
526 master_priv->sarea_priv->pf_current_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Dave Airlieaf6061a2008-05-07 12:15:39 +1000528 i915_kernel_lost_context(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100530 ret = BEGIN_LP_RING(10);
531 if (ret)
532 return ret;
533
Jesse Barnes585fb112008-07-29 11:54:06 -0700534 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000535 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Dave Airlieaf6061a2008-05-07 12:15:39 +1000537 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
538 OUT_RING(0);
539 if (dev_priv->current_page == 0) {
540 OUT_RING(dev_priv->back_offset);
541 dev_priv->current_page = 1;
542 } else {
543 OUT_RING(dev_priv->front_offset);
544 dev_priv->current_page = 0;
545 }
546 OUT_RING(0);
Jesse Barnesac741ab2008-04-22 16:03:07 +1000547
Dave Airlieaf6061a2008-05-07 12:15:39 +1000548 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
549 OUT_RING(0);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100550
Dave Airlieaf6061a2008-05-07 12:15:39 +1000551 ADVANCE_LP_RING();
Jesse Barnesac741ab2008-04-22 16:03:07 +1000552
Dave Airlie7c1c2872008-11-28 14:22:24 +1000553 master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
Jesse Barnesac741ab2008-04-22 16:03:07 +1000554
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100555 if (BEGIN_LP_RING(4) == 0) {
556 OUT_RING(MI_STORE_DWORD_INDEX);
557 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
558 OUT_RING(dev_priv->counter);
559 OUT_RING(0);
560 ADVANCE_LP_RING();
561 }
Jesse Barnesac741ab2008-04-22 16:03:07 +1000562
Dave Airlie7c1c2872008-11-28 14:22:24 +1000563 master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000564 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565}
566
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000567static int i915_quiescent(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000569 struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571 i915_kernel_lost_context(dev);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700572 return intel_wait_ring_idle(ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
Eric Anholtc153f452007-09-03 12:06:45 +1000575static int i915_flush_ioctl(struct drm_device *dev, void *data,
576 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
Eric Anholt546b0972008-09-01 16:45:29 -0700578 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Eric Anholt546b0972008-09-01 16:45:29 -0700580 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
581
582 mutex_lock(&dev->struct_mutex);
583 ret = i915_quiescent(dev);
584 mutex_unlock(&dev->struct_mutex);
585
586 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587}
588
Eric Anholtc153f452007-09-03 12:06:45 +1000589static int i915_batchbuffer(struct drm_device *dev, void *data,
590 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000593 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000595 master_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000596 drm_i915_batchbuffer_t *batch = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 int ret;
Eric Anholt201361a2009-03-11 12:30:04 -0700598 struct drm_clip_rect *cliprects = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
600 if (!dev_priv->allow_batchbuffer) {
601 DRM_ERROR("Batchbuffer ioctl disabled\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000602 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 }
604
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800605 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800606 batch->start, batch->used, batch->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Eric Anholt546b0972008-09-01 16:45:29 -0700608 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Eric Anholt201361a2009-03-11 12:30:04 -0700610 if (batch->num_cliprects < 0)
611 return -EINVAL;
612
613 if (batch->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700614 cliprects = kcalloc(batch->num_cliprects,
615 sizeof(struct drm_clip_rect),
616 GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700617 if (cliprects == NULL)
618 return -ENOMEM;
619
620 ret = copy_from_user(cliprects, batch->cliprects,
621 batch->num_cliprects *
622 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200623 if (ret != 0) {
624 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700625 goto fail_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200626 }
Eric Anholt201361a2009-03-11 12:30:04 -0700627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
Eric Anholt546b0972008-09-01 16:45:29 -0700629 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700630 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
Eric Anholt546b0972008-09-01 16:45:29 -0700631 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400633 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000634 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700635
636fail_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700637 kfree(cliprects);
Eric Anholt201361a2009-03-11 12:30:04 -0700638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return ret;
640}
641
Eric Anholtc153f452007-09-03 12:06:45 +1000642static int i915_cmdbuffer(struct drm_device *dev, void *data,
643 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000646 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000648 master_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000649 drm_i915_cmdbuffer_t *cmdbuf = data;
Eric Anholt201361a2009-03-11 12:30:04 -0700650 struct drm_clip_rect *cliprects = NULL;
651 void *batch_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 int ret;
653
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800654 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800655 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Eric Anholt546b0972008-09-01 16:45:29 -0700657 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Eric Anholt201361a2009-03-11 12:30:04 -0700659 if (cmdbuf->num_cliprects < 0)
660 return -EINVAL;
661
Eric Anholt9a298b22009-03-24 12:23:04 -0700662 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700663 if (batch_data == NULL)
664 return -ENOMEM;
665
666 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
Dan Carpenter9927a402010-06-19 15:12:51 +0200667 if (ret != 0) {
668 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700669 goto fail_batch_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200670 }
Eric Anholt201361a2009-03-11 12:30:04 -0700671
672 if (cmdbuf->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700673 cliprects = kcalloc(cmdbuf->num_cliprects,
674 sizeof(struct drm_clip_rect), GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000675 if (cliprects == NULL) {
676 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -0700677 goto fail_batch_free;
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000678 }
Eric Anholt201361a2009-03-11 12:30:04 -0700679
680 ret = copy_from_user(cliprects, cmdbuf->cliprects,
681 cmdbuf->num_cliprects *
682 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200683 if (ret != 0) {
684 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700685 goto fail_clip_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200686 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 }
688
Eric Anholt546b0972008-09-01 16:45:29 -0700689 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700690 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
Eric Anholt546b0972008-09-01 16:45:29 -0700691 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (ret) {
693 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
Chris Wright355d7f32009-04-17 01:18:55 +0000694 goto fail_clip_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 }
696
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400697 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000698 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700699
Eric Anholt201361a2009-03-11 12:30:04 -0700700fail_clip_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700701 kfree(cliprects);
Chris Wright355d7f32009-04-17 01:18:55 +0000702fail_batch_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700703 kfree(batch_data);
Eric Anholt201361a2009-03-11 12:30:04 -0700704
705 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Eric Anholtc153f452007-09-03 12:06:45 +1000708static int i915_flip_bufs(struct drm_device *dev, void *data,
709 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Eric Anholt546b0972008-09-01 16:45:29 -0700711 int ret;
712
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800713 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Eric Anholt546b0972008-09-01 16:45:29 -0700715 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Eric Anholt546b0972008-09-01 16:45:29 -0700717 mutex_lock(&dev->struct_mutex);
718 ret = i915_dispatch_flip(dev);
719 mutex_unlock(&dev->struct_mutex);
720
721 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722}
723
Eric Anholtc153f452007-09-03 12:06:45 +1000724static int i915_getparam(struct drm_device *dev, void *data,
725 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000728 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 int value;
730
731 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000732 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000733 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
735
Eric Anholtc153f452007-09-03 12:06:45 +1000736 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 case I915_PARAM_IRQ_ACTIVE:
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700738 value = dev->pdev->irq ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 break;
740 case I915_PARAM_ALLOW_BATCHBUFFER:
741 value = dev_priv->allow_batchbuffer ? 1 : 0;
742 break;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100743 case I915_PARAM_LAST_DISPATCH:
744 value = READ_BREADCRUMB(dev_priv);
745 break;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400746 case I915_PARAM_CHIPSET_ID:
747 value = dev->pci_device;
748 break;
Eric Anholt673a3942008-07-30 12:06:12 -0700749 case I915_PARAM_HAS_GEM:
Dave Airlieac5c4e72008-12-19 15:38:34 +1000750 value = dev_priv->has_gem;
Eric Anholt673a3942008-07-30 12:06:12 -0700751 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800752 case I915_PARAM_NUM_FENCES_AVAIL:
753 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
754 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200755 case I915_PARAM_HAS_OVERLAY:
756 value = dev_priv->overlay ? 1 : 0;
757 break;
Jesse Barnese9560f72009-11-19 10:49:07 -0800758 case I915_PARAM_HAS_PAGEFLIPPING:
759 value = 1;
760 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500761 case I915_PARAM_HAS_EXECBUF2:
762 /* depends on GEM */
763 value = dev_priv->has_gem;
764 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +0800765 case I915_PARAM_HAS_BSD:
766 value = HAS_BSD(dev);
767 break;
Chris Wilson549f7362010-10-19 11:19:32 +0100768 case I915_PARAM_HAS_BLT:
769 value = HAS_BLT(dev);
770 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100771 case I915_PARAM_HAS_RELAXED_FENCING:
772 value = 1;
773 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100774 case I915_PARAM_HAS_COHERENT_RINGS:
775 value = 1;
776 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000777 case I915_PARAM_HAS_EXEC_CONSTANTS:
778 value = INTEL_INFO(dev)->gen >= 4;
779 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000780 case I915_PARAM_HAS_RELAXED_DELTA:
781 value = 1;
782 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800784 DRM_DEBUG_DRIVER("Unknown parameter %d\n",
Jesse Barnes76446ca2009-12-17 22:05:42 -0500785 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000786 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 }
788
Eric Anholtc153f452007-09-03 12:06:45 +1000789 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 DRM_ERROR("DRM_COPY_TO_USER failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000791 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 }
793
794 return 0;
795}
796
Eric Anholtc153f452007-09-03 12:06:45 +1000797static int i915_setparam(struct drm_device *dev, void *data,
798 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000801 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000804 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000805 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 }
807
Eric Anholtc153f452007-09-03 12:06:45 +1000808 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 break;
811 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Eric Anholtc153f452007-09-03 12:06:45 +1000812 dev_priv->tex_lru_log_granularity = param->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 break;
814 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Eric Anholtc153f452007-09-03 12:06:45 +1000815 dev_priv->allow_batchbuffer = param->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800817 case I915_SETPARAM_NUM_USED_FENCES:
818 if (param->value > dev_priv->num_fence_regs ||
819 param->value < 0)
820 return -EINVAL;
821 /* Userspace can use first N regs */
822 dev_priv->fence_reg_start = param->value;
823 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800825 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800826 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000827 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 }
829
830 return 0;
831}
832
Eric Anholtc153f452007-09-03 12:06:45 +1000833static int i915_set_status_page(struct drm_device *dev, void *data,
834 struct drm_file *file_priv)
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000835{
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000836 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000837 drm_i915_hws_addr_t *hws = data;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000838 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000839
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000840 if (!I915_NEED_GFX_HWS(dev))
841 return -EINVAL;
842
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000843 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000844 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000845 return -EINVAL;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000846 }
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000847
Jesse Barnes79e53942008-11-07 14:24:08 -0800848 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
849 WARN(1, "tried to set status page when mode setting active\n");
850 return 0;
851 }
852
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800853 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000854
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800855 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
Eric Anholtc153f452007-09-03 12:06:45 +1000856
Eric Anholt8b409582007-11-22 16:40:37 +1000857 dev_priv->hws_map.offset = dev->agp->base + hws->addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000858 dev_priv->hws_map.size = 4*1024;
859 dev_priv->hws_map.type = 0;
860 dev_priv->hws_map.flags = 0;
861 dev_priv->hws_map.mtrr = 0;
862
Dave Airliedd0910b2009-02-25 14:49:21 +1000863 drm_core_ioremap_wc(&dev_priv->hws_map, dev);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000864 if (dev_priv->hws_map.handle == NULL) {
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000865 i915_dma_cleanup(dev);
Eric Anholte20f9c62010-05-26 14:51:06 -0700866 ring->status_page.gfx_addr = 0;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000867 DRM_ERROR("can not ioremap virtual address for"
868 " G33 hw status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000869 return -ENOMEM;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000870 }
Chris Wilson311bd682011-01-13 19:06:50 +0000871 ring->status_page.page_addr =
872 (void __force __iomem *)dev_priv->hws_map.handle;
873 memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800874 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000875
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800876 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
Eric Anholte20f9c62010-05-26 14:51:06 -0700877 ring->status_page.gfx_addr);
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800878 DRM_DEBUG_DRIVER("load hws at %p\n",
Eric Anholte20f9c62010-05-26 14:51:06 -0700879 ring->status_page.page_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000880 return 0;
881}
882
Dave Airlieec2a4c32009-08-04 11:43:41 +1000883static int i915_get_bridge_dev(struct drm_device *dev)
884{
885 struct drm_i915_private *dev_priv = dev->dev_private;
886
887 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
888 if (!dev_priv->bridge_dev) {
889 DRM_ERROR("bridge device not found\n");
890 return -1;
891 }
892 return 0;
893}
894
Zhenyu Wangc48044112009-12-17 14:48:43 +0800895#define MCHBAR_I915 0x44
896#define MCHBAR_I965 0x48
897#define MCHBAR_SIZE (4*4096)
898
899#define DEVEN_REG 0x54
900#define DEVEN_MCHBAR_EN (1 << 28)
901
902/* Allocate space for the MCH regs if needed, return nonzero on error */
903static int
904intel_alloc_mchbar_resource(struct drm_device *dev)
905{
906 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100907 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800908 u32 temp_lo, temp_hi = 0;
909 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100910 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800911
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100912 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800913 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
914 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
915 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
916
917 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
918#ifdef CONFIG_PNP
919 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100920 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
921 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800922#endif
923
924 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100925 dev_priv->mch_res.name = "i915 MCHBAR";
926 dev_priv->mch_res.flags = IORESOURCE_MEM;
927 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
928 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800929 MCHBAR_SIZE, MCHBAR_SIZE,
930 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100931 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800932 dev_priv->bridge_dev);
933 if (ret) {
934 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
935 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100936 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800937 }
938
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100939 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800940 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
941 upper_32_bits(dev_priv->mch_res.start));
942
943 pci_write_config_dword(dev_priv->bridge_dev, reg,
944 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100945 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800946}
947
948/* Setup MCHBAR if possible, return true if we should disable it again */
949static void
950intel_setup_mchbar(struct drm_device *dev)
951{
952 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100953 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800954 u32 temp;
955 bool enabled;
956
957 dev_priv->mchbar_need_disable = false;
958
959 if (IS_I915G(dev) || IS_I915GM(dev)) {
960 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
961 enabled = !!(temp & DEVEN_MCHBAR_EN);
962 } else {
963 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
964 enabled = temp & 1;
965 }
966
967 /* If it's already enabled, don't have to do anything */
968 if (enabled)
969 return;
970
971 if (intel_alloc_mchbar_resource(dev))
972 return;
973
974 dev_priv->mchbar_need_disable = true;
975
976 /* Space is allocated or reserved, so enable it. */
977 if (IS_I915G(dev) || IS_I915GM(dev)) {
978 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
979 temp | DEVEN_MCHBAR_EN);
980 } else {
981 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
982 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
983 }
984}
985
986static void
987intel_teardown_mchbar(struct drm_device *dev)
988{
989 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100990 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800991 u32 temp;
992
993 if (dev_priv->mchbar_need_disable) {
994 if (IS_I915G(dev) || IS_I915GM(dev)) {
995 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
996 temp &= ~DEVEN_MCHBAR_EN;
997 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
998 } else {
999 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1000 temp &= ~1;
1001 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
1002 }
1003 }
1004
1005 if (dev_priv->mch_res.start)
1006 release_resource(&dev_priv->mch_res);
1007}
1008
Jesse Barnes80824002009-09-10 15:28:06 -07001009#define PTE_ADDRESS_MASK 0xfffff000
1010#define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
1011#define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
1012#define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
1013#define PTE_MAPPING_TYPE_CACHED (3 << 1)
1014#define PTE_MAPPING_TYPE_MASK (3 << 1)
1015#define PTE_VALID (1 << 0)
1016
1017/**
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001018 * i915_stolen_to_phys - take an offset into stolen memory and turn it into
1019 * a physical one
Jesse Barnes80824002009-09-10 15:28:06 -07001020 * @dev: drm device
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001021 * @offset: address to translate
Jesse Barnes80824002009-09-10 15:28:06 -07001022 *
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001023 * Some chip functions require allocations from stolen space and need the
1024 * physical address of the memory in question.
Jesse Barnes80824002009-09-10 15:28:06 -07001025 */
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001026static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
Jesse Barnes80824002009-09-10 15:28:06 -07001027{
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001028 struct drm_i915_private *dev_priv = dev->dev_private;
1029 struct pci_dev *pdev = dev_priv->bridge_dev;
1030 u32 base;
Jesse Barnes80824002009-09-10 15:28:06 -07001031
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001032#if 0
1033 /* On the machines I have tested the Graphics Base of Stolen Memory
1034 * is unreliable, so compute the base by subtracting the stolen memory
1035 * from the Top of Low Usable DRAM which is where the BIOS places
1036 * the graphics stolen memory.
1037 */
1038 if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
1039 /* top 32bits are reserved = 0 */
1040 pci_read_config_dword(pdev, 0xA4, &base);
Jesse Barnes80824002009-09-10 15:28:06 -07001041 } else {
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001042 /* XXX presume 8xx is the same as i915 */
1043 pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
Jesse Barnes80824002009-09-10 15:28:06 -07001044 }
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001045#else
1046 if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
1047 u16 val;
1048 pci_read_config_word(pdev, 0xb0, &val);
1049 base = val >> 4 << 20;
1050 } else {
1051 u8 val;
1052 pci_read_config_byte(pdev, 0x9c, &val);
1053 base = val >> 3 << 27;
Jesse Barnes80824002009-09-10 15:28:06 -07001054 }
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001055 base -= dev_priv->mm.gtt->stolen_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001056#endif
Jesse Barnes80824002009-09-10 15:28:06 -07001057
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001058 return base + offset;
Jesse Barnes80824002009-09-10 15:28:06 -07001059}
1060
1061static void i915_warn_stolen(struct drm_device *dev)
1062{
1063 DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
1064 DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
1065}
1066
1067static void i915_setup_compression(struct drm_device *dev, int size)
1068{
1069 struct drm_i915_private *dev_priv = dev->dev_private;
Prarit Bhargava132b6aa2010-05-27 13:37:56 -04001070 struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
Andrew Morton29bd0ae2009-11-17 14:08:52 -08001071 unsigned long cfb_base;
1072 unsigned long ll_base = 0;
Jesse Barnes80824002009-09-10 15:28:06 -07001073
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001074 compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
1075 if (compressed_fb)
1076 compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
1077 if (!compressed_fb)
1078 goto err;
Jesse Barnes80824002009-09-10 15:28:06 -07001079
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001080 cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
1081 if (!cfb_base)
1082 goto err_fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001083
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001084 if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001085 compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
1086 4096, 4096, 0);
1087 if (compressed_llb)
1088 compressed_llb = drm_mm_get_block(compressed_llb,
1089 4096, 4096);
1090 if (!compressed_llb)
1091 goto err_fb;
Jesse Barnes74dff282009-09-14 15:39:40 -07001092
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001093 ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
1094 if (!ll_base)
1095 goto err_llb;
Jesse Barnes80824002009-09-10 15:28:06 -07001096 }
1097
1098 dev_priv->cfb_size = size;
1099
Adam Jacksonee5382a2010-04-23 11:17:39 -04001100 intel_disable_fbc(dev);
Jesse Barnes20bf3772010-04-21 11:39:22 -07001101 dev_priv->compressed_fb = compressed_fb;
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001102 if (HAS_PCH_SPLIT(dev))
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001103 I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
1104 else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001105 I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
1106 } else {
Jesse Barnes74dff282009-09-14 15:39:40 -07001107 I915_WRITE(FBC_CFB_BASE, cfb_base);
1108 I915_WRITE(FBC_LL_BASE, ll_base);
Jesse Barnes20bf3772010-04-21 11:39:22 -07001109 dev_priv->compressed_llb = compressed_llb;
Jesse Barnes80824002009-09-10 15:28:06 -07001110 }
1111
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001112 DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
1113 cfb_base, ll_base, size >> 20);
1114 return;
1115
1116err_llb:
1117 drm_mm_put_block(compressed_llb);
1118err_fb:
1119 drm_mm_put_block(compressed_fb);
1120err:
1121 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1122 i915_warn_stolen(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001123}
1124
Jesse Barnes20bf3772010-04-21 11:39:22 -07001125static void i915_cleanup_compression(struct drm_device *dev)
1126{
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
1129 drm_mm_put_block(dev_priv->compressed_fb);
Jesse Barnesaebf0da2010-07-22 08:12:20 -07001130 if (dev_priv->compressed_llb)
Jesse Barnes20bf3772010-04-21 11:39:22 -07001131 drm_mm_put_block(dev_priv->compressed_llb);
1132}
1133
Dave Airlie28d52042009-09-21 14:33:58 +10001134/* true = enable decode, false = disable decoder */
1135static unsigned int i915_vga_set_decode(void *cookie, bool state)
1136{
1137 struct drm_device *dev = cookie;
1138
1139 intel_modeset_vga_set_state(dev, state);
1140 if (state)
1141 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1142 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1143 else
1144 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1145}
1146
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001147static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1148{
1149 struct drm_device *dev = pci_get_drvdata(pdev);
1150 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1151 if (state == VGA_SWITCHEROO_ON) {
Dave Airliefbf81762010-06-01 09:09:06 +10001152 printk(KERN_INFO "i915: switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +10001153 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001154 /* i915 resume handler doesn't set to D0 */
1155 pci_set_power_state(dev->pdev, PCI_D0);
1156 i915_resume(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001157 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001158 } else {
1159 printk(KERN_ERR "i915: switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +10001160 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001161 i915_suspend(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001162 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001163 }
1164}
1165
1166static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1167{
1168 struct drm_device *dev = pci_get_drvdata(pdev);
1169 bool can_switch;
1170
1171 spin_lock(&dev->count_lock);
1172 can_switch = (dev->open_count == 0);
1173 spin_unlock(&dev->count_lock);
1174 return can_switch;
1175}
1176
Chris Wilson2c7111d2011-03-29 10:40:27 +01001177static int i915_load_gem_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08001178{
1179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53984632010-09-22 23:44:24 +02001180 unsigned long prealloc_size, gtt_size, mappable_size;
Chris Wilson2c7111d2011-03-29 10:40:27 +01001181 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001182
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001183 prealloc_size = dev_priv->mm.gtt->stolen_size;
Daniel Vetter53984632010-09-22 23:44:24 +02001184 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
1185 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
Daniel Vetter53984632010-09-22 23:44:24 +02001186
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001187 /* Basic memrange allocator for stolen space */
1188 drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
Jesse Barnes79e53942008-11-07 14:24:08 -08001189
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001190 /* Let GEM Manage all of the aperture.
Eric Anholt13f4c432009-05-12 15:27:36 -07001191 *
1192 * However, leave one page at the end still bound to the scratch page.
1193 * There are a number of places where the hardware apparently
1194 * prefetches past the end of the object, and we've seen multiple
1195 * hangs with the GPU head pointer stuck in a batchbuffer bound
1196 * at the last page of the aperture. One page should be enough to
1197 * keep any prefetching inside of the aperture.
1198 */
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001199 i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001200
Ben Gamari11ed50e2009-09-14 17:48:45 -04001201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001202 ret = i915_gem_init_ringbuffer(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001203 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001204 if (ret)
Chris Wilson2c7111d2011-03-29 10:40:27 +01001205 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001206
Jesse Barnes80824002009-09-10 15:28:06 -07001207 /* Try to set up FBC with a reasonable compressed buffer size */
Shaohua Li9216d442009-10-10 15:20:55 +08001208 if (I915_HAS_FBC(dev) && i915_powersave) {
Jesse Barnes80824002009-09-10 15:28:06 -07001209 int cfb_size;
1210
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001211 /* Leave 1M for line length buffer & misc. */
1212
1213 /* Try to get a 32M buffer... */
1214 if (prealloc_size > (36*1024*1024))
1215 cfb_size = 32*1024*1024;
Jesse Barnes80824002009-09-10 15:28:06 -07001216 else /* fall back to 7/8 of the stolen space */
1217 cfb_size = prealloc_size * 7 / 8;
1218 i915_setup_compression(dev, cfb_size);
1219 }
1220
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001221 /* Allow hardware batchbuffers unless told otherwise. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001222 dev_priv->allow_batchbuffer = 1;
Chris Wilson2c7111d2011-03-29 10:40:27 +01001223 return 0;
1224}
1225
1226static int i915_load_modeset_init(struct drm_device *dev)
1227{
1228 struct drm_i915_private *dev_priv = dev->dev_private;
1229 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001230
Bryan Freed6d139a82010-10-14 09:14:51 +01001231 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001232 if (ret)
1233 DRM_INFO("failed to find VBIOS tables\n");
1234
Chris Wilson934f992c2011-01-20 13:09:12 +00001235 /* If we have > 1 VGA cards, then we need to arbitrate access
1236 * to the common VGA resources.
1237 *
1238 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
1239 * then we do not take part in VGA arbitration and the
1240 * vga_client_register() fails with -ENODEV.
1241 */
Dave Airlie28d52042009-09-21 14:33:58 +10001242 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson934f992c2011-01-20 13:09:12 +00001243 if (ret && ret != -ENODEV)
Chris Wilson2c7111d2011-03-29 10:40:27 +01001244 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +10001245
Jesse Barnes723bfd72010-10-07 16:01:13 -07001246 intel_register_dsm_handler();
1247
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001248 ret = vga_switcheroo_register_client(dev->pdev,
1249 i915_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +10001250 NULL,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001251 i915_switcheroo_can_switch);
1252 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001253 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001254
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001255 /* IIR "flip pending" bit means done if this bit is set */
1256 if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
1257 dev_priv->flip_pending_is_done = true;
1258
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001259 intel_modeset_init(dev);
1260
Chris Wilson2c7111d2011-03-29 10:40:27 +01001261 ret = i915_load_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001262 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001263 goto cleanup_vga_switcheroo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001264
Chris Wilson2c7111d2011-03-29 10:40:27 +01001265 intel_modeset_gem_init(dev);
1266
1267 ret = drm_irq_install(dev);
1268 if (ret)
1269 goto cleanup_gem;
1270
Jesse Barnes79e53942008-11-07 14:24:08 -08001271 /* Always safe in the mode setting case. */
1272 /* FIXME: do pre/post-mode set stuff in core KMS code */
1273 dev->vblank_disable_allowed = 1;
1274
Chris Wilson5a793952010-06-06 10:50:03 +01001275 ret = intel_fbdev_init(dev);
1276 if (ret)
1277 goto cleanup_irq;
1278
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001279 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001280
1281 /* We're off and running w/KMS */
1282 dev_priv->mm.suspended = 0;
1283
Jesse Barnes79e53942008-11-07 14:24:08 -08001284 return 0;
1285
Chris Wilson5a793952010-06-06 10:50:03 +01001286cleanup_irq:
1287 drm_irq_uninstall(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001288cleanup_gem:
1289 mutex_lock(&dev->struct_mutex);
1290 i915_gem_cleanup_ringbuffer(dev);
1291 mutex_unlock(&dev->struct_mutex);
Chris Wilson5a793952010-06-06 10:50:03 +01001292cleanup_vga_switcheroo:
1293 vga_switcheroo_unregister_client(dev->pdev);
1294cleanup_vga_client:
1295 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08001296out:
1297 return ret;
1298}
1299
Dave Airlie7c1c2872008-11-28 14:22:24 +10001300int i915_master_create(struct drm_device *dev, struct drm_master *master)
1301{
1302 struct drm_i915_master_private *master_priv;
1303
Eric Anholt9a298b22009-03-24 12:23:04 -07001304 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001305 if (!master_priv)
1306 return -ENOMEM;
1307
1308 master->driver_priv = master_priv;
1309 return 0;
1310}
1311
1312void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1313{
1314 struct drm_i915_master_private *master_priv = master->driver_priv;
1315
1316 if (!master_priv)
1317 return;
1318
Eric Anholt9a298b22009-03-24 12:23:04 -07001319 kfree(master_priv);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001320
1321 master->driver_priv = NULL;
1322}
1323
Jesse Barnes7648fa92010-05-20 14:28:11 -07001324static void i915_pineview_get_mem_freq(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001325{
1326 drm_i915_private_t *dev_priv = dev->dev_private;
1327 u32 tmp;
1328
Shaohua Li7662c8b2009-06-26 11:23:55 +08001329 tmp = I915_READ(CLKCFG);
1330
1331 switch (tmp & CLKCFG_FSB_MASK) {
1332 case CLKCFG_FSB_533:
1333 dev_priv->fsb_freq = 533; /* 133*4 */
1334 break;
1335 case CLKCFG_FSB_800:
1336 dev_priv->fsb_freq = 800; /* 200*4 */
1337 break;
1338 case CLKCFG_FSB_667:
1339 dev_priv->fsb_freq = 667; /* 167*4 */
1340 break;
1341 case CLKCFG_FSB_400:
1342 dev_priv->fsb_freq = 400; /* 100*4 */
1343 break;
1344 }
1345
1346 switch (tmp & CLKCFG_MEM_MASK) {
1347 case CLKCFG_MEM_533:
1348 dev_priv->mem_freq = 533;
1349 break;
1350 case CLKCFG_MEM_667:
1351 dev_priv->mem_freq = 667;
1352 break;
1353 case CLKCFG_MEM_800:
1354 dev_priv->mem_freq = 800;
1355 break;
1356 }
Li Peng95534262010-05-18 18:58:44 +08001357
1358 /* detect pineview DDR3 setting */
1359 tmp = I915_READ(CSHRDDR3CTL);
1360 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001361}
1362
Jesse Barnes7648fa92010-05-20 14:28:11 -07001363static void i915_ironlake_get_mem_freq(struct drm_device *dev)
1364{
1365 drm_i915_private_t *dev_priv = dev->dev_private;
1366 u16 ddrpll, csipll;
1367
1368 ddrpll = I915_READ16(DDRMPLL1);
1369 csipll = I915_READ16(CSIPLL0);
1370
1371 switch (ddrpll & 0xff) {
1372 case 0xc:
1373 dev_priv->mem_freq = 800;
1374 break;
1375 case 0x10:
1376 dev_priv->mem_freq = 1066;
1377 break;
1378 case 0x14:
1379 dev_priv->mem_freq = 1333;
1380 break;
1381 case 0x18:
1382 dev_priv->mem_freq = 1600;
1383 break;
1384 default:
1385 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
1386 ddrpll & 0xff);
1387 dev_priv->mem_freq = 0;
1388 break;
1389 }
1390
1391 dev_priv->r_t = dev_priv->mem_freq;
1392
1393 switch (csipll & 0x3ff) {
1394 case 0x00c:
1395 dev_priv->fsb_freq = 3200;
1396 break;
1397 case 0x00e:
1398 dev_priv->fsb_freq = 3733;
1399 break;
1400 case 0x010:
1401 dev_priv->fsb_freq = 4266;
1402 break;
1403 case 0x012:
1404 dev_priv->fsb_freq = 4800;
1405 break;
1406 case 0x014:
1407 dev_priv->fsb_freq = 5333;
1408 break;
1409 case 0x016:
1410 dev_priv->fsb_freq = 5866;
1411 break;
1412 case 0x018:
1413 dev_priv->fsb_freq = 6400;
1414 break;
1415 default:
1416 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
1417 csipll & 0x3ff);
1418 dev_priv->fsb_freq = 0;
1419 break;
1420 }
1421
1422 if (dev_priv->fsb_freq == 3200) {
1423 dev_priv->c_m = 0;
1424 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
1425 dev_priv->c_m = 1;
1426 } else {
1427 dev_priv->c_m = 2;
1428 }
1429}
1430
Chris Wilsonfaa60c42010-11-23 13:50:14 +00001431static const struct cparams {
1432 u16 i;
1433 u16 t;
1434 u16 m;
1435 u16 c;
1436} cparams[] = {
Jesse Barnes7648fa92010-05-20 14:28:11 -07001437 { 1, 1333, 301, 28664 },
1438 { 1, 1066, 294, 24460 },
1439 { 1, 800, 294, 25192 },
1440 { 0, 1333, 276, 27605 },
1441 { 0, 1066, 276, 27605 },
1442 { 0, 800, 231, 23784 },
1443};
1444
1445unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
1446{
1447 u64 total_count, diff, ret;
1448 u32 count1, count2, count3, m = 0, c = 0;
1449 unsigned long now = jiffies_to_msecs(jiffies), diff1;
1450 int i;
1451
1452 diff1 = now - dev_priv->last_time1;
1453
1454 count1 = I915_READ(DMIEC);
1455 count2 = I915_READ(DDREC);
1456 count3 = I915_READ(CSIEC);
1457
1458 total_count = count1 + count2 + count3;
1459
1460 /* FIXME: handle per-counter overflow */
1461 if (total_count < dev_priv->last_count1) {
1462 diff = ~0UL - dev_priv->last_count1;
1463 diff += total_count;
1464 } else {
1465 diff = total_count - dev_priv->last_count1;
1466 }
1467
1468 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
1469 if (cparams[i].i == dev_priv->c_m &&
1470 cparams[i].t == dev_priv->r_t) {
1471 m = cparams[i].m;
1472 c = cparams[i].c;
1473 break;
1474 }
1475 }
1476
Jesse Barnesd270ae32010-09-27 10:35:44 -07001477 diff = div_u64(diff, diff1);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001478 ret = ((m * diff) + c);
Jesse Barnesd270ae32010-09-27 10:35:44 -07001479 ret = div_u64(ret, 10);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001480
1481 dev_priv->last_count1 = total_count;
1482 dev_priv->last_time1 = now;
1483
1484 return ret;
1485}
1486
1487unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
1488{
1489 unsigned long m, x, b;
1490 u32 tsfs;
1491
1492 tsfs = I915_READ(TSFS);
1493
1494 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
1495 x = I915_READ8(TR1);
1496
1497 b = tsfs & TSFS_INTR_MASK;
1498
1499 return ((m * x) / 127) - b;
1500}
1501
Chris Wilsonfaa60c42010-11-23 13:50:14 +00001502static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001503{
Chris Wilsonfaa60c42010-11-23 13:50:14 +00001504 static const struct v_table {
1505 u16 vd; /* in .1 mil */
1506 u16 vm; /* in .1 mil */
1507 } v_table[] = {
1508 { 0, 0, },
1509 { 375, 0, },
1510 { 500, 0, },
1511 { 625, 0, },
1512 { 750, 0, },
1513 { 875, 0, },
1514 { 1000, 0, },
1515 { 1125, 0, },
1516 { 4125, 3000, },
1517 { 4125, 3000, },
1518 { 4125, 3000, },
1519 { 4125, 3000, },
1520 { 4125, 3000, },
1521 { 4125, 3000, },
1522 { 4125, 3000, },
1523 { 4125, 3000, },
1524 { 4125, 3000, },
1525 { 4125, 3000, },
1526 { 4125, 3000, },
1527 { 4125, 3000, },
1528 { 4125, 3000, },
1529 { 4125, 3000, },
1530 { 4125, 3000, },
1531 { 4125, 3000, },
1532 { 4125, 3000, },
1533 { 4125, 3000, },
1534 { 4125, 3000, },
1535 { 4125, 3000, },
1536 { 4125, 3000, },
1537 { 4125, 3000, },
1538 { 4125, 3000, },
1539 { 4125, 3000, },
1540 { 4250, 3125, },
1541 { 4375, 3250, },
1542 { 4500, 3375, },
1543 { 4625, 3500, },
1544 { 4750, 3625, },
1545 { 4875, 3750, },
1546 { 5000, 3875, },
1547 { 5125, 4000, },
1548 { 5250, 4125, },
1549 { 5375, 4250, },
1550 { 5500, 4375, },
1551 { 5625, 4500, },
1552 { 5750, 4625, },
1553 { 5875, 4750, },
1554 { 6000, 4875, },
1555 { 6125, 5000, },
1556 { 6250, 5125, },
1557 { 6375, 5250, },
1558 { 6500, 5375, },
1559 { 6625, 5500, },
1560 { 6750, 5625, },
1561 { 6875, 5750, },
1562 { 7000, 5875, },
1563 { 7125, 6000, },
1564 { 7250, 6125, },
1565 { 7375, 6250, },
1566 { 7500, 6375, },
1567 { 7625, 6500, },
1568 { 7750, 6625, },
1569 { 7875, 6750, },
1570 { 8000, 6875, },
1571 { 8125, 7000, },
1572 { 8250, 7125, },
1573 { 8375, 7250, },
1574 { 8500, 7375, },
1575 { 8625, 7500, },
1576 { 8750, 7625, },
1577 { 8875, 7750, },
1578 { 9000, 7875, },
1579 { 9125, 8000, },
1580 { 9250, 8125, },
1581 { 9375, 8250, },
1582 { 9500, 8375, },
1583 { 9625, 8500, },
1584 { 9750, 8625, },
1585 { 9875, 8750, },
1586 { 10000, 8875, },
1587 { 10125, 9000, },
1588 { 10250, 9125, },
1589 { 10375, 9250, },
1590 { 10500, 9375, },
1591 { 10625, 9500, },
1592 { 10750, 9625, },
1593 { 10875, 9750, },
1594 { 11000, 9875, },
1595 { 11125, 10000, },
1596 { 11250, 10125, },
1597 { 11375, 10250, },
1598 { 11500, 10375, },
1599 { 11625, 10500, },
1600 { 11750, 10625, },
1601 { 11875, 10750, },
1602 { 12000, 10875, },
1603 { 12125, 11000, },
1604 { 12250, 11125, },
1605 { 12375, 11250, },
1606 { 12500, 11375, },
1607 { 12625, 11500, },
1608 { 12750, 11625, },
1609 { 12875, 11750, },
1610 { 13000, 11875, },
1611 { 13125, 12000, },
1612 { 13250, 12125, },
1613 { 13375, 12250, },
1614 { 13500, 12375, },
1615 { 13625, 12500, },
1616 { 13750, 12625, },
1617 { 13875, 12750, },
1618 { 14000, 12875, },
1619 { 14125, 13000, },
1620 { 14250, 13125, },
1621 { 14375, 13250, },
1622 { 14500, 13375, },
1623 { 14625, 13500, },
1624 { 14750, 13625, },
1625 { 14875, 13750, },
1626 { 15000, 13875, },
1627 { 15125, 14000, },
1628 { 15250, 14125, },
1629 { 15375, 14250, },
1630 { 15500, 14375, },
1631 { 15625, 14500, },
1632 { 15750, 14625, },
1633 { 15875, 14750, },
1634 { 16000, 14875, },
1635 { 16125, 15000, },
1636 };
1637 if (dev_priv->info->is_mobile)
1638 return v_table[pxvid].vm;
1639 else
1640 return v_table[pxvid].vd;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001641}
1642
1643void i915_update_gfx_val(struct drm_i915_private *dev_priv)
1644{
1645 struct timespec now, diff1;
1646 u64 diff;
1647 unsigned long diffms;
1648 u32 count;
1649
1650 getrawmonotonic(&now);
1651 diff1 = timespec_sub(now, dev_priv->last_time2);
1652
1653 /* Don't divide by 0 */
1654 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
1655 if (!diffms)
1656 return;
1657
1658 count = I915_READ(GFXEC);
1659
1660 if (count < dev_priv->last_count2) {
1661 diff = ~0UL - dev_priv->last_count2;
1662 diff += count;
1663 } else {
1664 diff = count - dev_priv->last_count2;
1665 }
1666
1667 dev_priv->last_count2 = count;
1668 dev_priv->last_time2 = now;
1669
1670 /* More magic constants... */
1671 diff = diff * 1181;
Jesse Barnesd270ae32010-09-27 10:35:44 -07001672 diff = div_u64(diff, diffms * 10);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001673 dev_priv->gfx_power = diff;
1674}
1675
1676unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
1677{
1678 unsigned long t, corr, state1, corr2, state2;
1679 u32 pxvid, ext_v;
1680
1681 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
1682 pxvid = (pxvid >> 24) & 0x7f;
1683 ext_v = pvid_to_extvid(dev_priv, pxvid);
1684
1685 state1 = ext_v;
1686
1687 t = i915_mch_val(dev_priv);
1688
1689 /* Revel in the empirically derived constants */
1690
1691 /* Correction factor in 1/100000 units */
1692 if (t > 80)
1693 corr = ((t * 2349) + 135940);
1694 else if (t >= 50)
1695 corr = ((t * 964) + 29317);
1696 else /* < 50 */
1697 corr = ((t * 301) + 1004);
1698
1699 corr = corr * ((150142 * state1) / 10000 - 78642);
1700 corr /= 100000;
1701 corr2 = (corr * dev_priv->corr);
1702
1703 state2 = (corr2 * state1) / 10000;
1704 state2 /= 100; /* convert to mW */
1705
1706 i915_update_gfx_val(dev_priv);
1707
1708 return dev_priv->gfx_power + state2;
1709}
1710
1711/* Global for IPS driver to get at the current i915 device */
1712static struct drm_i915_private *i915_mch_dev;
1713/*
1714 * Lock protecting IPS related data structures
1715 * - i915_mch_dev
1716 * - dev_priv->max_delay
1717 * - dev_priv->min_delay
1718 * - dev_priv->fmax
1719 * - dev_priv->gpu_busy
1720 */
Chris Wilson995b6762010-08-20 13:23:26 +01001721static DEFINE_SPINLOCK(mchdev_lock);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001722
1723/**
1724 * i915_read_mch_val - return value for IPS use
1725 *
1726 * Calculate and return a value for the IPS driver to use when deciding whether
1727 * we have thermal and power headroom to increase CPU or GPU power budget.
1728 */
1729unsigned long i915_read_mch_val(void)
1730{
1731 struct drm_i915_private *dev_priv;
1732 unsigned long chipset_val, graphics_val, ret = 0;
1733
1734 spin_lock(&mchdev_lock);
1735 if (!i915_mch_dev)
1736 goto out_unlock;
1737 dev_priv = i915_mch_dev;
1738
1739 chipset_val = i915_chipset_val(dev_priv);
1740 graphics_val = i915_gfx_val(dev_priv);
1741
1742 ret = chipset_val + graphics_val;
1743
1744out_unlock:
1745 spin_unlock(&mchdev_lock);
1746
1747 return ret;
1748}
1749EXPORT_SYMBOL_GPL(i915_read_mch_val);
1750
1751/**
1752 * i915_gpu_raise - raise GPU frequency limit
1753 *
1754 * Raise the limit; IPS indicates we have thermal headroom.
1755 */
1756bool i915_gpu_raise(void)
1757{
1758 struct drm_i915_private *dev_priv;
1759 bool ret = true;
1760
1761 spin_lock(&mchdev_lock);
1762 if (!i915_mch_dev) {
1763 ret = false;
1764 goto out_unlock;
1765 }
1766 dev_priv = i915_mch_dev;
1767
1768 if (dev_priv->max_delay > dev_priv->fmax)
1769 dev_priv->max_delay--;
1770
1771out_unlock:
1772 spin_unlock(&mchdev_lock);
1773
1774 return ret;
1775}
1776EXPORT_SYMBOL_GPL(i915_gpu_raise);
1777
1778/**
1779 * i915_gpu_lower - lower GPU frequency limit
1780 *
1781 * IPS indicates we're close to a thermal limit, so throttle back the GPU
1782 * frequency maximum.
1783 */
1784bool i915_gpu_lower(void)
1785{
1786 struct drm_i915_private *dev_priv;
1787 bool ret = true;
1788
1789 spin_lock(&mchdev_lock);
1790 if (!i915_mch_dev) {
1791 ret = false;
1792 goto out_unlock;
1793 }
1794 dev_priv = i915_mch_dev;
1795
1796 if (dev_priv->max_delay < dev_priv->min_delay)
1797 dev_priv->max_delay++;
1798
1799out_unlock:
1800 spin_unlock(&mchdev_lock);
1801
1802 return ret;
1803}
1804EXPORT_SYMBOL_GPL(i915_gpu_lower);
1805
1806/**
1807 * i915_gpu_busy - indicate GPU business to IPS
1808 *
1809 * Tell the IPS driver whether or not the GPU is busy.
1810 */
1811bool i915_gpu_busy(void)
1812{
1813 struct drm_i915_private *dev_priv;
1814 bool ret = false;
1815
1816 spin_lock(&mchdev_lock);
1817 if (!i915_mch_dev)
1818 goto out_unlock;
1819 dev_priv = i915_mch_dev;
1820
1821 ret = dev_priv->busy;
1822
1823out_unlock:
1824 spin_unlock(&mchdev_lock);
1825
1826 return ret;
1827}
1828EXPORT_SYMBOL_GPL(i915_gpu_busy);
1829
1830/**
1831 * i915_gpu_turbo_disable - disable graphics turbo
1832 *
1833 * Disable graphics turbo by resetting the max frequency and setting the
1834 * current frequency to the default.
1835 */
1836bool i915_gpu_turbo_disable(void)
1837{
1838 struct drm_i915_private *dev_priv;
1839 bool ret = true;
1840
1841 spin_lock(&mchdev_lock);
1842 if (!i915_mch_dev) {
1843 ret = false;
1844 goto out_unlock;
1845 }
1846 dev_priv = i915_mch_dev;
1847
1848 dev_priv->max_delay = dev_priv->fstart;
1849
1850 if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
1851 ret = false;
1852
1853out_unlock:
1854 spin_unlock(&mchdev_lock);
1855
1856 return ret;
1857}
1858EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
1859
Jesse Barnes79e53942008-11-07 14:24:08 -08001860/**
Eric Anholt63ee41d2010-12-20 18:40:06 -08001861 * Tells the intel_ips driver that the i915 driver is now loaded, if
1862 * IPS got loaded first.
1863 *
1864 * This awkward dance is so that neither module has to depend on the
1865 * other in order for IPS to do the appropriate communication of
1866 * GPU turbo limits to i915.
1867 */
1868static void
1869ips_ping_for_i915_load(void)
1870{
1871 void (*link)(void);
1872
1873 link = symbol_get(ips_link_to_i915_driver);
1874 if (link) {
1875 link();
1876 symbol_put(ips_link_to_i915_driver);
1877 }
1878}
1879
1880/**
Jesse Barnes79e53942008-11-07 14:24:08 -08001881 * i915_driver_load - setup chip and create an initial config
1882 * @dev: DRM device
1883 * @flags: startup flags
1884 *
1885 * The driver load routine has to do several things:
1886 * - drive output discovery via intel_modeset_init()
1887 * - initialize the memory manager
1888 * - allocate initial config memory
1889 * - setup the DRM framebuffer with the allocated memory
1890 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001891int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +11001892{
Luca Tettamantiea059a12010-04-08 21:41:59 +02001893 struct drm_i915_private *dev_priv;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001894 int ret = 0, mmio_bar;
Chris Wilsonfe669bf2010-11-23 12:09:30 +00001895 uint32_t agp_size;
1896
Dave Airlie22eae942005-11-10 22:16:34 +11001897 /* i915 has 4 more counters */
1898 dev->counters += 4;
1899 dev->types[6] = _DRM_STAT_IRQ;
1900 dev->types[7] = _DRM_STAT_PRIMARY;
1901 dev->types[8] = _DRM_STAT_SECONDARY;
1902 dev->types[9] = _DRM_STAT_DMA;
1903
Eric Anholt9a298b22009-03-24 12:23:04 -07001904 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001905 if (dev_priv == NULL)
1906 return -ENOMEM;
1907
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001908 dev->dev_private = (void *)dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001909 dev_priv->dev = dev;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001910 dev_priv->info = (struct intel_device_info *) flags;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001911
Dave Airlieec2a4c32009-08-04 11:43:41 +10001912 if (i915_get_bridge_dev(dev)) {
1913 ret = -EIO;
1914 goto free_priv;
1915 }
1916
Daniel Vetter9f82d232010-08-30 21:25:23 +02001917 /* overlay on gen2 is broken and can't address above 1G */
1918 if (IS_GEN2(dev))
1919 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1920
Jan Niehusmann6927faf2011-03-01 23:24:16 +01001921 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1922 * using 32bit addressing, overwriting memory if HWS is located
1923 * above 4GB.
1924 *
1925 * The documentation also mentions an issue with undefined
1926 * behaviour if any general state is accessed within a page above 4GB,
1927 * which also needs to be handled carefully.
1928 */
1929 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1930 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1931
Chris Wilsonb4ce0f82010-10-28 11:26:06 +01001932 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1933 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
1934 if (!dev_priv->regs) {
1935 DRM_ERROR("failed to map registers\n");
1936 ret = -EIO;
1937 goto put_bridge;
1938 }
1939
Chris Wilson71e93392010-10-27 18:46:52 +01001940 dev_priv->mm.gtt = intel_gtt_get();
1941 if (!dev_priv->mm.gtt) {
1942 DRM_ERROR("Failed to initialize GTT\n");
1943 ret = -ENODEV;
Keith Packarda7b85d22011-07-10 13:12:17 -07001944 goto out_rmmap;
Chris Wilson71e93392010-10-27 18:46:52 +01001945 }
1946
Chris Wilson71e93392010-10-27 18:46:52 +01001947 agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1948
Eric Anholtab657db12009-01-23 12:57:47 -08001949 dev_priv->mm.gtt_mapping =
Chris Wilson71e93392010-10-27 18:46:52 +01001950 io_mapping_create_wc(dev->agp->base, agp_size);
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08001951 if (dev_priv->mm.gtt_mapping == NULL) {
1952 ret = -EIO;
1953 goto out_rmmap;
1954 }
1955
Eric Anholtab657db12009-01-23 12:57:47 -08001956 /* Set up a WC MTRR for non-PAT systems. This is more common than
1957 * one would think, because the kernel disables PAT on first
1958 * generation Core chips because WC PAT gets overridden by a UC
1959 * MTRR if present. Even if a UC MTRR isn't present.
1960 */
1961 dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
Chris Wilson71e93392010-10-27 18:46:52 +01001962 agp_size,
Eric Anholtab657db12009-01-23 12:57:47 -08001963 MTRR_TYPE_WRCOMB, 1);
1964 if (dev_priv->mm.gtt_mtrr < 0) {
Eric Anholt040aefa2009-03-10 12:31:12 -07001965 DRM_INFO("MTRR allocation failed. Graphics "
Eric Anholtab657db12009-01-23 12:57:47 -08001966 "performance may suffer.\n");
1967 }
1968
Chris Wilsone642abb2010-09-09 12:46:34 +01001969 /* The i915 workqueue is primarily used for batched retirement of
1970 * requests (and thus managing bo) once the task has been completed
1971 * by the GPU. i915_gem_retire_requests() is called directly when we
1972 * need high-priority retirement, such as waiting for an explicit
1973 * bo.
1974 *
1975 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +08001976 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +01001977 *
1978 * All tasks on the workqueue are expected to acquire the dev mutex
1979 * so there is no point in running more than one instance of the
1980 * workqueue at any time: max_active = 1 and NON_REENTRANT.
1981 */
1982 dev_priv->wq = alloc_workqueue("i915",
1983 WQ_UNBOUND | WQ_NON_REENTRANT,
1984 1);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001985 if (dev_priv->wq == NULL) {
1986 DRM_ERROR("Failed to create our workqueue.\n");
1987 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -07001988 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001989 }
1990
Dave Airlieac5c4e72008-12-19 15:38:34 +10001991 /* enable GEM by default */
1992 dev_priv->has_gem = 1;
Dave Airlieac5c4e72008-12-19 15:38:34 +10001993
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001994 intel_irq_init(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001995
Zhenyu Wangc48044112009-12-17 14:48:43 +08001996 /* Try to make sure MCHBAR is enabled before poking at it */
1997 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001998 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001999 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08002000
Bryan Freed6d139a82010-10-14 09:14:51 +01002001 /* Make sure the bios did its job and set up vital registers */
2002 intel_setup_bios(dev);
2003
Eric Anholt673a3942008-07-30 12:06:12 -07002004 i915_gem_load(dev);
2005
Keith Packard398c9cb2008-07-30 13:03:43 -07002006 /* Init HWS */
2007 if (!I915_NEED_GFX_HWS(dev)) {
2008 ret = i915_init_phys_hws(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +00002009 if (ret)
2010 goto out_gem_unload;
Keith Packard398c9cb2008-07-30 13:03:43 -07002011 }
Eric Anholted4cb412008-07-29 12:10:39 -07002012
Jesse Barnes7648fa92010-05-20 14:28:11 -07002013 if (IS_PINEVIEW(dev))
2014 i915_pineview_get_mem_freq(dev);
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01002015 else if (IS_GEN5(dev))
Jesse Barnes7648fa92010-05-20 14:28:11 -07002016 i915_ironlake_get_mem_freq(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002017
Eric Anholted4cb412008-07-29 12:10:39 -07002018 /* On the 945G/GM, the chipset reports the MSI capability on the
2019 * integrated graphics even though the support isn't actually there
2020 * according to the published specs. It doesn't appear to function
2021 * correctly in testing on 945G.
2022 * This may be a side effect of MSI having been made available for PEG
2023 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07002024 *
2025 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08002026 * be lost or delayed, but we use them anyways to avoid
2027 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07002028 */
Keith Packardb60678a2008-12-08 11:12:28 -08002029 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -08002030 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -07002031
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002032 spin_lock_init(&dev_priv->irq_lock);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002033 spin_lock_init(&dev_priv->error_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07002034 spin_lock_init(&dev_priv->rps_lock);
Eric Anholted4cb412008-07-29 12:10:39 -07002035
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002036 if (IS_MOBILE(dev) || !IS_GEN2(dev))
2037 dev_priv->num_pipe = 2;
2038 else
2039 dev_priv->num_pipe = 1;
2040
2041 ret = drm_vblank_init(dev, dev_priv->num_pipe);
Chris Wilson56e2ea32010-11-08 17:10:29 +00002042 if (ret)
2043 goto out_gem_unload;
Keith Packard52440212008-11-18 09:30:25 -08002044
Ben Gamari11ed50e2009-09-14 17:48:45 -04002045 /* Start out suspended */
2046 dev_priv->mm.suspended = 1;
2047
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002048 intel_detect_pch(dev);
2049
Jesse Barnes79e53942008-11-07 14:24:08 -08002050 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +02002051 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002052 if (ret < 0) {
2053 DRM_ERROR("failed to init modeset\n");
Chris Wilson56e2ea32010-11-08 17:10:29 +00002054 goto out_gem_unload;
Jesse Barnes79e53942008-11-07 14:24:08 -08002055 }
2056 }
2057
Matthew Garrett74a365b2009-03-19 21:35:39 +00002058 /* Must be done after probing outputs */
Chris Wilson44834a62010-08-19 16:09:23 +01002059 intel_opregion_init(dev);
2060 acpi_video_register();
Matthew Garrett74a365b2009-03-19 21:35:39 +00002061
Ben Gamarif65d9422009-09-14 17:48:44 -04002062 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
2063 (unsigned long) dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002064
2065 spin_lock(&mchdev_lock);
2066 i915_mch_dev = dev_priv;
2067 dev_priv->mchdev_lock = &mchdev_lock;
2068 spin_unlock(&mchdev_lock);
2069
Eric Anholt63ee41d2010-12-20 18:40:06 -08002070 ips_ping_for_i915_load();
2071
Jesse Barnes79e53942008-11-07 14:24:08 -08002072 return 0;
2073
Chris Wilson56e2ea32010-11-08 17:10:29 +00002074out_gem_unload:
Keith Packarda7b85d22011-07-10 13:12:17 -07002075 if (dev_priv->mm.inactive_shrinker.shrink)
2076 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
2077
Chris Wilson56e2ea32010-11-08 17:10:29 +00002078 if (dev->pdev->msi_enabled)
2079 pci_disable_msi(dev->pdev);
2080
2081 intel_teardown_gmbus(dev);
2082 intel_teardown_mchbar(dev);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002083 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -07002084out_mtrrfree:
2085 if (dev_priv->mm.gtt_mtrr >= 0) {
2086 mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
2087 dev->agp->agp_info.aper_size * 1024 * 1024);
2088 dev_priv->mm.gtt_mtrr = -1;
2089 }
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -08002090 io_mapping_free(dev_priv->mm.gtt_mapping);
Jesse Barnes79e53942008-11-07 14:24:08 -08002091out_rmmap:
Chris Wilson6dda5692010-10-29 21:02:18 +01002092 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10002093put_bridge:
2094 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002095free_priv:
Eric Anholt9a298b22009-03-24 12:23:04 -07002096 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002097 return ret;
2098}
2099
2100int i915_driver_unload(struct drm_device *dev)
2101{
2102 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +02002103 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002104
Jesse Barnes7648fa92010-05-20 14:28:11 -07002105 spin_lock(&mchdev_lock);
2106 i915_mch_dev = NULL;
2107 spin_unlock(&mchdev_lock);
2108
Chris Wilson17250b72010-10-28 12:51:39 +01002109 if (dev_priv->mm.inactive_shrinker.shrink)
2110 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
2111
Daniel Vetterc911fc12010-08-20 21:23:20 +02002112 mutex_lock(&dev->struct_mutex);
2113 ret = i915_gpu_idle(dev);
2114 if (ret)
2115 DRM_ERROR("failed to idle hardware: %d\n", ret);
2116 mutex_unlock(&dev->struct_mutex);
2117
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002118 /* Cancel the retire work handler, which should be idle now. */
2119 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
2120
Eric Anholtab657db12009-01-23 12:57:47 -08002121 io_mapping_free(dev_priv->mm.gtt_mapping);
2122 if (dev_priv->mm.gtt_mtrr >= 0) {
2123 mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
2124 dev->agp->agp_info.aper_size * 1024 * 1024);
2125 dev_priv->mm.gtt_mtrr = -1;
2126 }
2127
Chris Wilson44834a62010-08-19 16:09:23 +01002128 acpi_video_unregister();
2129
Jesse Barnes79e53942008-11-07 14:24:08 -08002130 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson7b4f3992010-10-04 15:33:04 +01002131 intel_fbdev_fini(dev);
Jesse Barnes3d8620c2010-03-26 11:07:21 -07002132 intel_modeset_cleanup(dev);
2133
Zhao Yakui6363ee62009-11-24 09:48:44 +08002134 /*
2135 * free the memory space allocated for the child device
2136 * config parsed from VBT
2137 */
2138 if (dev_priv->child_dev && dev_priv->child_dev_num) {
2139 kfree(dev_priv->child_dev);
2140 dev_priv->child_dev = NULL;
2141 dev_priv->child_dev_num = 0;
2142 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +02002143
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002144 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +10002145 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08002146 }
2147
Daniel Vettera8b48992010-08-20 21:25:11 +02002148 /* Free error state after interrupts are fully disabled. */
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002149 del_timer_sync(&dev_priv->hangcheck_timer);
2150 cancel_work_sync(&dev_priv->error_work);
Daniel Vettera8b48992010-08-20 21:25:11 +02002151 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002152
Eric Anholted4cb412008-07-29 12:10:39 -07002153 if (dev->pdev->msi_enabled)
2154 pci_disable_msi(dev->pdev);
2155
Chris Wilson44834a62010-08-19 16:09:23 +01002156 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002157
Jesse Barnes79e53942008-11-07 14:24:08 -08002158 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +02002159 /* Flush any outstanding unpin_work. */
2160 flush_workqueue(dev_priv->wq);
2161
Jesse Barnes79e53942008-11-07 14:24:08 -08002162 mutex_lock(&dev->struct_mutex);
Hugh Dickinsecbec532011-06-27 16:18:20 -07002163 i915_gem_free_all_phys_object(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002164 i915_gem_cleanup_ringbuffer(dev);
2165 mutex_unlock(&dev->struct_mutex);
Jesse Barnes20bf3772010-04-21 11:39:22 -07002166 if (I915_HAS_FBC(dev) && i915_powersave)
2167 i915_cleanup_compression(dev);
Chris Wilsonfe669bf2010-11-23 12:09:30 +00002168 drm_mm_takedown(&dev_priv->mm.stolen);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002169
2170 intel_cleanup_overlay(dev);
Keith Packardc2873e92010-10-07 09:20:12 +01002171
2172 if (!I915_NEED_GFX_HWS(dev))
2173 i915_free_hws(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002174 }
2175
Daniel Vetter701394c2010-10-10 18:54:08 +01002176 if (dev_priv->regs != NULL)
Chris Wilson6dda5692010-10-29 21:02:18 +01002177 pci_iounmap(dev->pdev, dev_priv->regs);
Daniel Vetter701394c2010-10-10 18:54:08 +01002178
Chris Wilsonf899fc62010-07-20 15:44:45 -07002179 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +08002180 intel_teardown_mchbar(dev);
2181
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002182 destroy_workqueue(dev_priv->wq);
2183
Dave Airlieec2a4c32009-08-04 11:43:41 +10002184 pci_dev_put(dev_priv->bridge_dev);
Eric Anholt9a298b22009-03-24 12:23:04 -07002185 kfree(dev->dev_private);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002186
Dave Airlie22eae942005-11-10 22:16:34 +11002187 return 0;
2188}
2189
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002190int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07002191{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002192 struct drm_i915_file_private *file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002193
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002194 DRM_DEBUG_DRIVER("\n");
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002195 file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
2196 if (!file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002197 return -ENOMEM;
2198
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002199 file->driver_priv = file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Chris Wilson1c255952010-09-26 11:03:27 +01002201 spin_lock_init(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002202 INIT_LIST_HEAD(&file_priv->mm.request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002203
2204 return 0;
2205}
2206
Jesse Barnes79e53942008-11-07 14:24:08 -08002207/**
2208 * i915_driver_lastclose - clean up after all DRM clients have exited
2209 * @dev: DRM device
2210 *
2211 * Take care of cleaning up after all DRM clients have exited. In the
2212 * mode setting case, we want to restore the kernel's initial mode (just
2213 * in case the last client left us in a bad state).
2214 *
2215 * Additionally, in the non-mode setting case, we'll tear down the AGP
2216 * and DMA structures, since the kernel won't be using them, and clea
2217 * up any GEM state.
2218 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002219void i915_driver_lastclose(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002221 drm_i915_private_t *dev_priv = dev->dev_private;
2222
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
Dave Airliee8e7a2b2011-04-21 22:18:32 +01002224 intel_fb_restore_mode(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002225 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +10002226 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08002227 }
Dave Airlie144a75f2008-03-30 07:53:58 +10002228
Eric Anholt673a3942008-07-30 12:06:12 -07002229 i915_gem_lastclose(dev);
2230
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002231 if (dev_priv->agp_heap)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002232 i915_mem_takedown(&(dev_priv->agp_heap));
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002233
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002234 i915_dma_cleanup(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235}
2236
Eric Anholt6c340ea2007-08-25 20:23:09 +10002237void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002239 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00002240 i915_gem_release(dev, file_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08002241 if (!drm_core_check_feature(dev, DRIVER_MODESET))
2242 i915_mem_release(dev, file_priv, dev_priv->agp_heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243}
2244
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002245void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07002246{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002247 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002248
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002249 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002250}
2251
Eric Anholtc153f452007-09-03 12:06:45 +10002252struct drm_ioctl_desc i915_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +10002253 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2254 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
2255 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
2256 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
2257 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
2258 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
2259 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
2260 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2261 DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
2262 DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
2263 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2264 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
2265 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2266 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2267 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
2268 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
2269 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2270 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2271 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
2272 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
2273 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2274 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2275 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
2276 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
2277 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2278 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2279 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
2280 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
2281 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
2282 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
2283 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
2284 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
2285 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
2286 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
2287 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
2288 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
2289 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
2290 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
2291 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
2292 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Dave Airliec94f7022005-07-07 21:03:38 +10002293};
2294
2295int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10002296
2297/**
2298 * Determine if the device really is AGP or not.
2299 *
2300 * All Intel graphics chipsets are treated as AGP, even if they are really
2301 * PCI-e.
2302 *
2303 * \param dev The device to be tested.
2304 *
2305 * \returns
2306 * A value of 1 is always retured to indictate every i9x5 is AGP.
2307 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002308int i915_driver_device_is_agp(struct drm_device * dev)
Dave Airliecda17382005-07-10 17:31:26 +10002309{
2310 return 1;
2311}