blob: c3d22be73b7cc99bc638192dce47f25ed0919821 [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020014#include <linux/clk/at91_pmc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010015
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040016#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000017#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010018#include <asm/mach/arch.h>
19#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010020#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080022#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/at91sam9260.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010024#include <mach/hardware.h>
Andrew Victor62c16602006-11-30 12:27:38 +010025
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080026#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080027#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080028#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010029#include "generic.h"
30#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080031#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020032#include "pm.h"
Andrew Victor62c16602006-11-30 12:27:38 +010033
Andrew Victor62c16602006-11-30 12:27:38 +010034/* --------------------------------------------------------------------
35 * Clocks
36 * -------------------------------------------------------------------- */
37
38/*
39 * The peripheral clocks.
40 */
41static struct clk pioA_clk = {
42 .name = "pioA_clk",
43 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioB_clk = {
47 .name = "pioB_clk",
48 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk pioC_clk = {
52 .name = "pioC_clk",
53 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk adc_clk = {
57 .name = "adc_clk",
58 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
59 .type = CLK_TYPE_PERIPHERAL,
60};
Maxime Ripard67b5d7b2012-05-11 15:35:34 +020061
62static struct clk adc_op_clk = {
63 .name = "adc_op_clk",
64 .type = CLK_TYPE_PERIPHERAL,
65 .rate_hz = 5000000,
66};
67
Andrew Victor62c16602006-11-30 12:27:38 +010068static struct clk usart0_clk = {
69 .name = "usart0_clk",
70 .pmc_mask = 1 << AT91SAM9260_ID_US0,
71 .type = CLK_TYPE_PERIPHERAL,
72};
73static struct clk usart1_clk = {
74 .name = "usart1_clk",
75 .pmc_mask = 1 << AT91SAM9260_ID_US1,
76 .type = CLK_TYPE_PERIPHERAL,
77};
78static struct clk usart2_clk = {
79 .name = "usart2_clk",
80 .pmc_mask = 1 << AT91SAM9260_ID_US2,
81 .type = CLK_TYPE_PERIPHERAL,
82};
83static struct clk mmc_clk = {
84 .name = "mci_clk",
85 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
86 .type = CLK_TYPE_PERIPHERAL,
87};
88static struct clk udc_clk = {
89 .name = "udc_clk",
90 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
91 .type = CLK_TYPE_PERIPHERAL,
92};
93static struct clk twi_clk = {
94 .name = "twi_clk",
95 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
96 .type = CLK_TYPE_PERIPHERAL,
97};
98static struct clk spi0_clk = {
99 .name = "spi0_clk",
100 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
101 .type = CLK_TYPE_PERIPHERAL,
102};
103static struct clk spi1_clk = {
104 .name = "spi1_clk",
105 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
106 .type = CLK_TYPE_PERIPHERAL,
107};
Andrew Victore8788ba2007-05-02 17:14:57 +0100108static struct clk ssc_clk = {
109 .name = "ssc_clk",
110 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
111 .type = CLK_TYPE_PERIPHERAL,
112};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100113static struct clk tc0_clk = {
114 .name = "tc0_clk",
115 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
116 .type = CLK_TYPE_PERIPHERAL,
117};
118static struct clk tc1_clk = {
119 .name = "tc1_clk",
120 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
121 .type = CLK_TYPE_PERIPHERAL,
122};
123static struct clk tc2_clk = {
124 .name = "tc2_clk",
125 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
126 .type = CLK_TYPE_PERIPHERAL,
127};
Andrew Victor62c16602006-11-30 12:27:38 +0100128static struct clk ohci_clk = {
129 .name = "ohci_clk",
130 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
131 .type = CLK_TYPE_PERIPHERAL,
132};
Andrew Victor69b2e99c2007-02-14 08:44:43 +0100133static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200134 .name = "pclk",
Andrew Victor62c16602006-11-30 12:27:38 +0100135 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
136 .type = CLK_TYPE_PERIPHERAL,
137};
138static struct clk isi_clk = {
139 .name = "isi_clk",
140 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
141 .type = CLK_TYPE_PERIPHERAL,
142};
143static struct clk usart3_clk = {
144 .name = "usart3_clk",
145 .pmc_mask = 1 << AT91SAM9260_ID_US3,
146 .type = CLK_TYPE_PERIPHERAL,
147};
148static struct clk usart4_clk = {
149 .name = "usart4_clk",
150 .pmc_mask = 1 << AT91SAM9260_ID_US4,
151 .type = CLK_TYPE_PERIPHERAL,
152};
153static struct clk usart5_clk = {
154 .name = "usart5_clk",
155 .pmc_mask = 1 << AT91SAM9260_ID_US5,
156 .type = CLK_TYPE_PERIPHERAL,
157};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100158static struct clk tc3_clk = {
159 .name = "tc3_clk",
160 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
161 .type = CLK_TYPE_PERIPHERAL,
162};
163static struct clk tc4_clk = {
164 .name = "tc4_clk",
165 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
166 .type = CLK_TYPE_PERIPHERAL,
167};
168static struct clk tc5_clk = {
169 .name = "tc5_clk",
170 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
171 .type = CLK_TYPE_PERIPHERAL,
172};
Andrew Victor62c16602006-11-30 12:27:38 +0100173
174static struct clk *periph_clocks[] __initdata = {
175 &pioA_clk,
176 &pioB_clk,
177 &pioC_clk,
178 &adc_clk,
Maxime Ripard67b5d7b2012-05-11 15:35:34 +0200179 &adc_op_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100180 &usart0_clk,
181 &usart1_clk,
182 &usart2_clk,
183 &mmc_clk,
184 &udc_clk,
185 &twi_clk,
186 &spi0_clk,
187 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100188 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100189 &tc0_clk,
190 &tc1_clk,
191 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100192 &ohci_clk,
Andrew Victor69b2e99c2007-02-14 08:44:43 +0100193 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100194 &isi_clk,
195 &usart3_clk,
196 &usart4_clk,
197 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100198 &tc3_clk,
199 &tc4_clk,
200 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100201 // irq0 .. irq2
202};
203
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100204static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200205 /* One additional fake clock for macb_hclk */
206 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100207 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
208 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
209 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
210 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
211 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARD18089582011-11-28 12:53:08 +0100212 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
213 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
214 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800215 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800216 CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800217 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
218 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800219 /* more usart lookup table for DT entries */
220 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
221 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
222 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
223 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
224 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
225 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
226 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Ludovic Desrochesf7d19b92012-09-12 08:42:15 +0200227 CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi_clk),
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100228 /* more tc lookup table for DT entries */
229 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
230 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
231 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
232 CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
233 CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
234 CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800235 CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
Ludovic Desroches23e3b242012-11-19 12:19:53 +0100236 CLKDEV_CON_DEV_ID("mci_clk", "fffa8000.mmc", &mmc_clk),
Richard Genoudf0db66a2013-04-03 14:01:22 +0800237 CLKDEV_CON_DEV_ID("spi_clk", "fffc8000.spi", &spi0_clk),
238 CLKDEV_CON_DEV_ID("spi_clk", "fffcc000.spi", &spi1_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200239 /* fake hclk clock */
240 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800241 CLKDEV_CON_ID("pioA", &pioA_clk),
242 CLKDEV_CON_ID("pioB", &pioB_clk),
243 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800244 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
245 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
246 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100247};
248
249static struct clk_lookup usart_clocks_lookups[] = {
250 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
251 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
252 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
253 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
254 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
255 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
256 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
257};
258
Andrew Victor62c16602006-11-30 12:27:38 +0100259/*
260 * The two programmable clocks.
261 * You must configure pin multiplexing to bring these signals out.
262 */
263static struct clk pck0 = {
264 .name = "pck0",
265 .pmc_mask = AT91_PMC_PCK0,
266 .type = CLK_TYPE_PROGRAMMABLE,
267 .id = 0,
268};
269static struct clk pck1 = {
270 .name = "pck1",
271 .pmc_mask = AT91_PMC_PCK1,
272 .type = CLK_TYPE_PROGRAMMABLE,
273 .id = 1,
274};
275
276static void __init at91sam9260_register_clocks(void)
277{
278 int i;
279
280 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
281 clk_register(periph_clocks[i]);
282
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100283 clkdev_add_table(periph_clocks_lookups,
284 ARRAY_SIZE(periph_clocks_lookups));
285 clkdev_add_table(usart_clocks_lookups,
286 ARRAY_SIZE(usart_clocks_lookups));
287
Andrew Victor62c16602006-11-30 12:27:38 +0100288 clk_register(&pck0);
289 clk_register(&pck1);
290}
291
292/* --------------------------------------------------------------------
293 * GPIO
294 * -------------------------------------------------------------------- */
295
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800296static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100297 {
298 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800299 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100300 }, {
301 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800302 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100303 }, {
304 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800305 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100306 }
307};
308
Andrew Victor62c16602006-11-30 12:27:38 +0100309/* --------------------------------------------------------------------
310 * AT91SAM9260 processor initialization
311 * -------------------------------------------------------------------- */
312
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800313static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100314{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800315 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100316
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800317 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100318 case AT91_CIDR_SRAMSIZ_32K:
319 sram_size = 2 * SZ_16K;
320 break;
321 case AT91_CIDR_SRAMSIZ_16K:
322 default:
323 sram_size = SZ_16K;
324 }
325
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800326 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100327}
328
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800329static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100330{
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800331 if (cpu_is_at91sam9xe())
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800332 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800333 else if (cpu_is_at91sam9g20())
334 at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
335 else
336 at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800337}
Andrew Victorf7eee892007-02-15 08:17:38 +0100338
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800339static void __init at91sam9260_ioremap_registers(void)
340{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800341 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800342 at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800343 at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800344 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800345 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800346 at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200347 at91_pm_set_standby(at91sam9_sdram_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800348}
349
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800350static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800351{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800352 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000353 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100354
Johan Hovold94c4c792013-10-16 11:56:15 +0200355 at91_sysirq_mask_rtt(AT91SAM9260_BASE_RTT);
356
Andrew Victor62c16602006-11-30 12:27:38 +0100357 /* Register GPIO subsystem */
358 at91_gpio_init(at91sam9260_gpio, 3);
359}
360
361/* --------------------------------------------------------------------
362 * Interrupt initialization
363 * -------------------------------------------------------------------- */
364
365/*
366 * The default interrupt priority levels (0 = lowest, 7 = highest).
367 */
368static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
369 7, /* Advanced Interrupt Controller */
370 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100371 1, /* Parallel IO Controller A */
372 1, /* Parallel IO Controller B */
373 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100374 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100375 5, /* USART 0 */
376 5, /* USART 1 */
377 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100378 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100379 2, /* USB Device Port */
380 6, /* Two-Wire Interface */
381 5, /* Serial Peripheral Interface 0 */
382 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100383 5, /* Serial Synchronous Controller */
384 0,
385 0,
386 0, /* Timer Counter 0 */
387 0, /* Timer Counter 1 */
388 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100389 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100390 3, /* Ethernet */
391 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100392 5, /* USART 3 */
393 5, /* USART 4 */
394 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100395 0, /* Timer Counter 3 */
396 0, /* Timer Counter 4 */
397 0, /* Timer Counter 5 */
398 0, /* Advanced Interrupt Controller */
399 0, /* Advanced Interrupt Controller */
400 0, /* Advanced Interrupt Controller */
401};
402
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000403AT91_SOC_START(at91sam9260)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800404 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800405 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200406 .extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
407 | (1 << AT91SAM9260_ID_IRQ2),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800408 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800409 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800410 .init = at91sam9260_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800411AT91_SOC_END