blob: 97c84ebe3f244c43cfaea5f9b12863463cb72f89 [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
33#define NUM_CONTROLS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020034#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
35#define NUM_VIRT_COUNTERS 32
36#define NUM_VIRT_CONTROLS 32
37#else
38#define NUM_VIRT_COUNTERS NUM_COUNTERS
39#define NUM_VIRT_CONTROLS NUM_CONTROLS
40#endif
41
Robert Richter3370d352009-05-25 15:10:32 +020042#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020043#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020044
45#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Jason Yeh4d4036e2009-07-08 13:49:38 +020047static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020048
Robert Richter87f0bac2008-07-22 21:09:03 +020049/* IbsFetchCtl bits/masks */
Robert Richterc572ae42009-06-03 20:10:39 +020050#define IBS_FETCH_RAND_EN (1ULL<<57)
51#define IBS_FETCH_VAL (1ULL<<49)
52#define IBS_FETCH_ENABLE (1ULL<<48)
53#define IBS_FETCH_CNT_MASK 0xFFFF0000ULL
Barry Kasindorf56784f12008-07-22 21:08:55 +020054
Robert Richter87f0bac2008-07-22 21:09:03 +020055/*IbsOpCtl bits */
Robert Richterc572ae42009-06-03 20:10:39 +020056#define IBS_OP_CNT_CTL (1ULL<<19)
57#define IBS_OP_VAL (1ULL<<18)
58#define IBS_OP_ENABLE (1ULL<<17)
Barry Kasindorf56784f12008-07-22 21:08:55 +020059
Robert Richterc572ae42009-06-03 20:10:39 +020060#define IBS_FETCH_SIZE 6
61#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020062
Robert Richter64683da2010-02-04 10:57:23 +010063static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020064
65struct op_ibs_config {
66 unsigned long op_enabled;
67 unsigned long fetch_enabled;
68 unsigned long max_cnt_fetch;
69 unsigned long max_cnt_op;
70 unsigned long rand_en;
71 unsigned long dispatched_ops;
72};
73
74static struct op_ibs_config ibs_config;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010075
Robert Richter64683da2010-02-04 10:57:23 +010076/*
77 * IBS cpuid feature detection
78 */
79
80#define IBS_CPUID_FEATURES 0x8000001b
81
82/*
83 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
84 * bit 0 is used to indicate the existence of IBS.
85 */
86#define IBS_CAPS_AVAIL (1LL<<0)
87#define IBS_CAPS_OPCNT (1LL<<4)
88
89static u32 get_ibs_caps(void)
90{
91 u32 ibs_caps;
92 unsigned int max_level;
93
94 if (!boot_cpu_has(X86_FEATURE_IBS))
95 return 0;
96
97 /* check IBS cpuid feature flags */
98 max_level = cpuid_eax(0x80000000);
99 if (max_level < IBS_CPUID_FEATURES)
100 return IBS_CAPS_AVAIL;
101
102 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
103 if (!(ibs_caps & IBS_CAPS_AVAIL))
104 /* cpuid flags not valid */
105 return IBS_CAPS_AVAIL;
106
107 return ibs_caps;
108}
109
Robert Richter7e7478c2009-07-16 13:09:53 +0200110#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
111
112static void op_mux_fill_in_addresses(struct op_msrs * const msrs)
113{
114 int i;
115
116 for (i = 0; i < NUM_VIRT_COUNTERS; i++) {
Robert Richter61d149d2009-07-10 15:47:17 +0200117 int hw_counter = op_x86_virt_to_phys(i);
Robert Richter7e7478c2009-07-16 13:09:53 +0200118 if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
119 msrs->multiplex[i].addr = MSR_K7_PERFCTR0 + hw_counter;
120 else
121 msrs->multiplex[i].addr = 0;
122 }
123}
124
125static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
126 struct op_msrs const * const msrs)
127{
128 u64 val;
129 int i;
130
131 /* enable active counters */
132 for (i = 0; i < NUM_COUNTERS; ++i) {
133 int virt = op_x86_phys_to_virt(i);
134 if (!counter_config[virt].enabled)
135 continue;
136 rdmsrl(msrs->controls[i].addr, val);
137 val &= model->reserved;
138 val |= op_x86_get_ctrl(model, &counter_config[virt]);
139 wrmsrl(msrs->controls[i].addr, val);
140 }
141}
142
143#else
144
145static inline void op_mux_fill_in_addresses(struct op_msrs * const msrs) { }
146
147#endif
148
Robert Richter6657fe42008-07-22 21:08:50 +0200149/* functions for op_amd_spec */
Robert Richterdfa15422008-07-22 21:08:49 +0200150
Robert Richter6657fe42008-07-22 21:08:50 +0200151static void op_amd_fill_in_addresses(struct op_msrs * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
Don Zickuscb9c4482006-09-26 10:52:26 +0200153 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100155 for (i = 0; i < NUM_COUNTERS; i++) {
Robert Richter4c168ea2008-09-24 11:08:52 +0200156 if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
157 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200158 else
159 msrs->counters[i].addr = 0;
160 }
161
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100162 for (i = 0; i < NUM_CONTROLS; i++) {
Robert Richter4c168ea2008-09-24 11:08:52 +0200163 if (reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i))
164 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200165 else
166 msrs->controls[i].addr = 0;
167 }
Jason Yeh4d4036e2009-07-08 13:49:38 +0200168
Robert Richter7e7478c2009-07-16 13:09:53 +0200169 op_mux_fill_in_addresses(msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170}
171
Robert Richteref8828d2009-05-25 19:31:44 +0200172static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
173 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Robert Richter3370d352009-05-25 15:10:32 +0200175 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 int i;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100177
Jason Yeh4d4036e2009-07-08 13:49:38 +0200178 /* setup reset_value */
179 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
Robert Richterc5500912009-07-16 13:11:16 +0200180 if (counter_config[i].enabled)
Jason Yeh4d4036e2009-07-08 13:49:38 +0200181 reset_value[i] = counter_config[i].count;
Robert Richterc5500912009-07-16 13:11:16 +0200182 else
Jason Yeh4d4036e2009-07-08 13:49:38 +0200183 reset_value[i] = 0;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200184 }
185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 /* clear all counters */
Robert Richter6e63ea42009-07-07 19:25:39 +0200187 for (i = 0; i < NUM_CONTROLS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200188 if (unlikely(!msrs->controls[i].addr))
Don Zickuscb9c4482006-09-26 10:52:26 +0200189 continue;
Robert Richter3370d352009-05-25 15:10:32 +0200190 rdmsrl(msrs->controls[i].addr, val);
191 val &= model->reserved;
192 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 }
Don Zickuscb9c4482006-09-26 10:52:26 +0200194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 /* avoid a false detection of ctr overflows in NMI handler */
Robert Richter4c168ea2008-09-24 11:08:52 +0200196 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200197 if (unlikely(!msrs->counters[i].addr))
Don Zickuscb9c4482006-09-26 10:52:26 +0200198 continue;
Robert Richterbbc59862009-05-25 17:38:19 +0200199 wrmsrl(msrs->counters[i].addr, -1LL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 }
201
202 /* enable active counters */
Robert Richter4c168ea2008-09-24 11:08:52 +0200203 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200204 int virt = op_x86_phys_to_virt(i);
205 if (!counter_config[virt].enabled)
206 continue;
207 if (!msrs->counters[i].addr)
208 continue;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200209
Robert Richterd8471ad2009-07-16 13:04:43 +0200210 /* setup counter registers */
211 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
212
213 /* setup control registers */
214 rdmsrl(msrs->controls[i].addr, val);
215 val &= model->reserved;
216 val |= op_x86_get_ctrl(model, &counter_config[virt]);
217 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 }
219}
220
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600221/*
222 * 16-bit Linear Feedback Shift Register (LFSR)
223 *
224 * 16 14 13 11
225 * Feedback polynomial = X + X + X + X + 1
226 */
227static unsigned int lfsr_random(void)
228{
229 static unsigned int lfsr_value = 0xF00D;
230 unsigned int bit;
231
232 /* Compute next bit to shift in */
233 bit = ((lfsr_value >> 0) ^
234 (lfsr_value >> 2) ^
235 (lfsr_value >> 3) ^
236 (lfsr_value >> 5)) & 0x0001;
237
238 /* Advance to next register value */
239 lfsr_value = (lfsr_value >> 1) | (bit << 15);
240
241 return lfsr_value;
242}
243
Andrew Morton4680e642009-06-23 12:36:08 -0700244static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200245op_amd_handle_ibs(struct pt_regs * const regs,
246 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
Robert Richterc572ae42009-06-03 20:10:39 +0200248 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100249 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
Robert Richter64683da2010-02-04 10:57:23 +0100251 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700252 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
Robert Richter7939d2b2008-07-22 21:08:56 +0200254 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200255 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
256 if (ctl & IBS_FETCH_VAL) {
257 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
258 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100259 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200260 oprofile_add_data64(&entry, val);
261 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200262 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200263 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100264 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200265
Robert Richterfd13f6c2008-10-19 21:00:09 +0200266 /* reenable the IRQ */
Robert Richterc572ae42009-06-03 20:10:39 +0200267 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT_MASK);
268 ctl |= IBS_FETCH_ENABLE;
269 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200270 }
271 }
272
Robert Richter7939d2b2008-07-22 21:08:56 +0200273 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200274 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
275 if (ctl & IBS_OP_VAL) {
276 rdmsrl(MSR_AMD64_IBSOPRIP, val);
277 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100278 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200279 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200280 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200281 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200282 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200283 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200284 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200285 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200286 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200287 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200288 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200289 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100290 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200291
292 /* reenable the IRQ */
Robert Richterc572ae42009-06-03 20:10:39 +0200293 ctl &= ~IBS_OP_VAL & 0xFFFFFFFF;
294 ctl |= IBS_OP_ENABLE;
295 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200296 }
297 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298}
299
Robert Richter90637592009-03-10 19:15:57 +0100300static inline void op_amd_start_ibs(void)
301{
Robert Richterc572ae42009-06-03 20:10:39 +0200302 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100303
304 if (!ibs_caps)
305 return;
306
307 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200308 val = (ibs_config.max_cnt_fetch >> 4) & 0xFFFF;
309 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
310 val |= IBS_FETCH_ENABLE;
311 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100312 }
313
Robert Richter64683da2010-02-04 10:57:23 +0100314 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200315 val = (ibs_config.max_cnt_op >> 4) & 0xFFFF;
Robert Richter64683da2010-02-04 10:57:23 +0100316 if (ibs_caps & IBS_CAPS_OPCNT && ibs_config.dispatched_ops)
317 val |= IBS_OP_CNT_CTL;
Robert Richterc572ae42009-06-03 20:10:39 +0200318 val |= IBS_OP_ENABLE;
319 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100320 }
321}
322
323static void op_amd_stop_ibs(void)
324{
Robert Richter64683da2010-02-04 10:57:23 +0100325 if (!ibs_caps)
326 return;
327
328 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100329 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200330 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100331
Robert Richter64683da2010-02-04 10:57:23 +0100332 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100333 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200334 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100335}
336
Robert Richter7939d2b2008-07-22 21:08:56 +0200337static int op_amd_check_ctrs(struct pt_regs * const regs,
338 struct op_msrs const * const msrs)
339{
Robert Richter42399ad2009-05-25 17:59:06 +0200340 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200341 int i;
342
Robert Richter6e63ea42009-07-07 19:25:39 +0200343 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200344 int virt = op_x86_phys_to_virt(i);
345 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200346 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200347 rdmsrl(msrs->counters[i].addr, val);
348 /* bit is clear if overflowed: */
349 if (val & OP_CTR_OVERFLOW)
350 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200351 oprofile_add_sample(regs, virt);
352 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200353 }
354
355 op_amd_handle_ibs(regs, msrs);
356
357 /* See op_model_ppro.c */
358 return 1;
359}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100360
Robert Richter6657fe42008-07-22 21:08:50 +0200361static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362{
Robert Richterdea37662009-05-25 18:11:52 +0200363 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200365
Robert Richter6e63ea42009-07-07 19:25:39 +0200366 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200367 if (!reset_value[op_x86_phys_to_virt(i)])
368 continue;
369 rdmsrl(msrs->controls[i].addr, val);
370 val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
371 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
Robert Richter852402c2008-07-22 21:09:06 +0200373
Robert Richter90637592009-03-10 19:15:57 +0100374 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
Robert Richter6657fe42008-07-22 21:08:50 +0200377static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378{
Robert Richterdea37662009-05-25 18:11:52 +0200379 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 int i;
381
Robert Richterfd13f6c2008-10-19 21:00:09 +0200382 /*
383 * Subtle: stop on all counters to avoid race with setting our
384 * pm callback
385 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200386 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200387 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200388 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200389 rdmsrl(msrs->controls[i].addr, val);
390 val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
391 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200393
Robert Richter90637592009-03-10 19:15:57 +0100394 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395}
396
Robert Richter6657fe42008-07-22 21:08:50 +0200397static void op_amd_shutdown(struct op_msrs const * const msrs)
Don Zickuscb9c4482006-09-26 10:52:26 +0200398{
399 int i;
400
Robert Richter6e63ea42009-07-07 19:25:39 +0200401 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200402 if (msrs->counters[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200403 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
404 }
Robert Richter5e766e32009-07-08 14:54:17 +0200405 for (i = 0; i < NUM_CONTROLS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200406 if (msrs->controls[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200407 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
408 }
409}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Robert Richter7d77f2d2008-07-22 21:08:57 +0200411static u8 ibs_eilvt_off;
412
Barry Kasindorf56784f12008-07-22 21:08:55 +0200413static inline void apic_init_ibs_nmi_per_cpu(void *arg)
414{
Robert Richter7d77f2d2008-07-22 21:08:57 +0200415 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200416}
417
418static inline void apic_clear_ibs_nmi_per_cpu(void *arg)
419{
420 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
421}
422
Robert Richterfe615cb2008-11-24 14:58:03 +0100423static int init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200424{
425#define IBSCTL_LVTOFFSETVAL (1 << 8)
426#define IBSCTL 0x1cc
427 struct pci_dev *cpu_cfg;
428 int nodes;
429 u32 value = 0;
430
431 /* per CPU setup */
Robert Richterebb535d2008-07-22 21:08:59 +0200432 on_each_cpu(apic_init_ibs_nmi_per_cpu, NULL, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200433
434 nodes = 0;
435 cpu_cfg = NULL;
436 do {
437 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
438 PCI_DEVICE_ID_AMD_10H_NB_MISC,
439 cpu_cfg);
440 if (!cpu_cfg)
441 break;
442 ++nodes;
443 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
444 | IBSCTL_LVTOFFSETVAL);
445 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
446 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100447 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200448 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
449 "IBSCTL = 0x%08x", value);
450 return 1;
451 }
452 } while (1);
453
454 if (!nodes) {
455 printk(KERN_DEBUG "No CPU node configured for IBS");
456 return 1;
457 }
458
Robert Richter7d77f2d2008-07-22 21:08:57 +0200459 return 0;
460}
461
Robert Richterfe615cb2008-11-24 14:58:03 +0100462/* uninitialize the APIC for the IBS interrupts if needed */
463static void clear_ibs_nmi(void)
464{
Robert Richter64683da2010-02-04 10:57:23 +0100465 if (ibs_caps)
Robert Richterfe615cb2008-11-24 14:58:03 +0100466 on_each_cpu(apic_clear_ibs_nmi_per_cpu, NULL, 1);
467}
468
Robert Richterfd13f6c2008-10-19 21:00:09 +0200469/* initialize the APIC for the IBS interrupts if available */
Robert Richterfe615cb2008-11-24 14:58:03 +0100470static void ibs_init(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200471{
Robert Richter64683da2010-02-04 10:57:23 +0100472 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200473
Robert Richter64683da2010-02-04 10:57:23 +0100474 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200475 return;
476
Robert Richterfe615cb2008-11-24 14:58:03 +0100477 if (init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100478 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200479 return;
480 }
481
Robert Richter64683da2010-02-04 10:57:23 +0100482 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
483 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200484}
485
Robert Richterfe615cb2008-11-24 14:58:03 +0100486static void ibs_exit(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200487{
Robert Richter64683da2010-02-04 10:57:23 +0100488 if (!ibs_caps)
Robert Richterfe615cb2008-11-24 14:58:03 +0100489 return;
490
491 clear_ibs_nmi();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200492}
493
Robert Richter25ad2912008-09-05 17:12:36 +0200494static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200495
Robert Richter25ad2912008-09-05 17:12:36 +0200496static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200497{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200498 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200499 int ret = 0;
500
501 /* architecture specific files */
502 if (create_arch_files)
503 ret = create_arch_files(sb, root);
504
505 if (ret)
506 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200507
Robert Richter64683da2010-02-04 10:57:23 +0100508 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200509 return ret;
510
511 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200512
513 /* setup some reasonable defaults */
514 ibs_config.max_cnt_fetch = 250000;
515 ibs_config.fetch_enabled = 0;
516 ibs_config.max_cnt_op = 250000;
517 ibs_config.op_enabled = 0;
Robert Richter64683da2010-02-04 10:57:23 +0100518 ibs_config.dispatched_ops = 0;
Robert Richter2d55a472008-07-18 17:56:05 +0200519
520 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
521 oprofilefs_create_ulong(sb, dir, "enable",
522 &ibs_config.fetch_enabled);
523 oprofilefs_create_ulong(sb, dir, "max_count",
524 &ibs_config.max_cnt_fetch);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200525 oprofilefs_create_ulong(sb, dir, "rand_enable",
526 &ibs_config.rand_en);
Robert Richter2d55a472008-07-18 17:56:05 +0200527
Robert Richterccd755c2008-07-29 16:57:10 +0200528 dir = oprofilefs_mkdir(sb, root, "ibs_op");
Barry Kasindorf56784f12008-07-22 21:08:55 +0200529 oprofilefs_create_ulong(sb, dir, "enable",
Robert Richter2d55a472008-07-18 17:56:05 +0200530 &ibs_config.op_enabled);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200531 oprofilefs_create_ulong(sb, dir, "max_count",
Robert Richter2d55a472008-07-18 17:56:05 +0200532 &ibs_config.max_cnt_op);
Robert Richter64683da2010-02-04 10:57:23 +0100533 if (ibs_caps & IBS_CAPS_OPCNT)
534 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
535 &ibs_config.dispatched_ops);
Robert Richterfc2bd732008-07-22 21:09:00 +0200536
537 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200538}
539
Robert Richteradf5ec02008-07-22 21:08:48 +0200540static int op_amd_init(struct oprofile_operations *ops)
541{
Robert Richterfe615cb2008-11-24 14:58:03 +0100542 ibs_init();
Robert Richter270d3e12008-07-22 21:09:01 +0200543 create_arch_files = ops->create_files;
544 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200545 return 0;
546}
547
548static void op_amd_exit(void)
549{
Robert Richterfe615cb2008-11-24 14:58:03 +0100550 ibs_exit();
Robert Richteradf5ec02008-07-22 21:08:48 +0200551}
552
Robert Richter259a83a2009-07-09 15:12:35 +0200553struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200554 .num_counters = NUM_COUNTERS,
555 .num_controls = NUM_CONTROLS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200556 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200557 .reserved = MSR_AMD_EVENTSEL_RESERVED,
558 .event_mask = OP_EVENT_MASK,
559 .init = op_amd_init,
560 .exit = op_amd_exit,
Robert Richterc92960f2008-09-05 17:12:36 +0200561 .fill_in_addresses = &op_amd_fill_in_addresses,
562 .setup_ctrs = &op_amd_setup_ctrs,
563 .check_ctrs = &op_amd_check_ctrs,
564 .start = &op_amd_start,
565 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200566 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200567#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200568 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200569#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570};