Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 1 | /* |
Robert Richter | 6852fd9 | 2008-07-22 21:09:08 +0200 | [diff] [blame] | 2 | * @file op_model_amd.c |
Barry Kasindorf | bd87f1f | 2007-12-18 18:05:58 +0100 | [diff] [blame] | 3 | * athlon / K7 / K8 / Family 10h model-specific MSR operations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
Robert Richter | ae735e9 | 2008-12-25 17:26:07 +0100 | [diff] [blame] | 5 | * @remark Copyright 2002-2009 OProfile authors |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * @remark Read the file COPYING |
| 7 | * |
| 8 | * @author John Levon |
| 9 | * @author Philippe Elie |
| 10 | * @author Graydon Hoare |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 11 | * @author Robert Richter <robert.richter@amd.com> |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 12 | * @author Barry Kasindorf <barry.kasindorf@amd.com> |
| 13 | * @author Jason Yeh <jason.yeh@amd.com> |
| 14 | * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com> |
Robert Richter | ae735e9 | 2008-12-25 17:26:07 +0100 | [diff] [blame] | 15 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
| 17 | #include <linux/oprofile.h> |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 18 | #include <linux/device.h> |
| 19 | #include <linux/pci.h> |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 20 | #include <linux/percpu.h> |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 21 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/ptrace.h> |
| 23 | #include <asm/msr.h> |
Don Zickus | 3e4ff11 | 2006-06-26 13:57:01 +0200 | [diff] [blame] | 24 | #include <asm/nmi.h> |
Robert Richter | 013cfc5 | 2010-01-28 18:05:26 +0100 | [diff] [blame] | 25 | #include <asm/apic.h> |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 26 | #include <asm/processor.h> |
| 27 | #include <asm/cpufeature.h> |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 28 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | #include "op_x86_model.h" |
| 30 | #include "op_counter.h" |
| 31 | |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 32 | #define NUM_COUNTERS 4 |
| 33 | #define NUM_CONTROLS 4 |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 34 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
| 35 | #define NUM_VIRT_COUNTERS 32 |
| 36 | #define NUM_VIRT_CONTROLS 32 |
| 37 | #else |
| 38 | #define NUM_VIRT_COUNTERS NUM_COUNTERS |
| 39 | #define NUM_VIRT_CONTROLS NUM_CONTROLS |
| 40 | #endif |
| 41 | |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 42 | #define OP_EVENT_MASK 0x0FFF |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 43 | #define OP_CTR_OVERFLOW (1ULL<<31) |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 44 | |
| 45 | #define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 47 | static unsigned long reset_value[NUM_VIRT_COUNTERS]; |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 48 | |
Robert Richter | 87f0bac | 2008-07-22 21:09:03 +0200 | [diff] [blame] | 49 | /* IbsFetchCtl bits/masks */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 50 | #define IBS_FETCH_RAND_EN (1ULL<<57) |
| 51 | #define IBS_FETCH_VAL (1ULL<<49) |
| 52 | #define IBS_FETCH_ENABLE (1ULL<<48) |
| 53 | #define IBS_FETCH_CNT_MASK 0xFFFF0000ULL |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 54 | |
Robert Richter | 87f0bac | 2008-07-22 21:09:03 +0200 | [diff] [blame] | 55 | /*IbsOpCtl bits */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 56 | #define IBS_OP_CNT_CTL (1ULL<<19) |
| 57 | #define IBS_OP_VAL (1ULL<<18) |
| 58 | #define IBS_OP_ENABLE (1ULL<<17) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 59 | |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 60 | #define IBS_FETCH_SIZE 6 |
| 61 | #define IBS_OP_SIZE 12 |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 62 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 63 | static u32 ibs_caps; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 64 | |
| 65 | struct op_ibs_config { |
| 66 | unsigned long op_enabled; |
| 67 | unsigned long fetch_enabled; |
| 68 | unsigned long max_cnt_fetch; |
| 69 | unsigned long max_cnt_op; |
| 70 | unsigned long rand_en; |
| 71 | unsigned long dispatched_ops; |
| 72 | }; |
| 73 | |
| 74 | static struct op_ibs_config ibs_config; |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 75 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 76 | /* |
| 77 | * IBS cpuid feature detection |
| 78 | */ |
| 79 | |
| 80 | #define IBS_CPUID_FEATURES 0x8000001b |
| 81 | |
| 82 | /* |
| 83 | * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but |
| 84 | * bit 0 is used to indicate the existence of IBS. |
| 85 | */ |
| 86 | #define IBS_CAPS_AVAIL (1LL<<0) |
| 87 | #define IBS_CAPS_OPCNT (1LL<<4) |
| 88 | |
| 89 | static u32 get_ibs_caps(void) |
| 90 | { |
| 91 | u32 ibs_caps; |
| 92 | unsigned int max_level; |
| 93 | |
| 94 | if (!boot_cpu_has(X86_FEATURE_IBS)) |
| 95 | return 0; |
| 96 | |
| 97 | /* check IBS cpuid feature flags */ |
| 98 | max_level = cpuid_eax(0x80000000); |
| 99 | if (max_level < IBS_CPUID_FEATURES) |
| 100 | return IBS_CAPS_AVAIL; |
| 101 | |
| 102 | ibs_caps = cpuid_eax(IBS_CPUID_FEATURES); |
| 103 | if (!(ibs_caps & IBS_CAPS_AVAIL)) |
| 104 | /* cpuid flags not valid */ |
| 105 | return IBS_CAPS_AVAIL; |
| 106 | |
| 107 | return ibs_caps; |
| 108 | } |
| 109 | |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 110 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
| 111 | |
| 112 | static void op_mux_fill_in_addresses(struct op_msrs * const msrs) |
| 113 | { |
| 114 | int i; |
| 115 | |
| 116 | for (i = 0; i < NUM_VIRT_COUNTERS; i++) { |
Robert Richter | 61d149d | 2009-07-10 15:47:17 +0200 | [diff] [blame] | 117 | int hw_counter = op_x86_virt_to_phys(i); |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 118 | if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i)) |
| 119 | msrs->multiplex[i].addr = MSR_K7_PERFCTR0 + hw_counter; |
| 120 | else |
| 121 | msrs->multiplex[i].addr = 0; |
| 122 | } |
| 123 | } |
| 124 | |
| 125 | static void op_mux_switch_ctrl(struct op_x86_model_spec const *model, |
| 126 | struct op_msrs const * const msrs) |
| 127 | { |
| 128 | u64 val; |
| 129 | int i; |
| 130 | |
| 131 | /* enable active counters */ |
| 132 | for (i = 0; i < NUM_COUNTERS; ++i) { |
| 133 | int virt = op_x86_phys_to_virt(i); |
| 134 | if (!counter_config[virt].enabled) |
| 135 | continue; |
| 136 | rdmsrl(msrs->controls[i].addr, val); |
| 137 | val &= model->reserved; |
| 138 | val |= op_x86_get_ctrl(model, &counter_config[virt]); |
| 139 | wrmsrl(msrs->controls[i].addr, val); |
| 140 | } |
| 141 | } |
| 142 | |
| 143 | #else |
| 144 | |
| 145 | static inline void op_mux_fill_in_addresses(struct op_msrs * const msrs) { } |
| 146 | |
| 147 | #endif |
| 148 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 149 | /* functions for op_amd_spec */ |
Robert Richter | dfa1542 | 2008-07-22 21:08:49 +0200 | [diff] [blame] | 150 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 151 | static void op_amd_fill_in_addresses(struct op_msrs * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | { |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 153 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 155 | for (i = 0; i < NUM_COUNTERS; i++) { |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 156 | if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i)) |
| 157 | msrs->counters[i].addr = MSR_K7_PERFCTR0 + i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 158 | else |
| 159 | msrs->counters[i].addr = 0; |
| 160 | } |
| 161 | |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 162 | for (i = 0; i < NUM_CONTROLS; i++) { |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 163 | if (reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) |
| 164 | msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 165 | else |
| 166 | msrs->controls[i].addr = 0; |
| 167 | } |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 168 | |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 169 | op_mux_fill_in_addresses(msrs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | } |
| 171 | |
Robert Richter | ef8828d | 2009-05-25 19:31:44 +0200 | [diff] [blame] | 172 | static void op_amd_setup_ctrs(struct op_x86_model_spec const *model, |
| 173 | struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | { |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 175 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | int i; |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 177 | |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 178 | /* setup reset_value */ |
| 179 | for (i = 0; i < NUM_VIRT_COUNTERS; ++i) { |
Robert Richter | c550091 | 2009-07-16 13:11:16 +0200 | [diff] [blame] | 180 | if (counter_config[i].enabled) |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 181 | reset_value[i] = counter_config[i].count; |
Robert Richter | c550091 | 2009-07-16 13:11:16 +0200 | [diff] [blame] | 182 | else |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 183 | reset_value[i] = 0; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 184 | } |
| 185 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | /* clear all counters */ |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 187 | for (i = 0; i < NUM_CONTROLS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 188 | if (unlikely(!msrs->controls[i].addr)) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 189 | continue; |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 190 | rdmsrl(msrs->controls[i].addr, val); |
| 191 | val &= model->reserved; |
| 192 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | } |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 194 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | /* avoid a false detection of ctr overflows in NMI handler */ |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 196 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 197 | if (unlikely(!msrs->counters[i].addr)) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 198 | continue; |
Robert Richter | bbc5986 | 2009-05-25 17:38:19 +0200 | [diff] [blame] | 199 | wrmsrl(msrs->counters[i].addr, -1LL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | } |
| 201 | |
| 202 | /* enable active counters */ |
Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 203 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 204 | int virt = op_x86_phys_to_virt(i); |
| 205 | if (!counter_config[virt].enabled) |
| 206 | continue; |
| 207 | if (!msrs->counters[i].addr) |
| 208 | continue; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 209 | |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 210 | /* setup counter registers */ |
| 211 | wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]); |
| 212 | |
| 213 | /* setup control registers */ |
| 214 | rdmsrl(msrs->controls[i].addr, val); |
| 215 | val &= model->reserved; |
| 216 | val |= op_x86_get_ctrl(model, &counter_config[virt]); |
| 217 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 218 | } |
| 219 | } |
| 220 | |
Suravee Suthikulpanit | f125be1 | 2010-01-18 11:25:45 -0600 | [diff] [blame^] | 221 | /* |
| 222 | * 16-bit Linear Feedback Shift Register (LFSR) |
| 223 | * |
| 224 | * 16 14 13 11 |
| 225 | * Feedback polynomial = X + X + X + X + 1 |
| 226 | */ |
| 227 | static unsigned int lfsr_random(void) |
| 228 | { |
| 229 | static unsigned int lfsr_value = 0xF00D; |
| 230 | unsigned int bit; |
| 231 | |
| 232 | /* Compute next bit to shift in */ |
| 233 | bit = ((lfsr_value >> 0) ^ |
| 234 | (lfsr_value >> 2) ^ |
| 235 | (lfsr_value >> 3) ^ |
| 236 | (lfsr_value >> 5)) & 0x0001; |
| 237 | |
| 238 | /* Advance to next register value */ |
| 239 | lfsr_value = (lfsr_value >> 1) | (bit << 15); |
| 240 | |
| 241 | return lfsr_value; |
| 242 | } |
| 243 | |
Andrew Morton | 4680e64 | 2009-06-23 12:36:08 -0700 | [diff] [blame] | 244 | static inline void |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 245 | op_amd_handle_ibs(struct pt_regs * const regs, |
| 246 | struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 248 | u64 val, ctl; |
Robert Richter | 1acda87 | 2009-01-05 10:35:31 +0100 | [diff] [blame] | 249 | struct op_entry entry; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 251 | if (!ibs_caps) |
Andrew Morton | 4680e64 | 2009-06-23 12:36:08 -0700 | [diff] [blame] | 252 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 254 | if (ibs_config.fetch_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 255 | rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl); |
| 256 | if (ctl & IBS_FETCH_VAL) { |
| 257 | rdmsrl(MSR_AMD64_IBSFETCHLINAD, val); |
| 258 | oprofile_write_reserve(&entry, regs, val, |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 259 | IBS_FETCH_CODE, IBS_FETCH_SIZE); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 260 | oprofile_add_data64(&entry, val); |
| 261 | oprofile_add_data64(&entry, ctl); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 262 | rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 263 | oprofile_add_data64(&entry, val); |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 264 | oprofile_write_commit(&entry); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 265 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 266 | /* reenable the IRQ */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 267 | ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT_MASK); |
| 268 | ctl |= IBS_FETCH_ENABLE; |
| 269 | wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 270 | } |
| 271 | } |
| 272 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 273 | if (ibs_config.op_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 274 | rdmsrl(MSR_AMD64_IBSOPCTL, ctl); |
| 275 | if (ctl & IBS_OP_VAL) { |
| 276 | rdmsrl(MSR_AMD64_IBSOPRIP, val); |
| 277 | oprofile_write_reserve(&entry, regs, val, |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 278 | IBS_OP_CODE, IBS_OP_SIZE); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 279 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 280 | rdmsrl(MSR_AMD64_IBSOPDATA, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 281 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 282 | rdmsrl(MSR_AMD64_IBSOPDATA2, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 283 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 284 | rdmsrl(MSR_AMD64_IBSOPDATA3, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 285 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 286 | rdmsrl(MSR_AMD64_IBSDCLINAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 287 | oprofile_add_data64(&entry, val); |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 288 | rdmsrl(MSR_AMD64_IBSDCPHYSAD, val); |
Robert Richter | 51563a0 | 2009-06-03 20:54:56 +0200 | [diff] [blame] | 289 | oprofile_add_data64(&entry, val); |
Robert Richter | 14f0ca8 | 2009-01-07 21:50:22 +0100 | [diff] [blame] | 290 | oprofile_write_commit(&entry); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 291 | |
| 292 | /* reenable the IRQ */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 293 | ctl &= ~IBS_OP_VAL & 0xFFFFFFFF; |
| 294 | ctl |= IBS_OP_ENABLE; |
| 295 | wrmsrl(MSR_AMD64_IBSOPCTL, ctl); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 296 | } |
| 297 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | } |
| 299 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 300 | static inline void op_amd_start_ibs(void) |
| 301 | { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 302 | u64 val; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 303 | |
| 304 | if (!ibs_caps) |
| 305 | return; |
| 306 | |
| 307 | if (ibs_config.fetch_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 308 | val = (ibs_config.max_cnt_fetch >> 4) & 0xFFFF; |
| 309 | val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0; |
| 310 | val |= IBS_FETCH_ENABLE; |
| 311 | wrmsrl(MSR_AMD64_IBSFETCHCTL, val); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 312 | } |
| 313 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 314 | if (ibs_config.op_enabled) { |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 315 | val = (ibs_config.max_cnt_op >> 4) & 0xFFFF; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 316 | if (ibs_caps & IBS_CAPS_OPCNT && ibs_config.dispatched_ops) |
| 317 | val |= IBS_OP_CNT_CTL; |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 318 | val |= IBS_OP_ENABLE; |
| 319 | wrmsrl(MSR_AMD64_IBSOPCTL, val); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 320 | } |
| 321 | } |
| 322 | |
| 323 | static void op_amd_stop_ibs(void) |
| 324 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 325 | if (!ibs_caps) |
| 326 | return; |
| 327 | |
| 328 | if (ibs_config.fetch_enabled) |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 329 | /* clear max count and enable */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 330 | wrmsrl(MSR_AMD64_IBSFETCHCTL, 0); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 331 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 332 | if (ibs_config.op_enabled) |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 333 | /* clear max count and enable */ |
Robert Richter | c572ae4 | 2009-06-03 20:10:39 +0200 | [diff] [blame] | 334 | wrmsrl(MSR_AMD64_IBSOPCTL, 0); |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 335 | } |
| 336 | |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 337 | static int op_amd_check_ctrs(struct pt_regs * const regs, |
| 338 | struct op_msrs const * const msrs) |
| 339 | { |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 340 | u64 val; |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 341 | int i; |
| 342 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 343 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 344 | int virt = op_x86_phys_to_virt(i); |
| 345 | if (!reset_value[virt]) |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 346 | continue; |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 347 | rdmsrl(msrs->counters[i].addr, val); |
| 348 | /* bit is clear if overflowed: */ |
| 349 | if (val & OP_CTR_OVERFLOW) |
| 350 | continue; |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 351 | oprofile_add_sample(regs, virt); |
| 352 | wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]); |
Robert Richter | 7939d2b | 2008-07-22 21:08:56 +0200 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | op_amd_handle_ibs(regs, msrs); |
| 356 | |
| 357 | /* See op_model_ppro.c */ |
| 358 | return 1; |
| 359 | } |
Paolo Ciarrocchi | d441373 | 2008-02-19 23:51:27 +0100 | [diff] [blame] | 360 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 361 | static void op_amd_start(struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 363 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | int i; |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 365 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 366 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 367 | if (!reset_value[op_x86_phys_to_virt(i)]) |
| 368 | continue; |
| 369 | rdmsrl(msrs->controls[i].addr, val); |
| 370 | val |= ARCH_PERFMON_EVENTSEL0_ENABLE; |
| 371 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | } |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 373 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 374 | op_amd_start_ibs(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | } |
| 376 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 377 | static void op_amd_stop(struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 379 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | int i; |
| 381 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 382 | /* |
| 383 | * Subtle: stop on all counters to avoid race with setting our |
| 384 | * pm callback |
| 385 | */ |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 386 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 387 | if (!reset_value[op_x86_phys_to_virt(i)]) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 388 | continue; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 389 | rdmsrl(msrs->controls[i].addr, val); |
| 390 | val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE; |
| 391 | wrmsrl(msrs->controls[i].addr, val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | } |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 393 | |
Robert Richter | 9063759 | 2009-03-10 19:15:57 +0100 | [diff] [blame] | 394 | op_amd_stop_ibs(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | } |
| 396 | |
Robert Richter | 6657fe4 | 2008-07-22 21:08:50 +0200 | [diff] [blame] | 397 | static void op_amd_shutdown(struct op_msrs const * const msrs) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 398 | { |
| 399 | int i; |
| 400 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 401 | for (i = 0; i < NUM_COUNTERS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 402 | if (msrs->counters[i].addr) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 403 | release_perfctr_nmi(MSR_K7_PERFCTR0 + i); |
| 404 | } |
Robert Richter | 5e766e3 | 2009-07-08 14:54:17 +0200 | [diff] [blame] | 405 | for (i = 0; i < NUM_CONTROLS; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 406 | if (msrs->controls[i].addr) |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 407 | release_evntsel_nmi(MSR_K7_EVNTSEL0 + i); |
| 408 | } |
| 409 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 411 | static u8 ibs_eilvt_off; |
| 412 | |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 413 | static inline void apic_init_ibs_nmi_per_cpu(void *arg) |
| 414 | { |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 415 | ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 416 | } |
| 417 | |
| 418 | static inline void apic_clear_ibs_nmi_per_cpu(void *arg) |
| 419 | { |
| 420 | setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1); |
| 421 | } |
| 422 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 423 | static int init_ibs_nmi(void) |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 424 | { |
| 425 | #define IBSCTL_LVTOFFSETVAL (1 << 8) |
| 426 | #define IBSCTL 0x1cc |
| 427 | struct pci_dev *cpu_cfg; |
| 428 | int nodes; |
| 429 | u32 value = 0; |
| 430 | |
| 431 | /* per CPU setup */ |
Robert Richter | ebb535d | 2008-07-22 21:08:59 +0200 | [diff] [blame] | 432 | on_each_cpu(apic_init_ibs_nmi_per_cpu, NULL, 1); |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 433 | |
| 434 | nodes = 0; |
| 435 | cpu_cfg = NULL; |
| 436 | do { |
| 437 | cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD, |
| 438 | PCI_DEVICE_ID_AMD_10H_NB_MISC, |
| 439 | cpu_cfg); |
| 440 | if (!cpu_cfg) |
| 441 | break; |
| 442 | ++nodes; |
| 443 | pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off |
| 444 | | IBSCTL_LVTOFFSETVAL); |
| 445 | pci_read_config_dword(cpu_cfg, IBSCTL, &value); |
| 446 | if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) { |
Robert Richter | 83bd924 | 2008-12-15 15:09:50 +0100 | [diff] [blame] | 447 | pci_dev_put(cpu_cfg); |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 448 | printk(KERN_DEBUG "Failed to setup IBS LVT offset, " |
| 449 | "IBSCTL = 0x%08x", value); |
| 450 | return 1; |
| 451 | } |
| 452 | } while (1); |
| 453 | |
| 454 | if (!nodes) { |
| 455 | printk(KERN_DEBUG "No CPU node configured for IBS"); |
| 456 | return 1; |
| 457 | } |
| 458 | |
Robert Richter | 7d77f2d | 2008-07-22 21:08:57 +0200 | [diff] [blame] | 459 | return 0; |
| 460 | } |
| 461 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 462 | /* uninitialize the APIC for the IBS interrupts if needed */ |
| 463 | static void clear_ibs_nmi(void) |
| 464 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 465 | if (ibs_caps) |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 466 | on_each_cpu(apic_clear_ibs_nmi_per_cpu, NULL, 1); |
| 467 | } |
| 468 | |
Robert Richter | fd13f6c | 2008-10-19 21:00:09 +0200 | [diff] [blame] | 469 | /* initialize the APIC for the IBS interrupts if available */ |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 470 | static void ibs_init(void) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 471 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 472 | ibs_caps = get_ibs_caps(); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 473 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 474 | if (!ibs_caps) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 475 | return; |
| 476 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 477 | if (init_ibs_nmi()) { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 478 | ibs_caps = 0; |
Robert Richter | 852402c | 2008-07-22 21:09:06 +0200 | [diff] [blame] | 479 | return; |
| 480 | } |
| 481 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 482 | printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n", |
| 483 | (unsigned)ibs_caps); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 484 | } |
| 485 | |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 486 | static void ibs_exit(void) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 487 | { |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 488 | if (!ibs_caps) |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 489 | return; |
| 490 | |
| 491 | clear_ibs_nmi(); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 492 | } |
| 493 | |
Robert Richter | 25ad291 | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 494 | static int (*create_arch_files)(struct super_block *sb, struct dentry *root); |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 495 | |
Robert Richter | 25ad291 | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 496 | static int setup_ibs_files(struct super_block *sb, struct dentry *root) |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 497 | { |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 498 | struct dentry *dir; |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 499 | int ret = 0; |
| 500 | |
| 501 | /* architecture specific files */ |
| 502 | if (create_arch_files) |
| 503 | ret = create_arch_files(sb, root); |
| 504 | |
| 505 | if (ret) |
| 506 | return ret; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 507 | |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 508 | if (!ibs_caps) |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 509 | return ret; |
| 510 | |
| 511 | /* model specific files */ |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 512 | |
| 513 | /* setup some reasonable defaults */ |
| 514 | ibs_config.max_cnt_fetch = 250000; |
| 515 | ibs_config.fetch_enabled = 0; |
| 516 | ibs_config.max_cnt_op = 250000; |
| 517 | ibs_config.op_enabled = 0; |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 518 | ibs_config.dispatched_ops = 0; |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 519 | |
| 520 | dir = oprofilefs_mkdir(sb, root, "ibs_fetch"); |
| 521 | oprofilefs_create_ulong(sb, dir, "enable", |
| 522 | &ibs_config.fetch_enabled); |
| 523 | oprofilefs_create_ulong(sb, dir, "max_count", |
| 524 | &ibs_config.max_cnt_fetch); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 525 | oprofilefs_create_ulong(sb, dir, "rand_enable", |
| 526 | &ibs_config.rand_en); |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 527 | |
Robert Richter | ccd755c | 2008-07-29 16:57:10 +0200 | [diff] [blame] | 528 | dir = oprofilefs_mkdir(sb, root, "ibs_op"); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 529 | oprofilefs_create_ulong(sb, dir, "enable", |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 530 | &ibs_config.op_enabled); |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 531 | oprofilefs_create_ulong(sb, dir, "max_count", |
Robert Richter | 2d55a47 | 2008-07-18 17:56:05 +0200 | [diff] [blame] | 532 | &ibs_config.max_cnt_op); |
Robert Richter | 64683da | 2010-02-04 10:57:23 +0100 | [diff] [blame] | 533 | if (ibs_caps & IBS_CAPS_OPCNT) |
| 534 | oprofilefs_create_ulong(sb, dir, "dispatched_ops", |
| 535 | &ibs_config.dispatched_ops); |
Robert Richter | fc2bd73 | 2008-07-22 21:09:00 +0200 | [diff] [blame] | 536 | |
| 537 | return 0; |
Barry Kasindorf | 56784f1 | 2008-07-22 21:08:55 +0200 | [diff] [blame] | 538 | } |
| 539 | |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 540 | static int op_amd_init(struct oprofile_operations *ops) |
| 541 | { |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 542 | ibs_init(); |
Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 543 | create_arch_files = ops->create_files; |
| 544 | ops->create_files = setup_ibs_files; |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 545 | return 0; |
| 546 | } |
| 547 | |
| 548 | static void op_amd_exit(void) |
| 549 | { |
Robert Richter | fe615cb | 2008-11-24 14:58:03 +0100 | [diff] [blame] | 550 | ibs_exit(); |
Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 551 | } |
| 552 | |
Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 553 | struct op_x86_model_spec op_amd_spec = { |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 554 | .num_counters = NUM_COUNTERS, |
| 555 | .num_controls = NUM_CONTROLS, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 556 | .num_virt_counters = NUM_VIRT_COUNTERS, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 557 | .reserved = MSR_AMD_EVENTSEL_RESERVED, |
| 558 | .event_mask = OP_EVENT_MASK, |
| 559 | .init = op_amd_init, |
| 560 | .exit = op_amd_exit, |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 561 | .fill_in_addresses = &op_amd_fill_in_addresses, |
| 562 | .setup_ctrs = &op_amd_setup_ctrs, |
| 563 | .check_ctrs = &op_amd_check_ctrs, |
| 564 | .start = &op_amd_start, |
| 565 | .stop = &op_amd_stop, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 566 | .shutdown = &op_amd_shutdown, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 567 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX |
Robert Richter | 7e7478c | 2009-07-16 13:09:53 +0200 | [diff] [blame] | 568 | .switch_ctrl = &op_mux_switch_ctrl, |
Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 569 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | }; |