blob: b321ad4dcafd1c78fea6c3cf29512c1004a3e4a9 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
Alex Deucher0aea5e42014-07-30 11:49:56 -040067#include <linux/interval_tree.h>
Christian König341cb9e2014-08-07 09:36:03 +020068#include <linux/hashtable.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069
Jerome Glisse4c788672009-11-20 14:29:23 +010070#include <ttm/ttm_bo_api.h>
71#include <ttm/ttm_bo_driver.h>
72#include <ttm/ttm_placement.h>
73#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000074#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010075
Dave Airliec2142712009-09-22 08:50:10 +100076#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077#include "radeon_mode.h"
78#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020079
80/*
81 * Modules parameters.
82 */
83extern int radeon_no_wb;
84extern int radeon_modeset;
85extern int radeon_dynclks;
86extern int radeon_r4xx_atom;
87extern int radeon_agpmode;
88extern int radeon_vram_limit;
89extern int radeon_gart_size;
90extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020091extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100093extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020094extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040095extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040096extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050097extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040098extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020099extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400100extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -0400101extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400102extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000103extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500104extern int radeon_hard_reset;
Christian Königc1c44132014-06-05 23:47:32 -0400105extern int radeon_vm_size;
Christian König4510fb92014-06-05 23:56:50 -0400106extern int radeon_vm_block_size;
Alex Deuchera624f422014-07-01 11:23:03 -0400107extern int radeon_deep_color;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200108extern int radeon_use_pflipirq;
Alex Deucher6e909f72014-08-07 09:28:31 -0400109extern int radeon_bapm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
111/*
112 * Copy from radeon_drv.h so we don't have to include both and have conflicting
113 * symbol;
114 */
Jerome Glissebb635562012-05-09 15:34:46 +0200115#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
116#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100117/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200118#define RADEON_IB_POOL_SIZE 16
119#define RADEON_DEBUGFS_MAX_COMPONENTS 32
120#define RADEONFB_CONN_LIMIT 4
121#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122
Jerome Glissebb635562012-05-09 15:34:46 +0200123/* fence seq are set to this number when signaled */
124#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500125
126/* internal ring indices */
127/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200128#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500129
130/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200131#define CAYMAN_RING_TYPE_CP1_INDEX 1
132#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500133
Alex Deucher4d756582012-09-27 15:08:35 -0400134/* R600+ has an async dma ring */
135#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500136/* cayman add a second async dma ring */
137#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400138
Christian Königf2ba57b2013-04-08 12:41:29 +0200139/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200140#define R600_RING_TYPE_UVD_INDEX 5
141
142/* TN+ */
143#define TN_RING_TYPE_VCE1_INDEX 6
144#define TN_RING_TYPE_VCE2_INDEX 7
145
146/* max number of rings */
147#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200148
Christian König1c61eae2014-02-18 01:50:22 -0700149/* number of hw syncs before falling back on blocking */
150#define RADEON_NUM_SYNCS 4
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151
Christian König8f534922014-02-18 11:37:20 +0100152/* number of hw syncs before falling back on blocking */
153#define RADEON_NUM_SYNCS 4
154
Jerome Glisse721604a2012-01-05 22:11:05 -0500155/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200156#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200157#define RADEON_VA_RESERVED_SIZE (8 << 20)
158#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500159
Alex Deucher1a0041b2013-10-02 13:01:36 -0400160/* hard reset data */
161#define RADEON_ASIC_RESET_DATA 0x39d5e86b
162
Alex Deucherec46c762013-01-03 12:07:30 -0500163/* reset flags */
164#define RADEON_RESET_GFX (1 << 0)
165#define RADEON_RESET_COMPUTE (1 << 1)
166#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500167#define RADEON_RESET_CP (1 << 3)
168#define RADEON_RESET_GRBM (1 << 4)
169#define RADEON_RESET_DMA1 (1 << 5)
170#define RADEON_RESET_RLC (1 << 6)
171#define RADEON_RESET_SEM (1 << 7)
172#define RADEON_RESET_IH (1 << 8)
173#define RADEON_RESET_VMC (1 << 9)
174#define RADEON_RESET_MC (1 << 10)
175#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500176
Alex Deucher22c775c2013-07-23 09:41:05 -0400177/* CG block flags */
178#define RADEON_CG_BLOCK_GFX (1 << 0)
179#define RADEON_CG_BLOCK_MC (1 << 1)
180#define RADEON_CG_BLOCK_SDMA (1 << 2)
181#define RADEON_CG_BLOCK_UVD (1 << 3)
182#define RADEON_CG_BLOCK_VCE (1 << 4)
183#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400184#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400185
Alex Deucher64d8a722013-08-08 16:31:25 -0400186/* CG flags */
187#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
188#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
189#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
190#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
191#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
192#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
193#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
194#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
195#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
196#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
197#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
198#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
199#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
200#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
201#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
202#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
203#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
204
205/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400206#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400207#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
208#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
209#define RADEON_PG_SUPPORT_UVD (1 << 3)
210#define RADEON_PG_SUPPORT_VCE (1 << 4)
211#define RADEON_PG_SUPPORT_CP (1 << 5)
212#define RADEON_PG_SUPPORT_GDS (1 << 6)
213#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
214#define RADEON_PG_SUPPORT_SDMA (1 << 8)
215#define RADEON_PG_SUPPORT_ACP (1 << 9)
216#define RADEON_PG_SUPPORT_SAMU (1 << 10)
217
Alex Deucher9e05fa12013-01-24 10:06:33 -0500218/* max cursor sizes (in pixels) */
219#define CURSOR_WIDTH 64
220#define CURSOR_HEIGHT 64
221
222#define CIK_CURSOR_WIDTH 128
223#define CIK_CURSOR_HEIGHT 128
224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225/*
226 * Errata workarounds.
227 */
228enum radeon_pll_errata {
229 CHIP_ERRATA_R300_CG = 0x00000001,
230 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
231 CHIP_ERRATA_PLL_DELAY = 0x00000004
232};
233
234
235struct radeon_device;
236
237
238/*
239 * BIOS.
240 */
241bool radeon_get_bios(struct radeon_device *rdev);
242
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500243/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000244 * Dummy page
245 */
246struct radeon_dummy_page {
247 struct page *page;
248 dma_addr_t addr;
249};
250int radeon_dummy_page_init(struct radeon_device *rdev);
251void radeon_dummy_page_fini(struct radeon_device *rdev);
252
253
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254/*
255 * Clocks
256 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257struct radeon_clock {
258 struct radeon_pll p1pll;
259 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500260 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 struct radeon_pll spll;
262 struct radeon_pll mpll;
263 /* 10 Khz units */
264 uint32_t default_mclk;
265 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500266 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400267 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500268 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400269 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270};
271
Rafał Miłecki74338742009-11-03 00:53:02 +0100272/*
273 * Power management
274 */
275int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500276int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500277void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100278void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400279void radeon_pm_suspend(struct radeon_device *rdev);
280void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500281void radeon_combios_get_power_modes(struct radeon_device *rdev);
282void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab672013-04-08 12:41:31 +0200283int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
284 u8 clock_type,
285 u32 clock,
286 bool strobe_mode,
287 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500288int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
289 u32 clock,
290 bool strobe_mode,
291 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400292void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400293int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
294 u16 voltage_level, u8 voltage_type,
295 u32 *gpio_value, u32 *gpio_mask);
296void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
297 u32 eng_clock, u32 mem_clock);
298int radeon_atom_get_voltage_step(struct radeon_device *rdev,
299 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400300int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
301 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500302int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
303 u16 *voltage,
304 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400305int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
306 u16 *leakage_id);
307int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
308 u16 *vddc, u16 *vddci,
309 u16 virtual_voltage_id,
310 u16 vbios_voltage_id);
Alex Deuchere9f274b2014-07-31 17:57:42 -0400311int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
312 u16 virtual_voltage_id,
313 u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400314int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
315 u8 voltage_type,
316 u16 nominal_voltage,
317 u16 *true_voltage);
318int radeon_atom_get_min_voltage(struct radeon_device *rdev,
319 u8 voltage_type, u16 *min_voltage);
320int radeon_atom_get_max_voltage(struct radeon_device *rdev,
321 u8 voltage_type, u16 *max_voltage);
322int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500323 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400324 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500325bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
326 u8 voltage_type, u8 voltage_mode);
Alex Deucher636e2582014-06-06 18:43:45 -0400327int radeon_atom_get_svi2_info(struct radeon_device *rdev,
328 u8 voltage_type,
329 u8 *svd_gpio_id, u8 *svc_gpio_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400330void radeon_atom_update_memory_dll(struct radeon_device *rdev,
331 u32 mem_clock);
332void radeon_atom_set_ac_timing(struct radeon_device *rdev,
333 u32 mem_clock);
334int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
335 u8 module_index,
336 struct atom_mc_reg_table *reg_table);
337int radeon_atom_get_memory_info(struct radeon_device *rdev,
338 u8 module_index, struct atom_memory_info *mem_info);
339int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
340 bool gddr5, u8 module_index,
341 struct atom_memory_clock_range_table *mclk_range_table);
342int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
343 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400344void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500345extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
346 unsigned *bankh, unsigned *mtaspect,
347 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000348
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349/*
350 * Fences.
351 */
352struct radeon_fence_driver {
353 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000354 uint64_t gpu_addr;
355 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200356 /* sync_seq is protected by ring emission lock */
357 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200358 atomic64_t last_seq;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100359 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360};
361
362struct radeon_fence {
363 struct radeon_device *rdev;
364 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200366 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400367 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200368 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369};
370
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000371int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
372int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200373void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500374void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200375int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400376void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377bool radeon_fence_signaled(struct radeon_fence *fence);
378int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König37615522014-02-18 15:58:31 +0100379int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
380int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200381int radeon_fence_wait_any(struct radeon_device *rdev,
382 struct radeon_fence **fences,
383 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
385void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200386unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200387bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
388void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
389static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
390 struct radeon_fence *b)
391{
392 if (!a) {
393 return b;
394 }
395
396 if (!b) {
397 return a;
398 }
399
400 BUG_ON(a->ring != b->ring);
401
402 if (a->seq > b->seq) {
403 return a;
404 } else {
405 return b;
406 }
407}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408
Christian Königee60e292012-08-09 16:21:08 +0200409static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
410 struct radeon_fence *b)
411{
412 if (!a) {
413 return false;
414 }
415
416 if (!b) {
417 return true;
418 }
419
420 BUG_ON(a->ring != b->ring);
421
422 return a->seq < b->seq;
423}
424
Dave Airliee024e112009-06-24 09:48:08 +1000425/*
426 * Tiling registers
427 */
428struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100429 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000430};
431
432#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200433
434/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100435 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100437struct radeon_mman {
438 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000439 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100440 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100441 bool mem_global_referenced;
442 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100443
444#if defined(CONFIG_DEBUG_FS)
445 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100446 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100447#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100448};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449
Jerome Glisse721604a2012-01-05 22:11:05 -0500450/* bo virtual address in a specific vm */
451struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200452 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500453 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500454 uint32_t flags;
Christian Könige31ad962014-07-18 09:24:53 +0200455 uint64_t addr;
Christian Könige971bd52012-09-11 16:10:04 +0200456 unsigned ref_count;
457
458 /* protected by vm mutex */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400459 struct interval_tree_node it;
Christian König036bf462014-07-18 08:56:40 +0200460 struct list_head vm_status;
Christian Könige971bd52012-09-11 16:10:04 +0200461
462 /* constant after initialization */
463 struct radeon_vm *vm;
464 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500465};
466
Jerome Glisse4c788672009-11-20 14:29:23 +0100467struct radeon_bo {
468 /* Protected by gem.mutex */
469 struct list_head list;
470 /* Protected by tbo.reserved */
Marek Olšákbda72d52014-03-02 00:56:17 +0100471 u32 initial_domain;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100472 u32 placements[3];
473 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100474 struct ttm_buffer_object tbo;
475 struct ttm_bo_kmap_obj kmap;
Michel Dänzer02376d82014-07-17 19:01:08 +0900476 u32 flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100477 unsigned pin_count;
478 void *kptr;
479 u32 tiling_flags;
480 u32 pitch;
481 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500482 /* list of all virtual address to which this bo
483 * is associated to
484 */
485 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 /* Constant after initialization */
487 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100488 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100489
Jerome Glisse409851f2013-04-25 22:29:27 -0400490 struct ttm_bo_kmap_obj dma_buf_vmap;
491 pid_t pid;
Christian König341cb9e2014-08-07 09:36:03 +0200492
493 struct radeon_mn *mn;
494 struct interval_tree_node mn_it;
Jerome Glisse4c788672009-11-20 14:29:23 +0100495};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100496#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100497
Jerome Glisse409851f2013-04-25 22:29:27 -0400498int radeon_gem_debugfs_init(struct radeon_device *rdev);
499
Jerome Glisseb15ba512011-11-15 11:48:34 -0500500/* sub-allocation manager, it has to be protected by another lock.
501 * By conception this is an helper for other part of the driver
502 * like the indirect buffer or semaphore, which both have their
503 * locking.
504 *
505 * Principe is simple, we keep a list of sub allocation in offset
506 * order (first entry has offset == 0, last entry has the highest
507 * offset).
508 *
509 * When allocating new object we first check if there is room at
510 * the end total_size - (last_object_offset + last_object_size) >=
511 * alloc_size. If so we allocate new object there.
512 *
513 * When there is not enough room at the end, we start waiting for
514 * each sub object until we reach object_offset+object_size >=
515 * alloc_size, this object then become the sub object we return.
516 *
517 * Alignment can't be bigger than page size.
518 *
519 * Hole are not considered for allocation to keep things simple.
520 * Assumption is that there won't be hole (all object on same
521 * alignment).
522 */
523struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200524 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500525 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200526 struct list_head *hole;
527 struct list_head flist[RADEON_NUM_RINGS];
528 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500529 unsigned size;
530 uint64_t gpu_addr;
531 void *cpu_ptr;
532 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400533 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500534};
535
536struct radeon_sa_bo;
537
538/* sub-allocation buffer */
539struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200540 struct list_head olist;
541 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500542 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200543 unsigned soffset;
544 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200545 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500546};
547
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548/*
549 * GEM objects.
550 */
551struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100552 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 struct list_head objects;
554};
555
556int radeon_gem_init(struct radeon_device *rdev);
557void radeon_gem_fini(struct radeon_device *rdev);
Alex Deucher391bfec2014-07-17 12:26:29 -0400558int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100559 int alignment, int initial_domain,
Christian Königed5cb432014-07-21 13:27:27 +0200560 u32 flags, bool kernel,
Jerome Glisse4c788672009-11-20 14:29:23 +0100561 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562
Dave Airlieff72145b2011-02-07 12:16:14 +1000563int radeon_mode_dumb_create(struct drm_file *file_priv,
564 struct drm_device *dev,
565 struct drm_mode_create_dumb *args);
566int radeon_mode_dumb_mmap(struct drm_file *filp,
567 struct drm_device *dev,
568 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569
570/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500571 * Semaphores.
572 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500573struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200574 struct radeon_sa_bo *sa_bo;
575 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500576 uint64_t gpu_addr;
Christian König1654b812013-11-12 12:58:05 +0100577 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glissec1341e52011-12-21 12:13:47 -0500578};
579
Jerome Glissec1341e52011-12-21 12:13:47 -0500580int radeon_semaphore_create(struct radeon_device *rdev,
581 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100582bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500583 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100584bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500585 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100586void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
587 struct radeon_fence *fence);
Christian König8f676c42012-05-02 15:11:18 +0200588int radeon_semaphore_sync_rings(struct radeon_device *rdev,
589 struct radeon_semaphore *semaphore,
Christian König1654b812013-11-12 12:58:05 +0100590 int waiting_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500591void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200592 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200593 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500594
595/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596 * GART structures, functions & helpers
597 */
598struct radeon_mc;
599
Matt Turnera77f1712009-10-14 00:34:41 -0400600#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000601#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400602#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500603#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400604
Michel Dänzer77497f22014-07-17 19:01:07 +0900605#define RADEON_GART_PAGE_DUMMY 0
606#define RADEON_GART_PAGE_VALID (1 << 0)
607#define RADEON_GART_PAGE_READ (1 << 1)
608#define RADEON_GART_PAGE_WRITE (1 << 2)
609#define RADEON_GART_PAGE_SNOOP (1 << 3)
610
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200611struct radeon_gart {
612 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400613 struct radeon_bo *robj;
614 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615 unsigned num_gpu_pages;
616 unsigned num_cpu_pages;
617 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618 struct page **pages;
619 dma_addr_t *pages_addr;
620 bool ready;
621};
622
623int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
624void radeon_gart_table_ram_free(struct radeon_device *rdev);
625int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
626void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400627int radeon_gart_table_vram_pin(struct radeon_device *rdev);
628void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629int radeon_gart_init(struct radeon_device *rdev);
630void radeon_gart_fini(struct radeon_device *rdev);
631void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
632 int pages);
633int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500634 int pages, struct page **pagelist,
Michel Dänzer77497f22014-07-17 19:01:07 +0900635 dma_addr_t *dma_addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200636
637
638/*
639 * GPU MC structures, functions & helpers
640 */
641struct radeon_mc {
642 resource_size_t aper_size;
643 resource_size_t aper_base;
644 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000645 /* for some chips with <= 32MB we need to lie
646 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000647 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000648 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000649 u64 gtt_size;
650 u64 gtt_start;
651 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000652 u64 vram_start;
653 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000655 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656 int vram_mtrr;
657 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000658 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400659 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400660 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661};
662
Alex Deucher06b64762010-01-05 11:27:29 -0500663bool radeon_combios_sideport_present(struct radeon_device *rdev);
664bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665
666/*
667 * GPU scratch registers structures, functions & helpers
668 */
669struct radeon_scratch {
670 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400671 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672 bool free[32];
673 uint32_t reg[32];
674};
675
676int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
677void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
678
Alex Deucher75efdee2013-03-04 12:47:46 -0500679/*
680 * GPU doorbell structures, functions & helpers
681 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500682#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
683
Alex Deucher75efdee2013-03-04 12:47:46 -0500684struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500685 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500686 resource_size_t base;
687 resource_size_t size;
688 u32 __iomem *ptr;
689 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
690 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500691};
692
693int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
694void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695
696/*
697 * IRQS.
698 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500699
Christian Königfa7f5172014-06-03 18:13:21 -0400700struct radeon_flip_work {
701 struct work_struct flip_work;
702 struct work_struct unpin_work;
703 struct radeon_device *rdev;
704 int crtc_id;
Michel Dänzerc60381b2014-07-14 15:48:42 +0900705 uint64_t base;
Alex Deucher6f34be52010-11-21 10:59:01 -0500706 struct drm_pending_vblank_event *event;
Christian Königfa7f5172014-06-03 18:13:21 -0400707 struct radeon_bo *old_rbo;
Christian Königfa7f5172014-06-03 18:13:21 -0400708 struct radeon_fence *fence;
Alex Deucher6f34be52010-11-21 10:59:01 -0500709};
710
711struct r500_irq_stat_regs {
712 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400713 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500714};
715
716struct r600_irq_stat_regs {
717 u32 disp_int;
718 u32 disp_int_cont;
719 u32 disp_int_cont2;
720 u32 d1grph_int;
721 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400722 u32 hdmi0_status;
723 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500724};
725
726struct evergreen_irq_stat_regs {
727 u32 disp_int;
728 u32 disp_int_cont;
729 u32 disp_int_cont2;
730 u32 disp_int_cont3;
731 u32 disp_int_cont4;
732 u32 disp_int_cont5;
733 u32 d1grph_int;
734 u32 d2grph_int;
735 u32 d3grph_int;
736 u32 d4grph_int;
737 u32 d5grph_int;
738 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400739 u32 afmt_status1;
740 u32 afmt_status2;
741 u32 afmt_status3;
742 u32 afmt_status4;
743 u32 afmt_status5;
744 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500745};
746
Alex Deuchera59781b2012-11-09 10:45:57 -0500747struct cik_irq_stat_regs {
748 u32 disp_int;
749 u32 disp_int_cont;
750 u32 disp_int_cont2;
751 u32 disp_int_cont3;
752 u32 disp_int_cont4;
753 u32 disp_int_cont5;
754 u32 disp_int_cont6;
Christian Königf5d636d2014-04-23 20:46:06 +0200755 u32 d1grph_int;
756 u32 d2grph_int;
757 u32 d3grph_int;
758 u32 d4grph_int;
759 u32 d5grph_int;
760 u32 d6grph_int;
Alex Deuchera59781b2012-11-09 10:45:57 -0500761};
762
Alex Deucher6f34be52010-11-21 10:59:01 -0500763union radeon_irq_stat_regs {
764 struct r500_irq_stat_regs r500;
765 struct r600_irq_stat_regs r600;
766 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500767 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500768};
769
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200770struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200771 bool installed;
772 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200773 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200774 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200775 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200776 wait_queue_head_t vblank_queue;
777 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200778 bool afmt[RADEON_MAX_AFMT_BLOCKS];
779 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400780 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781};
782
783int radeon_irq_kms_init(struct radeon_device *rdev);
784void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500785void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
786void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500787void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
788void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200789void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
790void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
791void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
792void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200793
794/*
Christian Könige32eb502011-10-23 12:56:27 +0200795 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796 */
Alex Deucher74652802011-08-25 13:39:48 -0400797
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200799 struct radeon_sa_bo *sa_bo;
800 uint32_t length_dw;
801 uint64_t gpu_addr;
802 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200803 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200804 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200805 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200806 bool is_const_ib;
807 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808};
809
Christian Könige32eb502011-10-23 12:56:27 +0200810struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100811 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812 volatile uint32_t *ring;
Christian König5596a9d2011-10-13 12:48:45 +0200813 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200814 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400815 u64 next_rptr_gpu_addr;
816 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817 unsigned wptr;
818 unsigned wptr_old;
819 unsigned ring_size;
820 unsigned ring_free_dw;
821 int count_dw;
Christian Königaee4aa72014-02-18 15:24:06 +0100822 atomic_t last_rptr;
823 atomic64_t last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 uint64_t gpu_addr;
825 uint32_t align_mask;
826 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500828 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400829 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500830 u64 last_semaphore_signal_addr;
831 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400832 /* for CIK queues */
833 u32 me;
834 u32 pipe;
835 u32 queue;
836 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500837 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400838 unsigned wptr_offs;
839};
840
841struct radeon_mec {
842 struct radeon_bo *hpd_eop_obj;
843 u64 hpd_eop_gpu_addr;
844 u32 num_pipe;
845 u32 num_mec;
846 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847};
848
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500849/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500850 * VM
851 */
Christian Königee60e292012-08-09 16:21:08 +0200852
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200853/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200854#define RADEON_NUM_VM 16
855
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200856/* number of entries in page table */
Christian König4510fb92014-06-05 23:56:50 -0400857#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200858
Alex Deucher1c011032013-07-12 15:56:02 -0400859/* PTBs (Page Table Blocks) need to be aligned to 32K */
860#define RADEON_VM_PTB_ALIGN_SIZE 32768
861#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
862#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
863
Christian König24c16432013-10-30 11:51:09 -0400864#define R600_PTE_VALID (1 << 0)
865#define R600_PTE_SYSTEM (1 << 1)
866#define R600_PTE_SNOOPED (1 << 2)
867#define R600_PTE_READABLE (1 << 5)
868#define R600_PTE_WRITEABLE (1 << 6)
869
Christian Königec3dbbc2014-05-10 12:17:55 +0200870/* PTE (Page Table Entry) fragment field for different page sizes */
871#define R600_PTE_FRAG_4KB (0 << 7)
872#define R600_PTE_FRAG_64KB (4 << 7)
873#define R600_PTE_FRAG_256KB (6 << 7)
874
Christian König33fa9fe2014-07-22 17:42:20 +0200875/* flags needed to be set so we can copy directly from the GART table */
876#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
877 R600_PTE_SYSTEM | R600_PTE_VALID )
Christian König0e977032014-05-27 16:47:37 +0200878
Christian König6d2f2942014-02-20 13:42:17 +0100879struct radeon_vm_pt {
880 struct radeon_bo *bo;
881 uint64_t addr;
882};
883
Jerome Glisse721604a2012-01-05 22:11:05 -0500884struct radeon_vm {
Alex Deucher0aea5e42014-07-30 11:49:56 -0400885 struct rb_root va;
Christian Königee60e292012-08-09 16:21:08 +0200886 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200887
Christian Könige31ad962014-07-18 09:24:53 +0200888 /* BOs moved, but not yet updated in the PT */
889 struct list_head invalidated;
890
Christian König036bf462014-07-18 08:56:40 +0200891 /* BOs freed, but not yet updated in the PT */
892 struct list_head freed;
893
Christian König90a51a32012-10-09 13:31:17 +0200894 /* contains the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100895 struct radeon_bo *page_directory;
Christian König90a51a32012-10-09 13:31:17 +0200896 uint64_t pd_gpu_addr;
Christian König6d2f2942014-02-20 13:42:17 +0100897 unsigned max_pde_used;
Christian König90a51a32012-10-09 13:31:17 +0200898
899 /* array of page tables, one for each page directory entry */
Christian König6d2f2942014-02-20 13:42:17 +0100900 struct radeon_vm_pt *page_tables;
Christian König90a51a32012-10-09 13:31:17 +0200901
Christian Königcc9e67e2014-07-18 13:48:10 +0200902 struct radeon_bo_va *ib_bo_va;
903
Jerome Glisse721604a2012-01-05 22:11:05 -0500904 struct mutex mutex;
905 /* last fence for cs using this vm */
906 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200907 /* last flush or NULL if we still need to flush */
908 struct radeon_fence *last_flush;
Christian König593b2632014-01-23 14:24:15 +0100909 /* last use of vmid */
910 struct radeon_fence *last_id_use;
Jerome Glisse721604a2012-01-05 22:11:05 -0500911};
912
Jerome Glisse721604a2012-01-05 22:11:05 -0500913struct radeon_vm_manager {
Christian Königee60e292012-08-09 16:21:08 +0200914 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500915 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500916 /* number of VMIDs */
917 unsigned nvm;
918 /* vram base address for page table entry */
919 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500920 /* is vm enabled? */
921 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500922};
923
924/*
925 * file private structure
926 */
927struct radeon_fpriv {
928 struct radeon_vm vm;
929};
930
931/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500932 * R6xx+ IH ring
933 */
934struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100935 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500936 volatile uint32_t *ring;
937 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500938 unsigned ring_size;
939 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500940 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200941 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500942 bool enabled;
943};
944
Alex Deucher347e7592012-03-20 17:18:21 -0400945/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400946 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400947 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400948#include "clearstate_defs.h"
949
950struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400951 /* for power gating */
952 struct radeon_bo *save_restore_obj;
953 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400954 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400955 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400956 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400957 /* for clear state */
958 struct radeon_bo *clear_state_obj;
959 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400960 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400961 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400962 u32 clear_state_size;
963 /* for cp tables */
964 struct radeon_bo *cp_table_obj;
965 uint64_t cp_table_gpu_addr;
966 volatile uint32_t *cp_table_ptr;
967 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400968};
969
Jerome Glisse69e130a2011-12-21 12:13:46 -0500970int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200971 struct radeon_ib *ib, struct radeon_vm *vm,
972 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200973void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200974int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900975 struct radeon_ib *const_ib, bool hdp_flush);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976int radeon_ib_pool_init(struct radeon_device *rdev);
977void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200978int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400980bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
981 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200982void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
983int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
984int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900985void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
986 bool hdp_flush);
987void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
988 bool hdp_flush);
Christian Königd6999bc2012-05-09 15:34:45 +0200989void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200990void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
991int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königff212f22014-02-18 14:52:33 +0100992void radeon_ring_lockup_update(struct radeon_device *rdev,
993 struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200994bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200995unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
996 uint32_t **data);
997int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
998 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200999int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -05001000 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +02001001void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002
1003
Alex Deucher4d756582012-09-27 15:08:35 -04001004/* r600 async dma */
1005void r600_dma_stop(struct radeon_device *rdev);
1006int r600_dma_resume(struct radeon_device *rdev);
1007void r600_dma_fini(struct radeon_device *rdev);
1008
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001009void cayman_dma_stop(struct radeon_device *rdev);
1010int cayman_dma_resume(struct radeon_device *rdev);
1011void cayman_dma_fini(struct radeon_device *rdev);
1012
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013/*
1014 * CS.
1015 */
1016struct radeon_cs_reloc {
1017 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001018 struct radeon_bo *robj;
Christian Königdf0af442014-03-03 12:38:08 +01001019 struct ttm_validate_buffer tv;
1020 uint64_t gpu_offset;
Christian Königce6758c2014-06-02 17:33:07 +02001021 unsigned prefered_domains;
1022 unsigned allowed_domains;
Christian Königdf0af442014-03-03 12:38:08 +01001023 uint32_t tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001024 uint32_t handle;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001025};
1026
1027struct radeon_cs_chunk {
1028 uint32_t chunk_id;
1029 uint32_t length_dw;
1030 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -05001031 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032};
1033
1034struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001035 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001036 struct radeon_device *rdev;
1037 struct drm_file *filp;
1038 /* chunks */
1039 unsigned nchunks;
1040 struct radeon_cs_chunk *chunks;
1041 uint64_t *chunks_array;
1042 /* IB */
1043 unsigned idx;
1044 /* relocations */
1045 unsigned nrelocs;
1046 struct radeon_cs_reloc *relocs;
1047 struct radeon_cs_reloc **relocs_ptr;
Christian Königdf0af442014-03-03 12:38:08 +01001048 struct radeon_cs_reloc *vm_bos;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001050 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001051 /* indices of various chunks */
1052 int chunk_ib_idx;
1053 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001054 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001055 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001056 struct radeon_ib ib;
1057 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001058 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001059 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001060 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001061 u32 cs_flags;
1062 u32 ring;
1063 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001064 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065};
1066
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001067static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1068{
1069 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1070
1071 if (ibc->kdata)
1072 return ibc->kdata[idx];
1073 return p->ib.ptr[idx];
1074}
1075
Dave Airlie513bcb42009-09-23 16:56:27 +10001076
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077struct radeon_cs_packet {
1078 unsigned idx;
1079 unsigned type;
1080 unsigned reg;
1081 unsigned opcode;
1082 int count;
1083 unsigned one_reg_wr;
1084};
1085
1086typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1087 struct radeon_cs_packet *pkt,
1088 unsigned idx, unsigned reg);
1089typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1090 struct radeon_cs_packet *pkt);
1091
1092
1093/*
1094 * AGP
1095 */
1096int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001097void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001098void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001099void radeon_agp_fini(struct radeon_device *rdev);
1100
1101
1102/*
1103 * Writeback
1104 */
1105struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001106 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107 volatile uint32_t *wb;
1108 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001109 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001110 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111};
1112
Alex Deucher724c80e2010-08-27 18:25:25 -04001113#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001114#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001115#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001116#define RADEON_WB_CP1_RPTR_OFFSET 1280
1117#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001118#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001119#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001120#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001121#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001122#define CIK_WB_CP1_WPTR_OFFSET 3328
1123#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001124
Jerome Glissec93bb852009-07-13 21:04:08 +02001125/**
1126 * struct radeon_pm - power management datas
1127 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1128 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1129 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1130 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1131 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1132 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1133 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1134 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1135 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001136 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001137 * @needed_bandwidth: current bandwidth needs
1138 *
1139 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001140 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001141 * Equation between gpu/memory clock and available bandwidth is hw dependent
1142 * (type of memory, bus size, efficiency, ...)
1143 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001144
1145enum radeon_pm_method {
1146 PM_METHOD_PROFILE,
1147 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001148 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001149};
Alex Deucherce8f5372010-05-07 15:10:16 -04001150
1151enum radeon_dynpm_state {
1152 DYNPM_STATE_DISABLED,
1153 DYNPM_STATE_MINIMUM,
1154 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001155 DYNPM_STATE_ACTIVE,
1156 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001157};
1158enum radeon_dynpm_action {
1159 DYNPM_ACTION_NONE,
1160 DYNPM_ACTION_MINIMUM,
1161 DYNPM_ACTION_DOWNCLOCK,
1162 DYNPM_ACTION_UPCLOCK,
1163 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001164};
Alex Deucher56278a82009-12-28 13:58:44 -05001165
1166enum radeon_voltage_type {
1167 VOLTAGE_NONE = 0,
1168 VOLTAGE_GPIO,
1169 VOLTAGE_VDDC,
1170 VOLTAGE_SW
1171};
1172
Alex Deucher0ec0e742009-12-23 13:21:58 -05001173enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001174 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001175 POWER_STATE_TYPE_DEFAULT,
1176 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001177 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001178 POWER_STATE_TYPE_BATTERY,
1179 POWER_STATE_TYPE_BALANCED,
1180 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001181 /* internal states */
1182 POWER_STATE_TYPE_INTERNAL_UVD,
1183 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1184 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1185 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1186 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1187 POWER_STATE_TYPE_INTERNAL_BOOT,
1188 POWER_STATE_TYPE_INTERNAL_THERMAL,
1189 POWER_STATE_TYPE_INTERNAL_ACPI,
1190 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001191 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001192};
1193
Alex Deucherce8f5372010-05-07 15:10:16 -04001194enum radeon_pm_profile_type {
1195 PM_PROFILE_DEFAULT,
1196 PM_PROFILE_AUTO,
1197 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001198 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001199 PM_PROFILE_HIGH,
1200};
1201
1202#define PM_PROFILE_DEFAULT_IDX 0
1203#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001204#define PM_PROFILE_MID_SH_IDX 2
1205#define PM_PROFILE_HIGH_SH_IDX 3
1206#define PM_PROFILE_LOW_MH_IDX 4
1207#define PM_PROFILE_MID_MH_IDX 5
1208#define PM_PROFILE_HIGH_MH_IDX 6
1209#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001210
1211struct radeon_pm_profile {
1212 int dpms_off_ps_idx;
1213 int dpms_on_ps_idx;
1214 int dpms_off_cm_idx;
1215 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001216};
1217
Alex Deucher21a81222010-07-02 12:58:16 -04001218enum radeon_int_thermal_type {
1219 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001220 THERMAL_TYPE_EXTERNAL,
1221 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001222 THERMAL_TYPE_RV6XX,
1223 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001224 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001225 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001226 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001227 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001228 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001229 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001230 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001231 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001232};
1233
Alex Deucher56278a82009-12-28 13:58:44 -05001234struct radeon_voltage {
1235 enum radeon_voltage_type type;
1236 /* gpio voltage */
1237 struct radeon_gpio_rec gpio;
1238 u32 delay; /* delay in usec from voltage drop to sclk change */
1239 bool active_high; /* voltage drop is active when bit is high */
1240 /* VDDC voltage */
1241 u8 vddc_id; /* index into vddc voltage table */
1242 u8 vddci_id; /* index into vddci voltage table */
1243 bool vddci_enabled;
1244 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001245 u16 voltage;
1246 /* evergreen+ vddci */
1247 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001248};
1249
Alex Deucherd7311172010-05-03 01:13:14 -04001250/* clock mode flags */
1251#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1252
Alex Deucher56278a82009-12-28 13:58:44 -05001253struct radeon_pm_clock_info {
1254 /* memory clock */
1255 u32 mclk;
1256 /* engine clock */
1257 u32 sclk;
1258 /* voltage info */
1259 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001260 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001261 u32 flags;
1262};
1263
Alex Deuchera48b9b42010-04-22 14:03:55 -04001264/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001265#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001266
Alex Deucher56278a82009-12-28 13:58:44 -05001267struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001268 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001269 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001270 /* number of valid clock modes in this power state */
1271 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001272 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001273 /* standardized state flags */
1274 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001275 u32 misc; /* vbios specific flags */
1276 u32 misc2; /* vbios specific flags */
1277 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001278};
1279
Rafał Miłecki27459322010-02-11 22:16:36 +00001280/*
1281 * Some modes are overclocked by very low value, accept them
1282 */
1283#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1284
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001285enum radeon_dpm_auto_throttle_src {
1286 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1287 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1288};
1289
1290enum radeon_dpm_event_src {
1291 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1292 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1293 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1294 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1295 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1296};
1297
Alex Deucher58bd2a82013-09-04 16:13:56 -04001298#define RADEON_MAX_VCE_LEVELS 6
1299
Alex Deucherb62d6282013-08-20 20:29:05 -04001300enum radeon_vce_level {
1301 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1302 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1303 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1304 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1305 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1306 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1307};
1308
Alex Deucherda321c82013-04-12 13:55:22 -04001309struct radeon_ps {
1310 u32 caps; /* vbios flags */
1311 u32 class; /* vbios flags */
1312 u32 class2; /* vbios flags */
1313 /* UVD clocks */
1314 u32 vclk;
1315 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001316 /* VCE clocks */
1317 u32 evclk;
1318 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001319 bool vce_active;
1320 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001321 /* asic priv */
1322 void *ps_priv;
1323};
1324
1325struct radeon_dpm_thermal {
1326 /* thermal interrupt work */
1327 struct work_struct work;
1328 /* low temperature threshold */
1329 int min_temp;
1330 /* high temperature threshold */
1331 int max_temp;
1332 /* was interrupt low to high or high to low */
1333 bool high_to_low;
1334};
1335
Alex Deucherd22b7e42012-11-29 19:27:56 -05001336enum radeon_clk_action
1337{
1338 RADEON_SCLK_UP = 1,
1339 RADEON_SCLK_DOWN
1340};
1341
1342struct radeon_blacklist_clocks
1343{
1344 u32 sclk;
1345 u32 mclk;
1346 enum radeon_clk_action action;
1347};
1348
Alex Deucher61b7d602012-11-14 19:57:42 -05001349struct radeon_clock_and_voltage_limits {
1350 u32 sclk;
1351 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001352 u16 vddc;
1353 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001354};
1355
1356struct radeon_clock_array {
1357 u32 count;
1358 u32 *values;
1359};
1360
1361struct radeon_clock_voltage_dependency_entry {
1362 u32 clk;
1363 u16 v;
1364};
1365
1366struct radeon_clock_voltage_dependency_table {
1367 u32 count;
1368 struct radeon_clock_voltage_dependency_entry *entries;
1369};
1370
Alex Deucheref976ec2013-05-06 11:31:04 -04001371union radeon_cac_leakage_entry {
1372 struct {
1373 u16 vddc;
1374 u32 leakage;
1375 };
1376 struct {
1377 u16 vddc1;
1378 u16 vddc2;
1379 u16 vddc3;
1380 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001381};
1382
1383struct radeon_cac_leakage_table {
1384 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001385 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001386};
1387
Alex Deucher929ee7a2013-03-20 12:30:25 -04001388struct radeon_phase_shedding_limits_entry {
1389 u16 voltage;
1390 u32 sclk;
1391 u32 mclk;
1392};
1393
1394struct radeon_phase_shedding_limits_table {
1395 u32 count;
1396 struct radeon_phase_shedding_limits_entry *entries;
1397};
1398
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001399struct radeon_uvd_clock_voltage_dependency_entry {
1400 u32 vclk;
1401 u32 dclk;
1402 u16 v;
1403};
1404
1405struct radeon_uvd_clock_voltage_dependency_table {
1406 u8 count;
1407 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1408};
1409
Alex Deucherd29f0132013-05-09 16:37:28 -04001410struct radeon_vce_clock_voltage_dependency_entry {
1411 u32 ecclk;
1412 u32 evclk;
1413 u16 v;
1414};
1415
1416struct radeon_vce_clock_voltage_dependency_table {
1417 u8 count;
1418 struct radeon_vce_clock_voltage_dependency_entry *entries;
1419};
1420
Alex Deuchera5cb3182013-03-20 13:00:18 -04001421struct radeon_ppm_table {
1422 u8 ppm_design;
1423 u16 cpu_core_number;
1424 u32 platform_tdp;
1425 u32 small_ac_platform_tdp;
1426 u32 platform_tdc;
1427 u32 small_ac_platform_tdc;
1428 u32 apu_tdp;
1429 u32 dgpu_tdp;
1430 u32 dgpu_ulv_power;
1431 u32 tj_max;
1432};
1433
Alex Deucher58cb7632013-05-06 12:15:33 -04001434struct radeon_cac_tdp_table {
1435 u16 tdp;
1436 u16 configurable_tdp;
1437 u16 tdc;
1438 u16 battery_power_limit;
1439 u16 small_power_limit;
1440 u16 low_cac_leakage;
1441 u16 high_cac_leakage;
1442 u16 maximum_power_delivery_limit;
1443};
1444
Alex Deucher61b7d602012-11-14 19:57:42 -05001445struct radeon_dpm_dynamic_state {
1446 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1447 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1448 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001449 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001450 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001451 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001452 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001453 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1454 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001455 struct radeon_clock_array valid_sclk_values;
1456 struct radeon_clock_array valid_mclk_values;
1457 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1458 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1459 u32 mclk_sclk_ratio;
1460 u32 sclk_mclk_delta;
1461 u16 vddc_vddci_delta;
1462 u16 min_vddc_for_pcie_gen2;
1463 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001464 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001465 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001466 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001467};
1468
1469struct radeon_dpm_fan {
1470 u16 t_min;
1471 u16 t_med;
1472 u16 t_high;
1473 u16 pwm_min;
1474 u16 pwm_med;
1475 u16 pwm_high;
1476 u8 t_hyst;
1477 u32 cycle_delay;
1478 u16 t_max;
1479 bool ucode_fan_control;
1480};
1481
Alex Deucher32ce4652013-03-18 17:03:01 -04001482enum radeon_pcie_gen {
1483 RADEON_PCIE_GEN1 = 0,
1484 RADEON_PCIE_GEN2 = 1,
1485 RADEON_PCIE_GEN3 = 2,
1486 RADEON_PCIE_GEN_INVALID = 0xffff
1487};
1488
Alex Deucher70d01a52013-07-02 18:38:02 -04001489enum radeon_dpm_forced_level {
1490 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1491 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1492 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1493};
1494
Alex Deucher58bd2a82013-09-04 16:13:56 -04001495struct radeon_vce_state {
1496 /* vce clocks */
1497 u32 evclk;
1498 u32 ecclk;
1499 /* gpu clocks */
1500 u32 sclk;
1501 u32 mclk;
1502 u8 clk_idx;
1503 u8 pstate;
1504};
1505
Alex Deucherda321c82013-04-12 13:55:22 -04001506struct radeon_dpm {
1507 struct radeon_ps *ps;
1508 /* number of valid power states */
1509 int num_ps;
1510 /* current power state that is active */
1511 struct radeon_ps *current_ps;
1512 /* requested power state */
1513 struct radeon_ps *requested_ps;
1514 /* boot up power state */
1515 struct radeon_ps *boot_ps;
1516 /* default uvd power state */
1517 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001518 /* vce requirements */
1519 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1520 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001521 enum radeon_pm_state_type state;
1522 enum radeon_pm_state_type user_state;
1523 u32 platform_caps;
1524 u32 voltage_response_time;
1525 u32 backbias_response_time;
1526 void *priv;
1527 u32 new_active_crtcs;
1528 int new_active_crtc_count;
1529 u32 current_active_crtcs;
1530 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001531 struct radeon_dpm_dynamic_state dyn_state;
1532 struct radeon_dpm_fan fan;
1533 u32 tdp_limit;
1534 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001535 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001536 u32 sq_ramping_threshold;
1537 u32 cac_leakage;
1538 u16 tdp_od_limit;
1539 u32 tdp_adjustment;
1540 u16 load_line_slope;
1541 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001542 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001543 /* special states active */
1544 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001545 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001546 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001547 /* thermal handling */
1548 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001549 /* forced levels */
1550 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001551 /* track UVD streams */
1552 unsigned sd;
1553 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001554};
1555
Alex Deucherce3537d2013-07-24 12:12:49 -04001556void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001557void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001558
Jerome Glissec93bb852009-07-13 21:04:08 +02001559struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001560 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001561 /* write locked while reprogramming mclk */
1562 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001563 u32 active_crtcs;
1564 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001565 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001566 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001567 fixed20_12 max_bandwidth;
1568 fixed20_12 igp_sideport_mclk;
1569 fixed20_12 igp_system_mclk;
1570 fixed20_12 igp_ht_link_clk;
1571 fixed20_12 igp_ht_link_width;
1572 fixed20_12 k8_bandwidth;
1573 fixed20_12 sideport_bandwidth;
1574 fixed20_12 ht_bandwidth;
1575 fixed20_12 core_bandwidth;
1576 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001577 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001578 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001579 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001580 /* number of valid power states */
1581 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001582 int current_power_state_index;
1583 int current_clock_mode_index;
1584 int requested_power_state_index;
1585 int requested_clock_mode_index;
1586 int default_power_state_index;
1587 u32 current_sclk;
1588 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001589 u16 current_vddc;
1590 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001591 u32 default_sclk;
1592 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001593 u16 default_vddc;
1594 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001595 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001596 /* selected pm method */
1597 enum radeon_pm_method pm_method;
1598 /* dynpm power management */
1599 struct delayed_work dynpm_idle_work;
1600 enum radeon_dynpm_state dynpm_state;
1601 enum radeon_dynpm_action dynpm_planned_action;
1602 unsigned long dynpm_action_timeout;
1603 bool dynpm_can_upclock;
1604 bool dynpm_can_downclock;
1605 /* profile-based power management */
1606 enum radeon_pm_profile_type profile;
1607 int profile_index;
1608 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001609 /* internal thermal controller on rv6xx+ */
1610 enum radeon_int_thermal_type int_thermal_type;
1611 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001612 /* dpm */
1613 bool dpm_enabled;
1614 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001615};
1616
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001617int radeon_pm_get_type_index(struct radeon_device *rdev,
1618 enum radeon_pm_state_type ps_type,
1619 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001620/*
1621 * UVD
1622 */
1623#define RADEON_MAX_UVD_HANDLES 10
1624#define RADEON_UVD_STACK_SIZE (1024*1024)
1625#define RADEON_UVD_HEAP_SIZE (1024*1024)
1626
1627struct radeon_uvd {
1628 struct radeon_bo *vcpu_bo;
1629 void *cpu_addr;
1630 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001631 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001632 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1633 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001634 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001635 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001636};
1637
1638int radeon_uvd_init(struct radeon_device *rdev);
1639void radeon_uvd_fini(struct radeon_device *rdev);
1640int radeon_uvd_suspend(struct radeon_device *rdev);
1641int radeon_uvd_resume(struct radeon_device *rdev);
1642int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1643 uint32_t handle, struct radeon_fence **fence);
1644int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1645 uint32_t handle, struct radeon_fence **fence);
1646void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1647void radeon_uvd_free_handles(struct radeon_device *rdev,
1648 struct drm_file *filp);
1649int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001650void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001651int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1652 unsigned vclk, unsigned dclk,
1653 unsigned vco_min, unsigned vco_max,
1654 unsigned fb_factor, unsigned fb_mask,
1655 unsigned pd_min, unsigned pd_max,
1656 unsigned pd_even,
1657 unsigned *optimal_fb_div,
1658 unsigned *optimal_vclk_div,
1659 unsigned *optimal_dclk_div);
1660int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1661 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662
Christian Königd93f7932013-05-23 12:10:04 +02001663/*
1664 * VCE
1665 */
1666#define RADEON_MAX_VCE_HANDLES 16
1667#define RADEON_VCE_STACK_SIZE (1024*1024)
1668#define RADEON_VCE_HEAP_SIZE (4*1024*1024)
1669
1670struct radeon_vce {
1671 struct radeon_bo *vcpu_bo;
Christian Königd93f7932013-05-23 12:10:04 +02001672 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001673 unsigned fw_version;
1674 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001675 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1676 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
Leo Liu2fc57032014-05-05 15:42:18 -04001677 unsigned img_size[RADEON_MAX_VCE_HANDLES];
Alex Deucher03afe6f2013-08-23 11:56:26 -04001678 struct delayed_work idle_work;
Christian Königd93f7932013-05-23 12:10:04 +02001679};
1680
1681int radeon_vce_init(struct radeon_device *rdev);
1682void radeon_vce_fini(struct radeon_device *rdev);
1683int radeon_vce_suspend(struct radeon_device *rdev);
1684int radeon_vce_resume(struct radeon_device *rdev);
1685int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1686 uint32_t handle, struct radeon_fence **fence);
1687int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1688 uint32_t handle, struct radeon_fence **fence);
1689void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
Alex Deucher03afe6f2013-08-23 11:56:26 -04001690void radeon_vce_note_usage(struct radeon_device *rdev);
Leo Liu2fc57032014-05-05 15:42:18 -04001691int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
Christian Königd93f7932013-05-23 12:10:04 +02001692int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1693bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1694 struct radeon_ring *ring,
1695 struct radeon_semaphore *semaphore,
1696 bool emit_wait);
1697void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1698void radeon_vce_fence_emit(struct radeon_device *rdev,
1699 struct radeon_fence *fence);
1700int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1701int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1702
Alex Deucherb5306022013-07-31 16:51:33 -04001703struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001704 int channels;
1705 int rate;
1706 int bits_per_sample;
1707 u8 status_bits;
1708 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001709 u32 offset;
1710 bool connected;
1711 u32 id;
1712};
1713
1714struct r600_audio {
1715 bool enabled;
1716 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1717 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001718};
1719
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001720/*
1721 * Benchmarking
1722 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001723void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001724
1725
1726/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001727 * Testing
1728 */
1729void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001730void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001731 struct radeon_ring *cpA,
1732 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001733void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001734
Christian König341cb9e2014-08-07 09:36:03 +02001735/*
1736 * MMU Notifier
1737 */
1738int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1739void radeon_mn_unregister(struct radeon_bo *bo);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001740
1741/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001742 * Debugfs
1743 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001744struct radeon_debugfs {
1745 struct drm_info_list *files;
1746 unsigned num_files;
1747};
1748
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001749int radeon_debugfs_add_files(struct radeon_device *rdev,
1750 struct drm_info_list *files,
1751 unsigned nfiles);
1752int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753
Christian König76a0df82013-08-13 11:56:50 +02001754/*
1755 * ASIC ring specific functions.
1756 */
1757struct radeon_asic_ring {
1758 /* ring read/write ptr handling */
1759 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1760 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1761 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1762
1763 /* validating and patching of IBs */
1764 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1765 int (*cs_parse)(struct radeon_cs_parser *p);
1766
1767 /* command emmit functions */
1768 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1769 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Michel Dänzer72a99872014-07-31 18:43:49 +09001770 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +01001771 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001772 struct radeon_semaphore *semaphore, bool emit_wait);
1773 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1774
1775 /* testing functions */
1776 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1777 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1778 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1779
1780 /* deprecated */
1781 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1782};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001783
1784/*
1785 * ASIC specific functions.
1786 */
1787struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001788 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001789 void (*fini)(struct radeon_device *rdev);
1790 int (*resume)(struct radeon_device *rdev);
1791 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001792 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001793 int (*asic_reset)(struct radeon_device *rdev);
Michel Dänzer124764f2014-07-31 18:43:48 +09001794 /* Flush the HDP cache via MMIO */
1795 void (*mmio_hdp_flush)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001796 /* check if 3D engine is idle */
1797 bool (*gui_idle)(struct radeon_device *rdev);
1798 /* wait for mc_idle */
1799 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001800 /* get the reference clock */
1801 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001802 /* get the gpu clock counter */
1803 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001804 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001805 struct {
1806 void (*tlb_flush)(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +02001807 void (*set_page)(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +09001808 uint64_t addr, uint32_t flags);
Alex Deucherc5b3b852012-02-23 17:53:46 -05001809 } gart;
Christian König05b07142012-08-06 20:21:10 +02001810 struct {
1811 int (*init)(struct radeon_device *rdev);
1812 void (*fini)(struct radeon_device *rdev);
Christian König03f62ab2014-07-30 21:05:17 +02001813 void (*copy_pages)(struct radeon_device *rdev,
1814 struct radeon_ib *ib,
1815 uint64_t pe, uint64_t src,
1816 unsigned count);
1817 void (*write_pages)(struct radeon_device *rdev,
1818 struct radeon_ib *ib,
1819 uint64_t pe,
1820 uint64_t addr, unsigned count,
1821 uint32_t incr, uint32_t flags);
1822 void (*set_pages)(struct radeon_device *rdev,
1823 struct radeon_ib *ib,
1824 uint64_t pe,
1825 uint64_t addr, unsigned count,
1826 uint32_t incr, uint32_t flags);
1827 void (*pad_ib)(struct radeon_ib *ib);
Christian König05b07142012-08-06 20:21:10 +02001828 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001829 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001830 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001831 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001832 struct {
1833 int (*set)(struct radeon_device *rdev);
1834 int (*process)(struct radeon_device *rdev);
1835 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001836 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001837 struct {
1838 /* display watermarks */
1839 void (*bandwidth_update)(struct radeon_device *rdev);
1840 /* get frame count */
1841 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1842 /* wait for vblank */
1843 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001844 /* set backlight level */
1845 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001846 /* get backlight level */
1847 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001848 /* audio callbacks */
1849 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1850 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001851 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001852 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001853 struct {
1854 int (*blit)(struct radeon_device *rdev,
1855 uint64_t src_offset,
1856 uint64_t dst_offset,
1857 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001858 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001859 u32 blit_ring_index;
1860 int (*dma)(struct radeon_device *rdev,
1861 uint64_t src_offset,
1862 uint64_t dst_offset,
1863 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001864 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001865 u32 dma_ring_index;
1866 /* method used for bo copy */
1867 int (*copy)(struct radeon_device *rdev,
1868 uint64_t src_offset,
1869 uint64_t dst_offset,
1870 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001871 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001872 /* ring used for bo copies */
1873 u32 copy_ring_index;
1874 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001875 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001876 struct {
1877 int (*set_reg)(struct radeon_device *rdev, int reg,
1878 uint32_t tiling_flags, uint32_t pitch,
1879 uint32_t offset, uint32_t obj_size);
1880 void (*clear_reg)(struct radeon_device *rdev, int reg);
1881 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001882 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001883 struct {
1884 void (*init)(struct radeon_device *rdev);
1885 void (*fini)(struct radeon_device *rdev);
1886 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1887 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1888 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001889 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001890 struct {
1891 void (*misc)(struct radeon_device *rdev);
1892 void (*prepare)(struct radeon_device *rdev);
1893 void (*finish)(struct radeon_device *rdev);
1894 void (*init_profile)(struct radeon_device *rdev);
1895 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001896 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1897 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1898 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1899 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1900 int (*get_pcie_lanes)(struct radeon_device *rdev);
1901 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1902 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001903 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001904 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001905 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001906 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001907 /* dynamic power management */
1908 struct {
1909 int (*init)(struct radeon_device *rdev);
1910 void (*setup_asic)(struct radeon_device *rdev);
1911 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001912 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001913 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001914 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001915 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001916 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001917 void (*display_configuration_changed)(struct radeon_device *rdev);
1918 void (*fini)(struct radeon_device *rdev);
1919 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1920 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1921 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001922 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001923 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001924 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001925 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001926 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001927 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001928 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001929 struct {
Christian König157fa142014-05-27 16:49:20 +02001930 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1931 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
Alex Deucher0f9e0062012-02-23 17:53:40 -05001932 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001933};
1934
Jerome Glisse21f9a432009-09-11 15:55:33 +02001935/*
1936 * Asic structures
1937 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001938struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001939 const unsigned *reg_safe_bm;
1940 unsigned reg_safe_bm_size;
1941 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001942};
1943
Jerome Glisse21f9a432009-09-11 15:55:33 +02001944struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001945 const unsigned *reg_safe_bm;
1946 unsigned reg_safe_bm_size;
1947 u32 resync_scratch;
1948 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001949};
1950
1951struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001952 unsigned max_pipes;
1953 unsigned max_tile_pipes;
1954 unsigned max_simds;
1955 unsigned max_backends;
1956 unsigned max_gprs;
1957 unsigned max_threads;
1958 unsigned max_stack_entries;
1959 unsigned max_hw_contexts;
1960 unsigned max_gs_threads;
1961 unsigned sx_max_export_size;
1962 unsigned sx_max_export_pos_size;
1963 unsigned sx_max_export_smx_size;
1964 unsigned sq_num_cf_insts;
1965 unsigned tiling_nbanks;
1966 unsigned tiling_npipes;
1967 unsigned tiling_group_size;
Alex Deuchere7aeeba62010-06-04 13:10:12 -04001968 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001969 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04001970 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001971};
1972
1973struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001974 unsigned max_pipes;
1975 unsigned max_tile_pipes;
1976 unsigned max_simds;
1977 unsigned max_backends;
1978 unsigned max_gprs;
1979 unsigned max_threads;
1980 unsigned max_stack_entries;
1981 unsigned max_hw_contexts;
1982 unsigned max_gs_threads;
1983 unsigned sx_max_export_size;
1984 unsigned sx_max_export_pos_size;
1985 unsigned sx_max_export_smx_size;
1986 unsigned sq_num_cf_insts;
1987 unsigned sx_num_of_sets;
1988 unsigned sc_prim_fifo_size;
1989 unsigned sc_hiz_tile_fifo_size;
1990 unsigned sc_earlyz_tile_fifo_fize;
1991 unsigned tiling_nbanks;
1992 unsigned tiling_npipes;
1993 unsigned tiling_group_size;
Alex Deuchere7aeeba62010-06-04 13:10:12 -04001994 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001995 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04001996 unsigned active_simds;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001997};
1998
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001999struct evergreen_asic {
2000 unsigned num_ses;
2001 unsigned max_pipes;
2002 unsigned max_tile_pipes;
2003 unsigned max_simds;
2004 unsigned max_backends;
2005 unsigned max_gprs;
2006 unsigned max_threads;
2007 unsigned max_stack_entries;
2008 unsigned max_hw_contexts;
2009 unsigned max_gs_threads;
2010 unsigned sx_max_export_size;
2011 unsigned sx_max_export_pos_size;
2012 unsigned sx_max_export_smx_size;
2013 unsigned sq_num_cf_insts;
2014 unsigned sx_num_of_sets;
2015 unsigned sc_prim_fifo_size;
2016 unsigned sc_hiz_tile_fifo_size;
2017 unsigned sc_earlyz_tile_fifo_size;
2018 unsigned tiling_nbanks;
2019 unsigned tiling_npipes;
2020 unsigned tiling_group_size;
Alex Deuchere7aeeba62010-06-04 13:10:12 -04002021 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00002022 unsigned backend_map;
Alex Deucher65fcf662014-06-02 16:13:21 -04002023 unsigned active_simds;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002024};
2025
Alex Deucherfecf1d02011-03-02 20:07:29 -05002026struct cayman_asic {
2027 unsigned max_shader_engines;
2028 unsigned max_pipes_per_simd;
2029 unsigned max_tile_pipes;
2030 unsigned max_simds_per_se;
2031 unsigned max_backends_per_se;
2032 unsigned max_texture_channel_caches;
2033 unsigned max_gprs;
2034 unsigned max_threads;
2035 unsigned max_gs_threads;
2036 unsigned max_stack_entries;
2037 unsigned sx_num_of_sets;
2038 unsigned sx_max_export_size;
2039 unsigned sx_max_export_pos_size;
2040 unsigned sx_max_export_smx_size;
2041 unsigned max_hw_contexts;
2042 unsigned sq_num_cf_insts;
2043 unsigned sc_prim_fifo_size;
2044 unsigned sc_hiz_tile_fifo_size;
2045 unsigned sc_earlyz_tile_fifo_size;
2046
2047 unsigned num_shader_engines;
2048 unsigned num_shader_pipes_per_simd;
2049 unsigned num_tile_pipes;
2050 unsigned num_simds_per_se;
2051 unsigned num_backends_per_se;
2052 unsigned backend_disable_mask_per_asic;
2053 unsigned backend_map;
2054 unsigned num_texture_channel_caches;
2055 unsigned mem_max_burst_length_bytes;
2056 unsigned mem_row_size_in_kb;
2057 unsigned shader_engine_tile_size;
2058 unsigned num_gpus;
2059 unsigned multi_gpu_tile_size;
2060
2061 unsigned tile_config;
Alex Deucher65fcf662014-06-02 16:13:21 -04002062 unsigned active_simds;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002063};
2064
Alex Deucher0a96d722012-03-20 17:18:11 -04002065struct si_asic {
2066 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002067 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002068 unsigned max_cu_per_sh;
2069 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002070 unsigned max_backends_per_se;
2071 unsigned max_texture_channel_caches;
2072 unsigned max_gprs;
2073 unsigned max_gs_threads;
2074 unsigned max_hw_contexts;
2075 unsigned sc_prim_fifo_size_frontend;
2076 unsigned sc_prim_fifo_size_backend;
2077 unsigned sc_hiz_tile_fifo_size;
2078 unsigned sc_earlyz_tile_fifo_size;
2079
Alex Deucher0a96d722012-03-20 17:18:11 -04002080 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002081 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002082 unsigned backend_disable_mask_per_asic;
2083 unsigned backend_map;
2084 unsigned num_texture_channel_caches;
2085 unsigned mem_max_burst_length_bytes;
2086 unsigned mem_row_size_in_kb;
2087 unsigned shader_engine_tile_size;
2088 unsigned num_gpus;
2089 unsigned multi_gpu_tile_size;
2090
2091 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002092 uint32_t tile_mode_array[32];
Alex Deucher65fcf662014-06-02 16:13:21 -04002093 uint32_t active_cus;
Alex Deucher0a96d722012-03-20 17:18:11 -04002094};
2095
Alex Deucher8cc1a532013-04-09 12:41:24 -04002096struct cik_asic {
2097 unsigned max_shader_engines;
2098 unsigned max_tile_pipes;
2099 unsigned max_cu_per_sh;
2100 unsigned max_sh_per_se;
2101 unsigned max_backends_per_se;
2102 unsigned max_texture_channel_caches;
2103 unsigned max_gprs;
2104 unsigned max_gs_threads;
2105 unsigned max_hw_contexts;
2106 unsigned sc_prim_fifo_size_frontend;
2107 unsigned sc_prim_fifo_size_backend;
2108 unsigned sc_hiz_tile_fifo_size;
2109 unsigned sc_earlyz_tile_fifo_size;
2110
2111 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002112 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002113 unsigned backend_disable_mask_per_asic;
2114 unsigned backend_map;
2115 unsigned num_texture_channel_caches;
2116 unsigned mem_max_burst_length_bytes;
2117 unsigned mem_row_size_in_kb;
2118 unsigned shader_engine_tile_size;
2119 unsigned num_gpus;
2120 unsigned multi_gpu_tile_size;
2121
2122 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002123 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002124 uint32_t macrotile_mode_array[16];
Alex Deucher65fcf662014-06-02 16:13:21 -04002125 uint32_t active_cus;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002126};
2127
Jerome Glisse068a1172009-06-17 13:28:30 +02002128union radeon_asic_config {
2129 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002130 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002131 struct r600_asic r600;
2132 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002133 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002134 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002135 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002136 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002137};
2138
Daniel Vetter0a10c852010-03-11 21:19:14 +00002139/*
2140 * asic initizalization from radeon_asic.c
2141 */
2142void radeon_agp_disable(struct radeon_device *rdev);
2143int radeon_asic_init(struct radeon_device *rdev);
2144
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002145
2146/*
2147 * IOCTL.
2148 */
2149int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2150 struct drm_file *filp);
2151int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2152 struct drm_file *filp);
Christian Königf72a113a2014-08-07 09:36:00 +02002153int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2154 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002155int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2156 struct drm_file *file_priv);
2157int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2158 struct drm_file *file_priv);
2159int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file_priv);
2161int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file_priv);
2163int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2164 struct drm_file *filp);
2165int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *filp);
2167int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *filp);
2169int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002171int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *filp);
Marek Olšákbda72d52014-03-02 00:56:17 +01002173int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002175int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002176int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2177 struct drm_file *filp);
2178int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2179 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002180
Alex Deucher16cdf042011-10-28 10:30:02 -04002181/* VRAM scratch page for HDP bug, default vram page */
2182struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002183 struct radeon_bo *robj;
2184 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002185 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002186};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002187
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002188/*
2189 * ACPI
2190 */
2191struct radeon_atif_notification_cfg {
2192 bool enabled;
2193 int command_code;
2194};
2195
2196struct radeon_atif_notifications {
2197 bool display_switch;
2198 bool expansion_mode_change;
2199 bool thermal_state;
2200 bool forced_power_state;
2201 bool system_power_state;
2202 bool display_conf_change;
2203 bool px_gfx_switch;
2204 bool brightness_change;
2205 bool dgpu_display_event;
2206};
2207
2208struct radeon_atif_functions {
2209 bool system_params;
2210 bool sbios_requests;
2211 bool select_active_disp;
2212 bool lid_state;
2213 bool get_tv_standard;
2214 bool set_tv_standard;
2215 bool get_panel_expansion_mode;
2216 bool set_panel_expansion_mode;
2217 bool temperature_change;
2218 bool graphics_device_types;
2219};
2220
2221struct radeon_atif {
2222 struct radeon_atif_notifications notifications;
2223 struct radeon_atif_functions functions;
2224 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002225 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002226};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002227
Alex Deuchere3a15922012-08-16 11:13:43 -04002228struct radeon_atcs_functions {
2229 bool get_ext_state;
2230 bool pcie_perf_req;
2231 bool pcie_dev_rdy;
2232 bool pcie_bus_width;
2233};
2234
2235struct radeon_atcs {
2236 struct radeon_atcs_functions functions;
2237};
2238
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002239/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002240 * Core structure, functions and helpers.
2241 */
2242typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2243typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2244
2245struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002246 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002247 struct drm_device *ddev;
2248 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002249 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002250 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002251 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002252 enum radeon_family family;
2253 unsigned long flags;
2254 int usec_timeout;
2255 enum radeon_pll_errata pll_errata;
2256 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002257 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002258 int disp_priority;
2259 /* BIOS */
2260 uint8_t *bios;
2261 bool is_atom_bios;
2262 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002263 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002264 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002265 resource_size_t rmmio_base;
2266 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002267 /* protects concurrent MM_INDEX/DATA based register access */
2268 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002269 /* protects concurrent SMC based register access */
2270 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002271 /* protects concurrent PLL register access */
2272 spinlock_t pll_idx_lock;
2273 /* protects concurrent MC register access */
2274 spinlock_t mc_idx_lock;
2275 /* protects concurrent PCIE register access */
2276 spinlock_t pcie_idx_lock;
2277 /* protects concurrent PCIE_PORT register access */
2278 spinlock_t pciep_idx_lock;
2279 /* protects concurrent PIF register access */
2280 spinlock_t pif_idx_lock;
2281 /* protects concurrent CG register access */
2282 spinlock_t cg_idx_lock;
2283 /* protects concurrent UVD register access */
2284 spinlock_t uvd_idx_lock;
2285 /* protects concurrent RCU register access */
2286 spinlock_t rcu_idx_lock;
2287 /* protects concurrent DIDT register access */
2288 spinlock_t didt_idx_lock;
2289 /* protects concurrent ENDPOINT (audio) register access */
2290 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002291 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002292 radeon_rreg_t mc_rreg;
2293 radeon_wreg_t mc_wreg;
2294 radeon_rreg_t pll_rreg;
2295 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002296 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002297 radeon_rreg_t pciep_rreg;
2298 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002299 /* io port */
2300 void __iomem *rio_mem;
2301 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002302 struct radeon_clock clock;
2303 struct radeon_mc mc;
2304 struct radeon_gart gart;
2305 struct radeon_mode_info mode_info;
2306 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002307 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002308 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002309 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002310 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002311 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002312 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002313 bool ib_pool_ready;
2314 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002315 struct radeon_irq irq;
2316 struct radeon_asic *asic;
2317 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002318 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002319 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002320 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002321 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002322 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002323 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002324 bool shutdown;
2325 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002326 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002327 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002328 bool fastfb_working; /* IGP feature*/
Christian Königf9eaf9a2013-10-29 20:14:47 +01002329 bool needs_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002330 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002331 const struct firmware *me_fw; /* all family ME firmware */
2332 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002333 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002334 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002335 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002336 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucherf2c6b0f2014-06-25 19:32:36 -04002337 const struct firmware *mec2_fw; /* KV MEC2 firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002338 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002339 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002340 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002341 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher629bd332014-06-25 18:41:34 -04002342 bool new_fw;
Alex Deucher16cdf042011-10-28 10:30:02 -04002343 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002344 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002345 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002346 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002347 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002348 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002349 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002350 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002351 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002352 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002353 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002354 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002355 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002356 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002357 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002358 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002359 /* i2c buses */
2360 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002361 /* debugfs */
2362 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2363 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002364 /* virtual memory */
2365 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002366 struct mutex gpu_clock_mutex;
Marek Olšák67e8e3f2014-03-02 00:56:18 +01002367 /* memory stats */
2368 atomic64_t vram_usage;
2369 atomic64_t gtt_usage;
2370 atomic64_t num_bytes_moved;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002371 /* ACPI interface */
2372 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002373 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002374 /* srbm instance registers */
2375 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002376 /* clock, powergating flags */
2377 u32 cg_flags;
2378 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002379
2380 struct dev_pm_domain vga_pm_domain;
2381 bool have_disp_power_ref;
Alex Deucher4807c5a2014-07-18 11:54:20 -04002382 u32 px_quirk_flags;
Alex Deucher71ecc972014-07-17 12:09:25 -04002383
2384 /* tracking pinned memory */
2385 u64 vram_pin_size;
2386 u64 gart_pin_size;
Christian König341cb9e2014-08-07 09:36:03 +02002387
2388 struct mutex mn_lock;
2389 DECLARE_HASHTABLE(mn_hash, 7);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002390};
2391
Alex Deucher90c4cde2014-04-10 22:29:01 -04002392bool radeon_is_px(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002393int radeon_device_init(struct radeon_device *rdev,
2394 struct drm_device *ddev,
2395 struct pci_dev *pdev,
2396 uint32_t flags);
2397void radeon_device_fini(struct radeon_device *rdev);
2398int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2399
Lauri Kasanen59bc1d82014-04-20 20:29:33 +03002400#define RADEON_MIN_MMIO_SIZE 0x10000
2401
2402static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2403 bool always_indirect)
2404{
2405 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2406 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2407 return readl(((void __iomem *)rdev->rmmio) + reg);
2408 else {
2409 unsigned long flags;
2410 uint32_t ret;
2411
2412 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
2413 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
2414 ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
2415 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
2416
2417 return ret;
2418 }
2419}
2420
2421static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2422 bool always_indirect)
2423{
2424 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2425 writel(v, ((void __iomem *)rdev->rmmio) + reg);
2426 else {
2427 unsigned long flags;
2428
2429 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
2430 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
2431 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
2432 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
2433 }
2434}
2435
Andi Kleen6fcbef72011-10-13 16:08:42 -07002436u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2437void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002438
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002439u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2440void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002441
Jerome Glisse4c788672009-11-20 14:29:23 +01002442/*
2443 * Cast helper
2444 */
2445#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002446
2447/*
2448 * Registers read & write functions.
2449 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002450#define RREG8(reg) readb((rdev->rmmio) + (reg))
2451#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2452#define RREG16(reg) readw((rdev->rmmio) + (reg))
2453#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002454#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2455#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2456#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2457#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2458#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002459#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2460#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2461#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2462#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2463#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2464#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002465#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2466#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002467#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2468#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002469#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2470#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002471#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2472#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002473#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2474#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002475#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2476#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2477#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2478#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002479#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2480#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002481#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2482#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002483#define WREG32_P(reg, val, mask) \
2484 do { \
2485 uint32_t tmp_ = RREG32(reg); \
2486 tmp_ &= (mask); \
2487 tmp_ |= ((val) & ~(mask)); \
2488 WREG32(reg, tmp_); \
2489 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002490#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002491#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002492#define WREG32_PLL_P(reg, val, mask) \
2493 do { \
2494 uint32_t tmp_ = RREG32_PLL(reg); \
2495 tmp_ &= (mask); \
2496 tmp_ |= ((val) & ~(mask)); \
2497 WREG32_PLL(reg, tmp_); \
2498 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002499#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002500#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2501#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002502
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002503#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2504#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002505
Dave Airliede1b2892009-08-12 18:43:14 +10002506/*
2507 * Indirect registers accessor
2508 */
2509static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2510{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002511 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002512 uint32_t r;
2513
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002514 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002515 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2516 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002517 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002518 return r;
2519}
2520
2521static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2522{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002523 unsigned long flags;
2524
2525 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002526 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2527 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002528 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002529}
2530
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002531static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2532{
Alex Deucherfe781182013-09-03 18:19:42 -04002533 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002534 u32 r;
2535
Alex Deucherfe781182013-09-03 18:19:42 -04002536 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002537 WREG32(TN_SMC_IND_INDEX_0, (reg));
2538 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002539 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002540 return r;
2541}
2542
2543static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2544{
Alex Deucherfe781182013-09-03 18:19:42 -04002545 unsigned long flags;
2546
2547 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002548 WREG32(TN_SMC_IND_INDEX_0, (reg));
2549 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002550 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002551}
2552
Alex Deucherff82bbc2013-04-12 11:27:20 -04002553static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2554{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002555 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002556 u32 r;
2557
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002558 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002559 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2560 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002561 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002562 return r;
2563}
2564
2565static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2566{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002567 unsigned long flags;
2568
2569 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002570 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2571 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002572 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002573}
2574
Alex Deucher46f95642013-04-12 11:49:51 -04002575static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2576{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002577 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002578 u32 r;
2579
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002580 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002581 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2582 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002583 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002584 return r;
2585}
2586
2587static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2588{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002589 unsigned long flags;
2590
2591 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002592 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2593 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002594 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002595}
2596
Alex Deucher792edd62013-02-14 18:18:12 -05002597static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2598{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002599 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002600 u32 r;
2601
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002602 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002603 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2604 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002605 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002606 return r;
2607}
2608
2609static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2610{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002611 unsigned long flags;
2612
2613 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002614 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2615 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002616 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002617}
2618
2619static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2620{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002621 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002622 u32 r;
2623
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002624 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002625 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2626 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002627 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002628 return r;
2629}
2630
2631static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2632{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002633 unsigned long flags;
2634
2635 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002636 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2637 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002638 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002639}
2640
Alex Deucher93656cd2013-02-25 15:18:39 -05002641static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2642{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002643 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002644 u32 r;
2645
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002646 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002647 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2648 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002649 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002650 return r;
2651}
2652
2653static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2654{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002655 unsigned long flags;
2656
2657 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002658 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2659 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002660 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002661}
2662
Alex Deucher1d582342013-04-19 13:03:37 -04002663
2664static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2665{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002666 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002667 u32 r;
2668
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002669 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002670 WREG32(CIK_DIDT_IND_INDEX, (reg));
2671 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002672 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002673 return r;
2674}
2675
2676static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2677{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002678 unsigned long flags;
2679
2680 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002681 WREG32(CIK_DIDT_IND_INDEX, (reg));
2682 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002683 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002684}
2685
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002686void r100_pll_errata_after_index(struct radeon_device *rdev);
2687
2688
2689/*
2690 * ASICs helpers.
2691 */
Dave Airlieb995e432009-07-14 02:02:32 +10002692#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2693 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002694#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2695 (rdev->family == CHIP_RV200) || \
2696 (rdev->family == CHIP_RS100) || \
2697 (rdev->family == CHIP_RS200) || \
2698 (rdev->family == CHIP_RV250) || \
2699 (rdev->family == CHIP_RV280) || \
2700 (rdev->family == CHIP_RS300))
2701#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2702 (rdev->family == CHIP_RV350) || \
2703 (rdev->family == CHIP_R350) || \
2704 (rdev->family == CHIP_RV380) || \
2705 (rdev->family == CHIP_R420) || \
2706 (rdev->family == CHIP_R423) || \
2707 (rdev->family == CHIP_RV410) || \
2708 (rdev->family == CHIP_RS400) || \
2709 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002710#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2711 (rdev->ddev->pdev->device == 0x9443) || \
2712 (rdev->ddev->pdev->device == 0x944B) || \
2713 (rdev->ddev->pdev->device == 0x9506) || \
2714 (rdev->ddev->pdev->device == 0x9509) || \
2715 (rdev->ddev->pdev->device == 0x950F) || \
2716 (rdev->ddev->pdev->device == 0x689C) || \
2717 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002718#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002719#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2720 (rdev->family == CHIP_RS690) || \
2721 (rdev->family == CHIP_RS740) || \
2722 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002723#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2724#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002725#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002726#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2727 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002728#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002729#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2730#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2731 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002732#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002733#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002734#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Alex Deucherbe0949f2014-04-08 11:28:54 -04002735#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2736#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
Alex Deucher89d26182014-05-08 18:26:23 -04002737#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2738 (rdev->family == CHIP_MULLINS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002739
Alex Deucherdc50ba72013-06-26 00:33:35 -04002740#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2741 (rdev->ddev->pdev->device == 0x6850) || \
2742 (rdev->ddev->pdev->device == 0x6858) || \
2743 (rdev->ddev->pdev->device == 0x6859) || \
2744 (rdev->ddev->pdev->device == 0x6840) || \
2745 (rdev->ddev->pdev->device == 0x6841) || \
2746 (rdev->ddev->pdev->device == 0x6842) || \
2747 (rdev->ddev->pdev->device == 0x6843))
2748
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002749/*
2750 * BIOS helpers.
2751 */
2752#define RBIOS8(i) (rdev->bios[i])
2753#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2754#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2755
2756int radeon_combios_init(struct radeon_device *rdev);
2757void radeon_combios_fini(struct radeon_device *rdev);
2758int radeon_atombios_init(struct radeon_device *rdev);
2759void radeon_atombios_fini(struct radeon_device *rdev);
2760
2761
2762/*
2763 * RING helpers.
2764 */
Andi Kleence580fa2011-10-13 16:08:47 -07002765#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002766static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002767{
Christian Könige32eb502011-10-23 12:56:27 +02002768 ring->ring[ring->wptr++] = v;
2769 ring->wptr &= ring->ptr_mask;
2770 ring->count_dw--;
2771 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002772}
Andi Kleence580fa2011-10-13 16:08:47 -07002773#else
2774/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002775void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002776#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002777
2778/*
2779 * ASICs macro.
2780 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002781#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002782#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2783#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2784#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002785#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002786#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002787#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002788#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
Michel Dänzer77497f22014-07-17 19:01:07 +09002789#define radeon_gart_set_page(rdev, i, p, f) (rdev)->asic->gart.set_page((rdev), (i), (p), (f))
Christian König05b07142012-08-06 20:21:10 +02002790#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2791#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian König03f62ab2014-07-30 21:05:17 +02002792#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2793#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2794#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2795#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
Christian König76a0df82013-08-13 11:56:50 +02002796#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2797#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2798#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2799#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2800#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2801#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2802#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2803#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2804#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2805#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002806#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2807#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002808#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002809#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002810#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002811#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2812#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002813#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2814#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002815#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2816#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2817#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2818#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2819#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2820#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002821#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2822#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2823#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2824#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2825#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2826#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2827#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002828#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002829#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002830#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002831#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2832#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002833#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002834#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2835#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2836#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2837#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002838#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002839#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2840#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2841#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2842#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2843#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002844#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
Christian König157fa142014-05-27 16:49:20 +02002845#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002846#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2847#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002848#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002849#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002850#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2851#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2852#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002853#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002854#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002855#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002856#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002857#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002858#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2859#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2860#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2861#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2862#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002863#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002864#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002865#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002866#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002867#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002868
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002869/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002870/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002871extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002872extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002873extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002874extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002875extern int radeon_modeset_init(struct radeon_device *rdev);
2876extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002877extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002878extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002879extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002880extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002881extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002882extern void radeon_wb_fini(struct radeon_device *rdev);
2883extern int radeon_wb_init(struct radeon_device *rdev);
2884extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002885extern void radeon_surface_init(struct radeon_device *rdev);
2886extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002887extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002888extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002889extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002890extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Christian Königf72a113a2014-08-07 09:36:00 +02002891extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2892 uint32_t flags);
2893extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2894extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
Jerome Glissed594e462010-02-17 21:54:29 +00002895extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2896extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002897extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2898extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002899extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002900extern void radeon_program_register_sequence(struct radeon_device *rdev,
2901 const u32 *registers,
2902 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002903
Daniel Vetter3574dda2011-02-18 17:59:19 +01002904/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002905 * vm
2906 */
2907int radeon_vm_manager_init(struct radeon_device *rdev);
2908void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian König6d2f2942014-02-20 13:42:17 +01002909int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002910void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königdf0af442014-03-03 12:38:08 +01002911struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
2912 struct radeon_vm *vm,
2913 struct list_head *head);
Christian Königee60e292012-08-09 16:21:08 +02002914struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2915 struct radeon_vm *vm, int ring);
Christian Königfa688342014-02-20 10:47:05 +01002916void radeon_vm_flush(struct radeon_device *rdev,
2917 struct radeon_vm *vm,
2918 int ring);
Christian Königee60e292012-08-09 16:21:08 +02002919void radeon_vm_fence(struct radeon_device *rdev,
2920 struct radeon_vm *vm,
2921 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002922uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König6d2f2942014-02-20 13:42:17 +01002923int radeon_vm_update_page_directory(struct radeon_device *rdev,
2924 struct radeon_vm *vm);
Christian König036bf462014-07-18 08:56:40 +02002925int radeon_vm_clear_freed(struct radeon_device *rdev,
2926 struct radeon_vm *vm);
Christian Könige31ad962014-07-18 09:24:53 +02002927int radeon_vm_clear_invalids(struct radeon_device *rdev,
2928 struct radeon_vm *vm);
Christian König9c57a6b2013-11-25 15:42:11 +01002929int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +02002930 struct radeon_bo_va *bo_va,
Christian König9c57a6b2013-11-25 15:42:11 +01002931 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002932void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2933 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002934struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2935 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002936struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2937 struct radeon_vm *vm,
2938 struct radeon_bo *bo);
2939int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2940 struct radeon_bo_va *bo_va,
2941 uint64_t offset,
2942 uint32_t flags);
Christian König036bf462014-07-18 08:56:40 +02002943void radeon_vm_bo_rmv(struct radeon_device *rdev,
2944 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002945
Alex Deucherf122c612012-03-30 08:59:57 -04002946/* audio */
2947void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002948struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2949struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Alex Deucher832eafa2014-02-18 11:07:55 -05002950void r600_audio_enable(struct radeon_device *rdev,
2951 struct r600_audio_pin *pin,
2952 bool enable);
2953void dce6_audio_enable(struct radeon_device *rdev,
2954 struct r600_audio_pin *pin,
2955 bool enable);
Jerome Glisse721604a2012-01-05 22:11:05 -05002956
2957/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002958 * R600 vram scratch functions
2959 */
2960int r600_vram_scratch_init(struct radeon_device *rdev);
2961void r600_vram_scratch_fini(struct radeon_device *rdev);
2962
2963/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002964 * r600 cs checking helper
2965 */
2966unsigned r600_mip_minify(unsigned size, unsigned level);
2967bool r600_fmt_is_valid_color(u32 format);
2968bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2969int r600_fmt_get_blocksize(u32 format);
2970int r600_fmt_get_nblocksx(u32 format, u32 w);
2971int r600_fmt_get_nblocksy(u32 format, u32 h);
2972
2973/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002974 * r600 functions used by radeon_encoder.c
2975 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02002976struct radeon_hdmi_acr {
2977 u32 clock;
2978
2979 int n_32khz;
2980 int cts_32khz;
2981
2982 int n_44_1khz;
2983 int cts_44_1khz;
2984
2985 int n_48khz;
2986 int cts_48khz;
2987
2988};
2989
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002990extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2991
Alex Deucher416a2bd2012-05-31 19:00:25 -04002992extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2993 u32 tiling_pipe_num,
2994 u32 max_rb_num,
2995 u32 total_max_rb_num,
2996 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002997
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002998/*
2999 * evergreen functions used by radeon_encoder.c
3000 */
3001
Alex Deucher0af62b02011-01-06 21:19:31 -05003002extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05003003extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05003004
Alex Deucherc4917072012-07-31 17:14:35 -04003005/* radeon_acpi.c */
3006#if defined(CONFIG_ACPI)
3007extern int radeon_acpi_init(struct radeon_device *rdev);
3008extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04003009extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
3010extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05003011 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04003012extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04003013#else
3014static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
3015static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
3016#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04003017
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05003018int radeon_cs_packet_parse(struct radeon_cs_parser *p,
3019 struct radeon_cs_packet *pkt,
3020 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05003021bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05003022void radeon_cs_dump_packet(struct radeon_cs_parser *p,
3023 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05003024int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
3025 struct radeon_cs_reloc **cs_reloc,
3026 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05003027int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
3028 uint32_t *vline_start_end,
3029 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05003030
Jerome Glisse4c788672009-11-20 14:29:23 +01003031#include "radeon_object.h"
3032
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003033#endif