blob: 4b635dc4ecded8c0e4729582ac1e5cc9d0f143bd [file] [log] [blame]
Kim Phillipsb3590492007-02-07 22:19:12 -06001/*
2 * MPC8313E RDB Device Tree Source
3 *
4 * Copyright 2005, 2006, 2007 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Paul Gortmakercda13dd2008-01-28 16:09:36 -050012/dts-v1/;
13
Kim Phillipsb3590492007-02-07 22:19:12 -060014/ {
15 model = "MPC8313ERDB";
Kumar Galad71a1dc2007-02-16 09:57:22 -060016 compatible = "MPC8313ERDB", "MPC831xRDB", "MPC83xxRDB";
Kim Phillipsb3590492007-02-07 22:19:12 -060017 #address-cells = <1>;
18 #size-cells = <1>;
19
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 serial0 = &serial0;
24 serial1 = &serial1;
25 pci0 = &pci0;
26 };
27
Kim Phillipsb3590492007-02-07 22:19:12 -060028 cpus {
Kim Phillipsb3590492007-02-07 22:19:12 -060029 #address-cells = <1>;
30 #size-cells = <0>;
31
32 PowerPC,8313@0 {
33 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050034 reg = <0x0>;
35 d-cache-line-size = <32>;
36 i-cache-line-size = <32>;
37 d-cache-size = <16384>;
38 i-cache-size = <16384>;
Kim Phillipsb3590492007-02-07 22:19:12 -060039 timebase-frequency = <0>; // from bootloader
40 bus-frequency = <0>; // from bootloader
41 clock-frequency = <0>; // from bootloader
Kim Phillipsb3590492007-02-07 22:19:12 -060042 };
43 };
44
45 memory {
46 device_type = "memory";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050047 reg = <0x00000000 0x08000000>; // 128MB at 0
Kim Phillipsb3590492007-02-07 22:19:12 -060048 };
49
Scott Woodff5ac762008-01-17 16:37:51 -060050 localbus@e0005000 {
51 #address-cells = <2>;
52 #size-cells = <1>;
53 compatible = "fsl,mpc8313-elbc", "fsl,elbc", "simple-bus";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050054 reg = <0xe0005000 0x1000>;
55 interrupts = <77 0x8>;
Scott Woodff5ac762008-01-17 16:37:51 -060056 interrupt-parent = <&ipic>;
57
58 // CS0 and CS1 are swapped when
59 // booting from nand, but the
60 // addresses are the same.
Paul Gortmakercda13dd2008-01-28 16:09:36 -050061 ranges = <0x0 0x0 0xfe000000 0x00800000
62 0x1 0x0 0xe2800000 0x00008000
63 0x2 0x0 0xf0000000 0x00020000
64 0x3 0x0 0xfa000000 0x00008000>;
Scott Woodff5ac762008-01-17 16:37:51 -060065
Scott Wood12600e42008-01-17 16:37:56 -060066 flash@0,0 {
67 #address-cells = <1>;
68 #size-cells = <1>;
69 compatible = "cfi-flash";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050070 reg = <0x0 0x0 0x800000>;
Scott Wood12600e42008-01-17 16:37:56 -060071 bank-width = <2>;
72 device-width = <1>;
73 };
74
Scott Woodff5ac762008-01-17 16:37:51 -060075 nand@1,0 {
76 #address-cells = <1>;
77 #size-cells = <1>;
78 compatible = "fsl,mpc8313-fcm-nand",
79 "fsl,elbc-fcm-nand";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050080 reg = <0x1 0x0 0x2000>;
Scott Woodff5ac762008-01-17 16:37:51 -060081
82 u-boot@0 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -050083 reg = <0x0 0x100000>;
Scott Woodff5ac762008-01-17 16:37:51 -060084 read-only;
85 };
86
87 kernel@100000 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -050088 reg = <0x100000 0x300000>;
Scott Woodff5ac762008-01-17 16:37:51 -060089 };
90
91 fs@400000 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -050092 reg = <0x400000 0x1c00000>;
Scott Woodff5ac762008-01-17 16:37:51 -060093 };
94 };
95 };
96
Kim Phillipsb3590492007-02-07 22:19:12 -060097 soc8313@e0000000 {
98 #address-cells = <1>;
99 #size-cells = <1>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600100 device_type = "soc";
Scott Woodff5ac762008-01-17 16:37:51 -0600101 compatible = "simple-bus";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500102 ranges = <0x0 0xe0000000 0x00100000>;
103 reg = <0xe0000000 0x00000200>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600104 bus-frequency = <0>;
105
106 wdt@200 {
107 device_type = "watchdog";
108 compatible = "mpc83xx_wdt";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500109 reg = <0x200 0x100>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600110 };
111
Scott Wood57436612008-07-11 17:55:25 -0500112 sleep-nexus {
Kumar Galaec9686c2007-12-11 23:17:24 -0600113 #address-cells = <1>;
Scott Wood57436612008-07-11 17:55:25 -0500114 #size-cells = <1>;
115 compatible = "simple-bus";
116 sleep = <&pmc 0x03000000>;
117 ranges;
118
119 i2c@3000 {
120 #address-cells = <1>;
121 #size-cells = <0>;
122 cell-index = <0>;
123 compatible = "fsl-i2c";
124 reg = <0x3000 0x100>;
125 interrupts = <14 0x8>;
126 interrupt-parent = <&ipic>;
127 dfsrr;
128 rtc@68 {
129 compatible = "dallas,ds1339";
130 reg = <0x68>;
131 };
132 };
133
134 crypto@30000 {
135 compatible = "fsl,sec2.2", "fsl,sec2.1",
136 "fsl,sec2.0";
137 reg = <0x30000 0x10000>;
138 interrupts = <11 0x8>;
139 interrupt-parent = <&ipic>;
140 fsl,num-channels = <1>;
141 fsl,channel-fifo-len = <24>;
142 fsl,exec-units-mask = <0x4c>;
143 fsl,descriptor-types-mask = <0x0122003f>;
Kim Phillips5cfade12008-01-31 19:40:05 -0600144 };
Kim Phillipsb3590492007-02-07 22:19:12 -0600145 };
146
147 i2c@3100 {
Kumar Galaec9686c2007-12-11 23:17:24 -0600148 #address-cells = <1>;
149 #size-cells = <0>;
150 cell-index = <1>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600151 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500152 reg = <0x3100 0x100>;
153 interrupts = <15 0x8>;
154 interrupt-parent = <&ipic>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600155 dfsrr;
156 };
157
158 spi@7000 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300159 cell-index = <0>;
160 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500161 reg = <0x7000 0x1000>;
162 interrupts = <16 0x8>;
163 interrupt-parent = <&ipic>;
Peter Korsgaard33799e32007-10-03 17:44:58 +0200164 mode = "cpu";
Kim Phillipsb3590492007-02-07 22:19:12 -0600165 };
166
167 /* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */
168 usb@23000 {
Kim Phillipsb3590492007-02-07 22:19:12 -0600169 compatible = "fsl-usb2-dr";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500170 reg = <0x23000 0x1000>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600171 #address-cells = <1>;
172 #size-cells = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500173 interrupt-parent = <&ipic>;
174 interrupts = <38 0x8>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600175 phy_type = "utmi_wide";
Scott Wood57436612008-07-11 17:55:25 -0500176 sleep = <&pmc 0x00300000>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600177 };
178
Richard Cochranc78275f2011-04-22 12:03:54 +0200179 ptp_clock@24E00 {
180 compatible = "fsl,etsec-ptp";
181 reg = <0x24E00 0xB0>;
182 interrupts = <12 0x8 13 0x8>;
183 interrupt-parent = < &ipic >;
184 fsl,tclk-period = <10>;
185 fsl,tmr-prsc = <100>;
186 fsl,tmr-add = <0x999999A4>;
187 fsl,tmr-fiper1 = <0x3B9AC9F6>;
188 fsl,tmr-fiper2 = <0x00018696>;
189 fsl,max-adj = <659999998>;
190 };
191
Kumar Galae77b28e2007-12-12 00:28:35 -0600192 enet0: ethernet@24000 {
Scott Wood57436612008-07-11 17:55:25 -0500193 #address-cells = <1>;
194 #size-cells = <1>;
195 sleep = <&pmc 0x20000000>;
Kumar Galaa6ecb7e2009-03-24 08:23:13 -0500196 ranges = <0x0 0x24000 0x1000>;
Scott Wood57436612008-07-11 17:55:25 -0500197
Kumar Galae77b28e2007-12-12 00:28:35 -0600198 cell-index = <0>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600199 device_type = "network";
200 model = "eTSEC";
Li Yang344b6282009-01-21 17:46:57 +0800201 compatible = "gianfar";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500202 reg = <0x24000 0x1000>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600203 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500204 interrupts = <37 0x8 36 0x8 35 0x8>;
205 interrupt-parent = <&ipic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800206 tbi-handle = < &tbi0 >;
Anton Vorontsove85477f2009-02-05 23:10:40 +0300207 /* Vitesse 7385 isn't on the MDIO bus */
208 fixed-link = <1 1 1000 0 0>;
Scott Wood57436612008-07-11 17:55:25 -0500209 fsl,magic-packet;
210
Kumar Galaa6ecb7e2009-03-24 08:23:13 -0500211 mdio@520 {
Scott Wood57436612008-07-11 17:55:25 -0500212 #address-cells = <1>;
213 #size-cells = <0>;
214 compatible = "fsl,gianfar-mdio";
Kumar Galaa6ecb7e2009-03-24 08:23:13 -0500215 reg = <0x520 0x20>;
Scott Wood57436612008-07-11 17:55:25 -0500216 phy4: ethernet-phy@4 {
217 interrupt-parent = <&ipic>;
218 interrupts = <20 0x8>;
219 reg = <0x4>;
Scott Wood57436612008-07-11 17:55:25 -0500220 };
Andy Flemingb31a1d82008-12-16 15:29:15 -0800221 tbi0: tbi-phy@11 {
222 reg = <0x11>;
223 device_type = "tbi-phy";
224 };
Scott Wood57436612008-07-11 17:55:25 -0500225 };
Kim Phillipsb3590492007-02-07 22:19:12 -0600226 };
227
Kumar Galae77b28e2007-12-12 00:28:35 -0600228 enet1: ethernet@25000 {
Anton Vorontsov1f0d4d12009-02-05 23:10:32 +0300229 #address-cells = <1>;
230 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600231 cell-index = <1>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600232 device_type = "network";
233 model = "eTSEC";
234 compatible = "gianfar";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500235 reg = <0x25000 0x1000>;
Kumar Galaa6ecb7e2009-03-24 08:23:13 -0500236 ranges = <0x0 0x25000 0x1000>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600237 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500238 interrupts = <34 0x8 33 0x8 32 0x8>;
239 interrupt-parent = <&ipic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800240 tbi-handle = < &tbi1 >;
Kumar Galad71a1dc2007-02-16 09:57:22 -0600241 phy-handle = < &phy4 >;
Scott Wood57436612008-07-11 17:55:25 -0500242 sleep = <&pmc 0x10000000>;
243 fsl,magic-packet;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800244
Kumar Galaa6ecb7e2009-03-24 08:23:13 -0500245 mdio@520 {
Andy Flemingb31a1d82008-12-16 15:29:15 -0800246 #address-cells = <1>;
247 #size-cells = <0>;
248 compatible = "fsl,gianfar-tbi";
Kumar Galaa6ecb7e2009-03-24 08:23:13 -0500249 reg = <0x520 0x20>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800250
251 tbi1: tbi-phy@11 {
252 reg = <0x11>;
253 device_type = "tbi-phy";
254 };
255 };
256
257
Kim Phillipsb3590492007-02-07 22:19:12 -0600258 };
259
Kumar Galaea082fa2007-12-12 01:46:12 -0600260 serial0: serial@4500 {
261 cell-index = <0>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600262 device_type = "serial";
Kumar Galaf706bed2011-11-28 13:58:53 -0600263 compatible = "fsl,ns16550", "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500264 reg = <0x4500 0x100>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600265 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500266 interrupts = <9 0x8>;
267 interrupt-parent = <&ipic>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600268 };
269
Kumar Galaea082fa2007-12-12 01:46:12 -0600270 serial1: serial@4600 {
271 cell-index = <1>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600272 device_type = "serial";
Kumar Galaf706bed2011-11-28 13:58:53 -0600273 compatible = "fsl,ns16550", "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500274 reg = <0x4600 0x100>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600275 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500276 interrupts = <10 0x8>;
277 interrupt-parent = <&ipic>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600278 };
279
Kim Phillipsb3590492007-02-07 22:19:12 -0600280 /* IPIC
281 * interrupts cell = <intr #, sense>
282 * sense values match linux IORESOURCE_IRQ_* defines:
283 * sense == 8: Level, low assertion
284 * sense == 2: Edge, high-to-low change
285 */
Kumar Galad71a1dc2007-02-16 09:57:22 -0600286 ipic: pic@700 {
Kim Phillipsb3590492007-02-07 22:19:12 -0600287 interrupt-controller;
288 #address-cells = <0>;
289 #interrupt-cells = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500290 reg = <0x700 0x100>;
Kim Phillipsb3590492007-02-07 22:19:12 -0600291 device_type = "ipic";
292 };
Scott Wood57436612008-07-11 17:55:25 -0500293
294 pmc: power@b00 {
295 compatible = "fsl,mpc8313-pmc", "fsl,mpc8349-pmc";
296 reg = <0xb00 0x100 0xa00 0x100>;
297 interrupts = <80 8>;
298 interrupt-parent = <&ipic>;
299 fsl,mpc8313-wakeup-timer = <&gtm1>;
300
301 /* Remove this (or change to "okay") if you have
302 * a REVA3 or later board, if you apply one of the
303 * workarounds listed in section 8.5 of the board
304 * manual, or if you are adapting this device tree
305 * to a different board.
306 */
307 status = "fail";
308 };
309
310 gtm1: timer@500 {
311 compatible = "fsl,mpc8313-gtm", "fsl,gtm";
312 reg = <0x500 0x100>;
313 interrupts = <90 8 78 8 84 8 72 8>;
314 interrupt-parent = <&ipic>;
315 };
316
317 timer@600 {
318 compatible = "fsl,mpc8313-gtm", "fsl,gtm";
319 reg = <0x600 0x100>;
320 interrupts = <91 8 79 8 85 8 73 8>;
321 interrupt-parent = <&ipic>;
322 };
Kim Phillipsb3590492007-02-07 22:19:12 -0600323 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500324
Scott Wood57436612008-07-11 17:55:25 -0500325 sleep-nexus {
326 #address-cells = <1>;
327 #size-cells = <1>;
328 compatible = "simple-bus";
329 sleep = <&pmc 0x00010000>;
330 ranges;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500331
Scott Wood57436612008-07-11 17:55:25 -0500332 pci0: pci@e0008500 {
333 cell-index = <1>;
334 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
335 interrupt-map = <
336 /* IDSEL 0x0E -mini PCI */
337 0x7000 0x0 0x0 0x1 &ipic 18 0x8
338 0x7000 0x0 0x0 0x2 &ipic 18 0x8
339 0x7000 0x0 0x0 0x3 &ipic 18 0x8
340 0x7000 0x0 0x0 0x4 &ipic 18 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500341
Scott Wood57436612008-07-11 17:55:25 -0500342 /* IDSEL 0x0F - PCI slot */
343 0x7800 0x0 0x0 0x1 &ipic 17 0x8
344 0x7800 0x0 0x0 0x2 &ipic 18 0x8
345 0x7800 0x0 0x0 0x3 &ipic 17 0x8
346 0x7800 0x0 0x0 0x4 &ipic 18 0x8>;
347 interrupt-parent = <&ipic>;
348 interrupts = <66 0x8>;
349 bus-range = <0x0 0x0>;
350 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
351 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
352 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
353 clock-frequency = <66666666>;
354 #interrupt-cells = <1>;
355 #size-cells = <2>;
356 #address-cells = <3>;
John Rigby5b70a092008-10-07 13:00:18 -0600357 reg = <0xe0008500 0x100 /* internal registers */
358 0xe0008300 0x8>; /* config space access registers */
Scott Wood57436612008-07-11 17:55:25 -0500359 compatible = "fsl,mpc8349-pci";
360 device_type = "pci";
361 };
362
363 dma@82a8 {
364 #address-cells = <1>;
365 #size-cells = <1>;
366 compatible = "fsl,mpc8313-dma", "fsl,elo-dma";
367 reg = <0xe00082a8 4>;
368 ranges = <0 0xe0008100 0x1a8>;
369 interrupt-parent = <&ipic>;
370 interrupts = <71 8>;
371
372 dma-channel@0 {
373 compatible = "fsl,mpc8313-dma-channel",
374 "fsl,elo-dma-channel";
375 reg = <0 0x28>;
376 interrupt-parent = <&ipic>;
377 interrupts = <71 8>;
378 cell-index = <0>;
379 };
380
381 dma-channel@80 {
382 compatible = "fsl,mpc8313-dma-channel",
383 "fsl,elo-dma-channel";
384 reg = <0x80 0x28>;
385 interrupt-parent = <&ipic>;
386 interrupts = <71 8>;
387 cell-index = <1>;
388 };
389
390 dma-channel@100 {
391 compatible = "fsl,mpc8313-dma-channel",
392 "fsl,elo-dma-channel";
393 reg = <0x100 0x28>;
394 interrupt-parent = <&ipic>;
395 interrupts = <71 8>;
396 cell-index = <2>;
397 };
398
399 dma-channel@180 {
400 compatible = "fsl,mpc8313-dma-channel",
401 "fsl,elo-dma-channel";
402 reg = <0x180 0x28>;
403 interrupt-parent = <&ipic>;
404 interrupts = <71 8>;
405 cell-index = <3>;
406 };
407 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500408 };
Kim Phillipsb3590492007-02-07 22:19:12 -0600409};