blob: 4c1b1e3dbf79a0104e28480e5a52918460c385ca [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088 if ((dev_priv->irq_mask & mask) != 0) {
89 dev_priv->irq_mask &= ~mask;
90 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000091 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080092 }
93}
94
Paulo Zanoni0ff98002013-02-22 17:05:31 -030095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020098 assert_spin_locked(&dev_priv->irq_lock);
99
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000100 if ((dev_priv->irq_mask & mask) != mask) {
101 dev_priv->irq_mask |= mask;
102 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000103 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104 }
105}
106
Paulo Zanoni86642812013-04-12 17:57:57 -0300107static bool ivb_can_enable_err_int(struct drm_device *dev)
108{
109 struct drm_i915_private *dev_priv = dev->dev_private;
110 struct intel_crtc *crtc;
111 enum pipe pipe;
112
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200113 assert_spin_locked(&dev_priv->irq_lock);
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115 for_each_pipe(pipe) {
116 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
117
118 if (crtc->cpu_fifo_underrun_disabled)
119 return false;
120 }
121
122 return true;
123}
124
125static bool cpt_can_enable_serr_int(struct drm_device *dev)
126{
127 struct drm_i915_private *dev_priv = dev->dev_private;
128 enum pipe pipe;
129 struct intel_crtc *crtc;
130
131 for_each_pipe(pipe) {
132 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
133
134 if (crtc->pch_fifo_underrun_disabled)
135 return false;
136 }
137
138 return true;
139}
140
141static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
142 enum pipe pipe, bool enable)
143{
144 struct drm_i915_private *dev_priv = dev->dev_private;
145 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
146 DE_PIPEB_FIFO_UNDERRUN;
147
148 if (enable)
149 ironlake_enable_display_irq(dev_priv, bit);
150 else
151 ironlake_disable_display_irq(dev_priv, bit);
152}
153
154static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
155 bool enable)
156{
157 struct drm_i915_private *dev_priv = dev->dev_private;
158
159 if (enable) {
160 if (!ivb_can_enable_err_int(dev))
161 return;
162
163 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
164 ERR_INT_FIFO_UNDERRUN_B |
165 ERR_INT_FIFO_UNDERRUN_C);
166
167 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
168 } else {
169 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
170 }
171}
172
173static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
174 bool enable)
175{
176 struct drm_device *dev = crtc->base.dev;
177 struct drm_i915_private *dev_priv = dev->dev_private;
178 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
179 SDE_TRANSB_FIFO_UNDER;
180
181 if (enable)
182 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
183 else
184 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
185
186 POSTING_READ(SDEIMR);
187}
188
189static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
190 enum transcoder pch_transcoder,
191 bool enable)
192{
193 struct drm_i915_private *dev_priv = dev->dev_private;
194
195 if (enable) {
196 if (!cpt_can_enable_serr_int(dev))
197 return;
198
199 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
200 SERR_INT_TRANS_B_FIFO_UNDERRUN |
201 SERR_INT_TRANS_C_FIFO_UNDERRUN);
202
203 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
204 } else {
205 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
206 }
207
208 POSTING_READ(SDEIMR);
209}
210
211/**
212 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
213 * @dev: drm device
214 * @pipe: pipe
215 * @enable: true if we want to report FIFO underrun errors, false otherwise
216 *
217 * This function makes us disable or enable CPU fifo underruns for a specific
218 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
219 * reporting for one pipe may also disable all the other CPU error interruts for
220 * the other pipes, due to the fact that there's just one interrupt mask/enable
221 * bit for all the pipes.
222 *
223 * Returns the previous state of underrun reporting.
224 */
225bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
226 enum pipe pipe, bool enable)
227{
228 struct drm_i915_private *dev_priv = dev->dev_private;
229 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
231 unsigned long flags;
232 bool ret;
233
234 spin_lock_irqsave(&dev_priv->irq_lock, flags);
235
236 ret = !intel_crtc->cpu_fifo_underrun_disabled;
237
238 if (enable == ret)
239 goto done;
240
241 intel_crtc->cpu_fifo_underrun_disabled = !enable;
242
243 if (IS_GEN5(dev) || IS_GEN6(dev))
244 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
245 else if (IS_GEN7(dev))
246 ivybridge_set_fifo_underrun_reporting(dev, enable);
247
248done:
249 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
250 return ret;
251}
252
253/**
254 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
255 * @dev: drm device
256 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
257 * @enable: true if we want to report FIFO underrun errors, false otherwise
258 *
259 * This function makes us disable or enable PCH fifo underruns for a specific
260 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
261 * underrun reporting for one transcoder may also disable all the other PCH
262 * error interruts for the other transcoders, due to the fact that there's just
263 * one interrupt mask/enable bit for all the transcoders.
264 *
265 * Returns the previous state of underrun reporting.
266 */
267bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
268 enum transcoder pch_transcoder,
269 bool enable)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272 enum pipe p;
273 struct drm_crtc *crtc;
274 struct intel_crtc *intel_crtc;
275 unsigned long flags;
276 bool ret;
277
278 if (HAS_PCH_LPT(dev)) {
279 crtc = NULL;
280 for_each_pipe(p) {
281 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
282 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
283 crtc = c;
284 break;
285 }
286 }
287 if (!crtc) {
288 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
289 return false;
290 }
291 } else {
292 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
293 }
294 intel_crtc = to_intel_crtc(crtc);
295
296 spin_lock_irqsave(&dev_priv->irq_lock, flags);
297
298 ret = !intel_crtc->pch_fifo_underrun_disabled;
299
300 if (enable == ret)
301 goto done;
302
303 intel_crtc->pch_fifo_underrun_disabled = !enable;
304
305 if (HAS_PCH_IBX(dev))
306 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
307 else
308 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
309
310done:
311 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
312 return ret;
313}
314
315
Keith Packard7c463582008-11-04 02:03:27 -0800316void
317i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
318{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200319 u32 reg = PIPESTAT(pipe);
320 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800321
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200322 if ((pipestat & mask) == mask)
323 return;
324
325 /* Enable the interrupt, clear any pending status */
326 pipestat |= mask | (mask >> 16);
327 I915_WRITE(reg, pipestat);
328 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800329}
330
331void
332i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
333{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200334 u32 reg = PIPESTAT(pipe);
335 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800336
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200337 if ((pipestat & mask) == 0)
338 return;
339
340 pipestat &= ~mask;
341 I915_WRITE(reg, pipestat);
342 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800343}
344
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000345/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300346 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000347 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300348static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000349{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000350 drm_i915_private_t *dev_priv = dev->dev_private;
351 unsigned long irqflags;
352
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300353 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
354 return;
355
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000357
Jani Nikulaf8987802013-04-29 13:02:53 +0300358 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
359 if (INTEL_INFO(dev)->gen >= 4)
360 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000361
362 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000363}
364
365/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700366 * i915_pipe_enabled - check if a pipe is enabled
367 * @dev: DRM device
368 * @pipe: pipe to check
369 *
370 * Reading certain registers when the pipe is disabled can hang the chip.
371 * Use this routine to make sure the PLL is running and the pipe is active
372 * before reading such registers if unsure.
373 */
374static int
375i915_pipe_enabled(struct drm_device *dev, int pipe)
376{
377 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200378
Daniel Vettera01025a2013-05-22 00:50:23 +0200379 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
380 /* Locking is horribly broken here, but whatever. */
381 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300383
Daniel Vettera01025a2013-05-22 00:50:23 +0200384 return intel_crtc->active;
385 } else {
386 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
387 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700388}
389
Keith Packard42f52ef2008-10-18 19:39:29 -0700390/* Called from drm generic code, passed a 'crtc', which
391 * we use as a pipe index
392 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700393static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700394{
395 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
396 unsigned long high_frame;
397 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100398 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700399
400 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800401 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800402 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700403 return 0;
404 }
405
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800406 high_frame = PIPEFRAME(pipe);
407 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100408
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700409 /*
410 * High & low register fields aren't synchronized, so make sure
411 * we get a low value that's stable across two reads of the high
412 * register.
413 */
414 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100415 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
416 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
417 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700418 } while (high1 != high2);
419
Chris Wilson5eddb702010-09-11 13:48:45 +0100420 high1 >>= PIPE_FRAME_HIGH_SHIFT;
421 low >>= PIPE_FRAME_LOW_SHIFT;
422 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700423}
424
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700425static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800426{
427 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800428 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800429
430 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800431 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800432 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800433 return 0;
434 }
435
436 return I915_READ(reg);
437}
438
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700439static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100440 int *vpos, int *hpos)
441{
442 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
443 u32 vbl = 0, position = 0;
444 int vbl_start, vbl_end, htotal, vtotal;
445 bool in_vbl = true;
446 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200447 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
448 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100449
450 if (!i915_pipe_enabled(dev, pipe)) {
451 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800452 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100453 return 0;
454 }
455
456 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200457 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100458
459 if (INTEL_INFO(dev)->gen >= 4) {
460 /* No obvious pixelcount register. Only query vertical
461 * scanout position from Display scan line register.
462 */
463 position = I915_READ(PIPEDSL(pipe));
464
465 /* Decode into vertical scanout position. Don't have
466 * horizontal scanout position.
467 */
468 *vpos = position & 0x1fff;
469 *hpos = 0;
470 } else {
471 /* Have access to pixelcount since start of frame.
472 * We can split this into vertical and horizontal
473 * scanout position.
474 */
475 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
476
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200477 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100478 *vpos = position / htotal;
479 *hpos = position - (*vpos * htotal);
480 }
481
482 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200483 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100484
485 /* Test position against vblank region. */
486 vbl_start = vbl & 0x1fff;
487 vbl_end = (vbl >> 16) & 0x1fff;
488
489 if ((*vpos < vbl_start) || (*vpos > vbl_end))
490 in_vbl = false;
491
492 /* Inside "upper part" of vblank area? Apply corrective offset: */
493 if (in_vbl && (*vpos >= vbl_start))
494 *vpos = *vpos - vtotal;
495
496 /* Readouts valid? */
497 if (vbl > 0)
498 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
499
500 /* In vblank? */
501 if (in_vbl)
502 ret |= DRM_SCANOUTPOS_INVBL;
503
504 return ret;
505}
506
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700507static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100508 int *max_error,
509 struct timeval *vblank_time,
510 unsigned flags)
511{
Chris Wilson4041b852011-01-22 10:07:56 +0000512 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100513
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700514 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000515 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100516 return -EINVAL;
517 }
518
519 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000520 crtc = intel_get_crtc_for_pipe(dev, pipe);
521 if (crtc == NULL) {
522 DRM_ERROR("Invalid crtc %d\n", pipe);
523 return -EINVAL;
524 }
525
526 if (!crtc->enabled) {
527 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
528 return -EBUSY;
529 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100530
531 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000532 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
533 vblank_time, flags,
534 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100535}
536
Egbert Eich321a1b32013-04-11 16:00:26 +0200537static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
538{
539 enum drm_connector_status old_status;
540
541 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
542 old_status = connector->status;
543
544 connector->status = connector->funcs->detect(connector, false);
545 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
546 connector->base.id,
547 drm_get_connector_name(connector),
548 old_status, connector->status);
549 return (old_status != connector->status);
550}
551
Jesse Barnes5ca58282009-03-31 14:11:15 -0700552/*
553 * Handle hotplug events outside the interrupt handler proper.
554 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200555#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
556
Jesse Barnes5ca58282009-03-31 14:11:15 -0700557static void i915_hotplug_work_func(struct work_struct *work)
558{
559 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
560 hotplug_work);
561 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700562 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200563 struct intel_connector *intel_connector;
564 struct intel_encoder *intel_encoder;
565 struct drm_connector *connector;
566 unsigned long irqflags;
567 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200568 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200569 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700570
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100571 /* HPD irq before everything is fully set up. */
572 if (!dev_priv->enable_hotplug_processing)
573 return;
574
Keith Packarda65e34c2011-07-25 10:04:56 -0700575 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800576 DRM_DEBUG_KMS("running encoder hotplug functions\n");
577
Egbert Eichcd569ae2013-04-16 13:36:57 +0200578 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200579
580 hpd_event_bits = dev_priv->hpd_event_bits;
581 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200582 list_for_each_entry(connector, &mode_config->connector_list, head) {
583 intel_connector = to_intel_connector(connector);
584 intel_encoder = intel_connector->encoder;
585 if (intel_encoder->hpd_pin > HPD_NONE &&
586 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
587 connector->polled == DRM_CONNECTOR_POLL_HPD) {
588 DRM_INFO("HPD interrupt storm detected on connector %s: "
589 "switching from hotplug detection to polling\n",
590 drm_get_connector_name(connector));
591 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
592 connector->polled = DRM_CONNECTOR_POLL_CONNECT
593 | DRM_CONNECTOR_POLL_DISCONNECT;
594 hpd_disabled = true;
595 }
Egbert Eich142e2392013-04-11 15:57:57 +0200596 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
597 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
598 drm_get_connector_name(connector), intel_encoder->hpd_pin);
599 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200600 }
601 /* if there were no outputs to poll, poll was disabled,
602 * therefore make sure it's enabled when disabling HPD on
603 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200604 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200605 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200606 mod_timer(&dev_priv->hotplug_reenable_timer,
607 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
608 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200609
610 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
611
Egbert Eich321a1b32013-04-11 16:00:26 +0200612 list_for_each_entry(connector, &mode_config->connector_list, head) {
613 intel_connector = to_intel_connector(connector);
614 intel_encoder = intel_connector->encoder;
615 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
616 if (intel_encoder->hot_plug)
617 intel_encoder->hot_plug(intel_encoder);
618 if (intel_hpd_irq_event(dev, connector))
619 changed = true;
620 }
621 }
Keith Packard40ee3382011-07-28 15:31:19 -0700622 mutex_unlock(&mode_config->mutex);
623
Egbert Eich321a1b32013-04-11 16:00:26 +0200624 if (changed)
625 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700626}
627
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200628static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800629{
630 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000631 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200632 u8 new_delay;
633 unsigned long flags;
634
635 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800636
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200637 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
638
Daniel Vetter20e4d402012-08-08 23:35:39 +0200639 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200640
Jesse Barnes7648fa92010-05-20 14:28:11 -0700641 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000642 busy_up = I915_READ(RCPREVBSYTUPAVG);
643 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800644 max_avg = I915_READ(RCBMAXAVG);
645 min_avg = I915_READ(RCBMINAVG);
646
647 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000648 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200649 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
650 new_delay = dev_priv->ips.cur_delay - 1;
651 if (new_delay < dev_priv->ips.max_delay)
652 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000653 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200654 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
655 new_delay = dev_priv->ips.cur_delay + 1;
656 if (new_delay > dev_priv->ips.min_delay)
657 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800658 }
659
Jesse Barnes7648fa92010-05-20 14:28:11 -0700660 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200661 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800662
Daniel Vetter92703882012-08-09 16:46:01 +0200663 spin_unlock_irqrestore(&mchdev_lock, flags);
664
Jesse Barnesf97108d2010-01-29 11:27:07 -0800665 return;
666}
667
Chris Wilson549f7362010-10-19 11:19:32 +0100668static void notify_ring(struct drm_device *dev,
669 struct intel_ring_buffer *ring)
670{
671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000672
Chris Wilson475553d2011-01-20 09:52:56 +0000673 if (ring->obj == NULL)
674 return;
675
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100676 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000677
Chris Wilson549f7362010-10-19 11:19:32 +0100678 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700679 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100680 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100681 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700682 }
Chris Wilson549f7362010-10-19 11:19:32 +0100683}
684
Ben Widawsky4912d042011-04-25 11:25:20 -0700685static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800686{
Ben Widawsky4912d042011-04-25 11:25:20 -0700687 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200688 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700689 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100690 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800691
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200692 spin_lock_irq(&dev_priv->rps.lock);
693 pm_iir = dev_priv->rps.pm_iir;
694 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700695 pm_imr = I915_READ(GEN6_PMIMR);
Ben Widawsky48484052013-05-28 19:22:27 -0700696 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
697 I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200698 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700699
Ben Widawsky48484052013-05-28 19:22:27 -0700700 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800701 return;
702
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700703 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100704
Ville Syrjälä74250342013-06-25 21:38:11 +0300705 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200706 new_delay = dev_priv->rps.cur_delay + 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300707
708 /*
709 * For better performance, jump directly
710 * to RPe if we're below it.
711 */
712 if (IS_VALLEYVIEW(dev_priv->dev) &&
713 dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
714 new_delay = dev_priv->rps.rpe_delay;
715 } else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200716 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800717
Ben Widawsky79249632012-09-07 19:43:42 -0700718 /* sysfs frequency interfaces may have snuck in while servicing the
719 * interrupt
720 */
Ville Syrjäläd8289c92013-06-25 19:21:05 +0300721 if (new_delay >= dev_priv->rps.min_delay &&
722 new_delay <= dev_priv->rps.max_delay) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700723 if (IS_VALLEYVIEW(dev_priv->dev))
724 valleyview_set_rps(dev_priv->dev, new_delay);
725 else
726 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700727 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800728
Jesse Barnes52ceb902013-04-23 10:09:26 -0700729 if (IS_VALLEYVIEW(dev_priv->dev)) {
730 /*
731 * On VLV, when we enter RC6 we may not be at the minimum
732 * voltage level, so arm a timer to check. It should only
733 * fire when there's activity or once after we've entered
734 * RC6, and then won't be re-armed until the next RPS interrupt.
735 */
736 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
737 msecs_to_jiffies(100));
738 }
739
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700740 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800741}
742
Ben Widawskye3689192012-05-25 16:56:22 -0700743
744/**
745 * ivybridge_parity_work - Workqueue called when a parity error interrupt
746 * occurred.
747 * @work: workqueue struct
748 *
749 * Doesn't actually do anything except notify userspace. As a consequence of
750 * this event, userspace should try to remap the bad rows since statistically
751 * it is likely the same row is more likely to go bad again.
752 */
753static void ivybridge_parity_work(struct work_struct *work)
754{
755 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100756 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700757 u32 error_status, row, bank, subbank;
758 char *parity_event[5];
759 uint32_t misccpctl;
760 unsigned long flags;
761
762 /* We must turn off DOP level clock gating to access the L3 registers.
763 * In order to prevent a get/put style interface, acquire struct mutex
764 * any time we access those registers.
765 */
766 mutex_lock(&dev_priv->dev->struct_mutex);
767
768 misccpctl = I915_READ(GEN7_MISCCPCTL);
769 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
770 POSTING_READ(GEN7_MISCCPCTL);
771
772 error_status = I915_READ(GEN7_L3CDERRST1);
773 row = GEN7_PARITY_ERROR_ROW(error_status);
774 bank = GEN7_PARITY_ERROR_BANK(error_status);
775 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
776
777 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
778 GEN7_L3CDERRST1_ENABLE);
779 POSTING_READ(GEN7_L3CDERRST1);
780
781 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
782
783 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700784 dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700785 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
786 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
787
788 mutex_unlock(&dev_priv->dev->struct_mutex);
789
790 parity_event[0] = "L3_PARITY_ERROR=1";
791 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
792 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
793 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
794 parity_event[4] = NULL;
795
796 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
797 KOBJ_CHANGE, parity_event);
798
799 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
800 row, bank, subbank);
801
802 kfree(parity_event[3]);
803 kfree(parity_event[2]);
804 kfree(parity_event[1]);
805}
806
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200807static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700808{
809 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
810 unsigned long flags;
811
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700812 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700813 return;
814
815 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700816 dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700817 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
818 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
819
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100820 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700821}
822
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200823static void snb_gt_irq_handler(struct drm_device *dev,
824 struct drm_i915_private *dev_priv,
825 u32 gt_iir)
826{
827
Ben Widawskycc609d52013-05-28 19:22:29 -0700828 if (gt_iir &
829 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200830 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700831 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200832 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700833 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200834 notify_ring(dev, &dev_priv->ring[BCS]);
835
Ben Widawskycc609d52013-05-28 19:22:29 -0700836 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
837 GT_BSD_CS_ERROR_INTERRUPT |
838 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200839 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
840 i915_handle_error(dev, false);
841 }
Ben Widawskye3689192012-05-25 16:56:22 -0700842
Ben Widawskycc609d52013-05-28 19:22:29 -0700843 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Ben Widawskye3689192012-05-25 16:56:22 -0700844 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200845}
846
Ben Widawskybaf02a12013-05-28 19:22:24 -0700847/* Legacy way of handling PM interrupts */
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100848static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
849 u32 pm_iir)
850{
851 unsigned long flags;
852
853 /*
854 * IIR bits should never already be set because IMR should
855 * prevent an interrupt from being shown in IIR. The warning
856 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200857 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100858 * type is not a problem, it displays a problem in the logic.
859 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200860 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100861 */
862
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200863 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200864 dev_priv->rps.pm_iir |= pm_iir;
865 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100866 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200867 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100868
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200869 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100870}
871
Egbert Eichb543fb02013-04-16 13:36:54 +0200872#define HPD_STORM_DETECT_PERIOD 1000
873#define HPD_STORM_THRESHOLD 5
874
Daniel Vetter10a504d2013-06-27 17:52:12 +0200875static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +0200876 u32 hotplug_trigger,
877 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +0200878{
879 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +0200880 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +0200881 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200882
Daniel Vetter91d131d2013-06-27 17:52:14 +0200883 if (!hotplug_trigger)
884 return;
885
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200886 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +0200887 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200888
Egbert Eichb543fb02013-04-16 13:36:54 +0200889 if (!(hpd[i] & hotplug_trigger) ||
890 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
891 continue;
892
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300893 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200894 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
895 dev_priv->hpd_stats[i].hpd_last_jiffies
896 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
897 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
898 dev_priv->hpd_stats[i].hpd_cnt = 0;
899 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
900 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200901 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200902 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +0200903 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200904 } else {
905 dev_priv->hpd_stats[i].hpd_cnt++;
906 }
907 }
908
Daniel Vetter10a504d2013-06-27 17:52:12 +0200909 if (storm_detected)
910 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200911 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +0200912
913 queue_work(dev_priv->wq,
914 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200915}
916
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100917static void gmbus_irq_handler(struct drm_device *dev)
918{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100919 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
920
Daniel Vetter28c70f12012-12-01 13:53:45 +0100921 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100922}
923
Daniel Vetterce99c252012-12-01 13:53:47 +0100924static void dp_aux_irq_handler(struct drm_device *dev)
925{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
927
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100928 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100929}
930
Ben Widawskybaf02a12013-05-28 19:22:24 -0700931/* Unlike gen6_queue_rps_work() from which this function is originally derived,
932 * we must be able to deal with other PM interrupts. This is complicated because
933 * of the way in which we use the masks to defer the RPS work (which for
934 * posterity is necessary because of forcewake).
935 */
936static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
937 u32 pm_iir)
938{
939 unsigned long flags;
940
941 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Ben Widawsky48484052013-05-28 19:22:27 -0700942 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Ben Widawskybaf02a12013-05-28 19:22:24 -0700943 if (dev_priv->rps.pm_iir) {
944 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
945 /* never want to mask useful interrupts. (also posting read) */
Ben Widawsky48484052013-05-28 19:22:27 -0700946 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Ben Widawskybaf02a12013-05-28 19:22:24 -0700947 /* TODO: if queue_work is slow, move it out of the spinlock */
948 queue_work(dev_priv->wq, &dev_priv->rps.work);
949 }
950 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
951
Ben Widawsky12638c52013-05-28 19:22:31 -0700952 if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
953 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
954 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
955
956 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
957 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
958 i915_handle_error(dev_priv->dev, false);
959 }
960 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700961}
962
Daniel Vetterff1f5252012-10-02 15:10:55 +0200963static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700964{
965 struct drm_device *dev = (struct drm_device *) arg;
966 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
967 u32 iir, gt_iir, pm_iir;
968 irqreturn_t ret = IRQ_NONE;
969 unsigned long irqflags;
970 int pipe;
971 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700972
973 atomic_inc(&dev_priv->irq_received);
974
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700975 while (true) {
976 iir = I915_READ(VLV_IIR);
977 gt_iir = I915_READ(GTIIR);
978 pm_iir = I915_READ(GEN6_PMIIR);
979
980 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
981 goto out;
982
983 ret = IRQ_HANDLED;
984
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200985 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700986
987 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
988 for_each_pipe(pipe) {
989 int reg = PIPESTAT(pipe);
990 pipe_stats[pipe] = I915_READ(reg);
991
992 /*
993 * Clear the PIPE*STAT regs before the IIR
994 */
995 if (pipe_stats[pipe] & 0x8000ffff) {
996 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
997 DRM_DEBUG_DRIVER("pipe %c underrun\n",
998 pipe_name(pipe));
999 I915_WRITE(reg, pipe_stats[pipe]);
1000 }
1001 }
1002 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1003
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001004 for_each_pipe(pipe) {
1005 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1006 drm_handle_vblank(dev, pipe);
1007
1008 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1009 intel_prepare_page_flip(dev, pipe);
1010 intel_finish_page_flip(dev, pipe);
1011 }
1012 }
1013
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001014 /* Consume port. Then clear IIR or we'll miss events */
1015 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1016 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001017 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001018
1019 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1020 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001021
1022 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1023
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001024 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1025 I915_READ(PORT_HOTPLUG_STAT);
1026 }
1027
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001028 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1029 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001030
Ben Widawsky48484052013-05-28 19:22:27 -07001031 if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001032 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001033
1034 I915_WRITE(GTIIR, gt_iir);
1035 I915_WRITE(GEN6_PMIIR, pm_iir);
1036 I915_WRITE(VLV_IIR, iir);
1037 }
1038
1039out:
1040 return ret;
1041}
1042
Adam Jackson23e81d62012-06-06 15:45:44 -04001043static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001044{
1045 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001046 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001047 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001048
Daniel Vetter91d131d2013-06-27 17:52:14 +02001049 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1050
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001051 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1052 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1053 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001054 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001055 port_name(port));
1056 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001057
Daniel Vetterce99c252012-12-01 13:53:47 +01001058 if (pch_iir & SDE_AUX_MASK)
1059 dp_aux_irq_handler(dev);
1060
Jesse Barnes776ad802011-01-04 15:09:39 -08001061 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001062 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001063
1064 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1065 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1066
1067 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1068 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1069
1070 if (pch_iir & SDE_POISON)
1071 DRM_ERROR("PCH poison interrupt\n");
1072
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001073 if (pch_iir & SDE_FDI_MASK)
1074 for_each_pipe(pipe)
1075 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1076 pipe_name(pipe),
1077 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001078
1079 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1080 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1081
1082 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1083 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1084
Jesse Barnes776ad802011-01-04 15:09:39 -08001085 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001086 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1087 false))
1088 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1089
1090 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1091 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1092 false))
1093 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1094}
1095
1096static void ivb_err_int_handler(struct drm_device *dev)
1097{
1098 struct drm_i915_private *dev_priv = dev->dev_private;
1099 u32 err_int = I915_READ(GEN7_ERR_INT);
1100
Paulo Zanonide032bf2013-04-12 17:57:58 -03001101 if (err_int & ERR_INT_POISON)
1102 DRM_ERROR("Poison interrupt\n");
1103
Paulo Zanoni86642812013-04-12 17:57:57 -03001104 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1105 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1106 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1107
1108 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1109 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1110 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1111
1112 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1113 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1114 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1115
1116 I915_WRITE(GEN7_ERR_INT, err_int);
1117}
1118
1119static void cpt_serr_int_handler(struct drm_device *dev)
1120{
1121 struct drm_i915_private *dev_priv = dev->dev_private;
1122 u32 serr_int = I915_READ(SERR_INT);
1123
Paulo Zanonide032bf2013-04-12 17:57:58 -03001124 if (serr_int & SERR_INT_POISON)
1125 DRM_ERROR("PCH poison interrupt\n");
1126
Paulo Zanoni86642812013-04-12 17:57:57 -03001127 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1128 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1129 false))
1130 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1131
1132 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1133 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1134 false))
1135 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1136
1137 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1138 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1139 false))
1140 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1141
1142 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001143}
1144
Adam Jackson23e81d62012-06-06 15:45:44 -04001145static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1146{
1147 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1148 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001149 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001150
Daniel Vetter91d131d2013-06-27 17:52:14 +02001151 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1152
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001153 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1154 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1155 SDE_AUDIO_POWER_SHIFT_CPT);
1156 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1157 port_name(port));
1158 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001159
1160 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001161 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001162
1163 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001164 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001165
1166 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1167 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1168
1169 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1170 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1171
1172 if (pch_iir & SDE_FDI_MASK_CPT)
1173 for_each_pipe(pipe)
1174 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1175 pipe_name(pipe),
1176 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001177
1178 if (pch_iir & SDE_ERROR_CPT)
1179 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001180}
1181
Daniel Vetterff1f5252012-10-02 15:10:55 +02001182static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001183{
1184 struct drm_device *dev = (struct drm_device *) arg;
1185 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001186 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001187 irqreturn_t ret = IRQ_NONE;
1188 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001189
1190 atomic_inc(&dev_priv->irq_received);
1191
Paulo Zanoni86642812013-04-12 17:57:57 -03001192 /* We get interrupts on unclaimed registers, so check for this before we
1193 * do any I915_{READ,WRITE}. */
1194 if (IS_HASWELL(dev) &&
1195 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1196 DRM_ERROR("Unclaimed register before interrupt\n");
1197 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1198 }
1199
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001200 /* disable master interrupt before clearing iir */
1201 de_ier = I915_READ(DEIER);
1202 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001203
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001204 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1205 * interrupts will will be stored on its back queue, and then we'll be
1206 * able to process them after we restore SDEIER (as soon as we restore
1207 * it, we'll get an interrupt if SDEIIR still has something to process
1208 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001209 if (!HAS_PCH_NOP(dev)) {
1210 sde_ier = I915_READ(SDEIER);
1211 I915_WRITE(SDEIER, 0);
1212 POSTING_READ(SDEIER);
1213 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001214
Paulo Zanoni86642812013-04-12 17:57:57 -03001215 /* On Haswell, also mask ERR_INT because we don't want to risk
1216 * generating "unclaimed register" interrupts from inside the interrupt
1217 * handler. */
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001218 if (IS_HASWELL(dev)) {
1219 spin_lock(&dev_priv->irq_lock);
Paulo Zanoni86642812013-04-12 17:57:57 -03001220 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001221 spin_unlock(&dev_priv->irq_lock);
1222 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001223
Chris Wilson0e434062012-05-09 21:45:44 +01001224 gt_iir = I915_READ(GTIIR);
1225 if (gt_iir) {
1226 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1227 I915_WRITE(GTIIR, gt_iir);
1228 ret = IRQ_HANDLED;
1229 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001230
1231 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001232 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001233 if (de_iir & DE_ERR_INT_IVB)
1234 ivb_err_int_handler(dev);
1235
Daniel Vetterce99c252012-12-01 13:53:47 +01001236 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1237 dp_aux_irq_handler(dev);
1238
Chris Wilson0e434062012-05-09 21:45:44 +01001239 if (de_iir & DE_GSE_IVB)
Jani Nikula81a07802013-04-24 22:18:44 +03001240 intel_opregion_asle_intr(dev);
Chris Wilson0e434062012-05-09 21:45:44 +01001241
1242 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001243 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1244 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001245 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1246 intel_prepare_page_flip(dev, i);
1247 intel_finish_page_flip_plane(dev, i);
1248 }
Chris Wilson0e434062012-05-09 21:45:44 +01001249 }
1250
1251 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001252 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001253 u32 pch_iir = I915_READ(SDEIIR);
1254
Adam Jackson23e81d62012-06-06 15:45:44 -04001255 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001256
1257 /* clear PCH hotplug event before clear CPU irq */
1258 I915_WRITE(SDEIIR, pch_iir);
1259 }
1260
1261 I915_WRITE(DEIIR, de_iir);
1262 ret = IRQ_HANDLED;
1263 }
1264
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001265 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001266 if (pm_iir) {
Ben Widawskybaf02a12013-05-28 19:22:24 -07001267 if (IS_HASWELL(dev))
1268 hsw_pm_irq_handler(dev_priv, pm_iir);
Ben Widawsky48484052013-05-28 19:22:27 -07001269 else if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilson0e434062012-05-09 21:45:44 +01001270 gen6_queue_rps_work(dev_priv, pm_iir);
1271 I915_WRITE(GEN6_PMIIR, pm_iir);
1272 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001273 }
1274
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001275 if (IS_HASWELL(dev)) {
1276 spin_lock(&dev_priv->irq_lock);
1277 if (ivb_can_enable_err_int(dev))
1278 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1279 spin_unlock(&dev_priv->irq_lock);
1280 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001281
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001282 I915_WRITE(DEIER, de_ier);
1283 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001284 if (!HAS_PCH_NOP(dev)) {
1285 I915_WRITE(SDEIER, sde_ier);
1286 POSTING_READ(SDEIER);
1287 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001288
1289 return ret;
1290}
1291
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001292static void ilk_gt_irq_handler(struct drm_device *dev,
1293 struct drm_i915_private *dev_priv,
1294 u32 gt_iir)
1295{
Ben Widawskycc609d52013-05-28 19:22:29 -07001296 if (gt_iir &
1297 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001298 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001299 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001300 notify_ring(dev, &dev_priv->ring[VCS]);
1301}
1302
Daniel Vetterff1f5252012-10-02 15:10:55 +02001303static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001304{
Jesse Barnes46979952011-04-07 13:53:55 -07001305 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001306 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1307 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001308 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001309
Jesse Barnes46979952011-04-07 13:53:55 -07001310 atomic_inc(&dev_priv->irq_received);
1311
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001312 /* disable master interrupt before clearing iir */
1313 de_ier = I915_READ(DEIER);
1314 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001315 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001316
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001317 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1318 * interrupts will will be stored on its back queue, and then we'll be
1319 * able to process them after we restore SDEIER (as soon as we restore
1320 * it, we'll get an interrupt if SDEIIR still has something to process
1321 * due to its back queue). */
1322 sde_ier = I915_READ(SDEIER);
1323 I915_WRITE(SDEIER, 0);
1324 POSTING_READ(SDEIER);
1325
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001326 de_iir = I915_READ(DEIIR);
1327 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001328 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001329
Daniel Vetteracd15b62012-11-30 11:24:50 +01001330 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001331 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001332
Zou Nan haic7c85102010-01-15 10:29:06 +08001333 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001334
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001335 if (IS_GEN5(dev))
1336 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1337 else
1338 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001339
Daniel Vetterce99c252012-12-01 13:53:47 +01001340 if (de_iir & DE_AUX_CHANNEL_A)
1341 dp_aux_irq_handler(dev);
1342
Zou Nan haic7c85102010-01-15 10:29:06 +08001343 if (de_iir & DE_GSE)
Jani Nikula81a07802013-04-24 22:18:44 +03001344 intel_opregion_asle_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001345
Daniel Vetter74d44442012-10-02 17:54:35 +02001346 if (de_iir & DE_PIPEA_VBLANK)
1347 drm_handle_vblank(dev, 0);
1348
1349 if (de_iir & DE_PIPEB_VBLANK)
1350 drm_handle_vblank(dev, 1);
1351
Paulo Zanonide032bf2013-04-12 17:57:58 -03001352 if (de_iir & DE_POISON)
1353 DRM_ERROR("Poison interrupt\n");
1354
Paulo Zanoni86642812013-04-12 17:57:57 -03001355 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1356 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1357 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1358
1359 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1360 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1361 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1362
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001363 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001364 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001365 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001366 }
1367
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001368 if (de_iir & DE_PLANEB_FLIP_DONE) {
1369 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001370 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001371 }
Li Pengc062df62010-01-23 00:12:58 +08001372
Zou Nan haic7c85102010-01-15 10:29:06 +08001373 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001374 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001375 u32 pch_iir = I915_READ(SDEIIR);
1376
Adam Jackson23e81d62012-06-06 15:45:44 -04001377 if (HAS_PCH_CPT(dev))
1378 cpt_irq_handler(dev, pch_iir);
1379 else
1380 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001381
1382 /* should clear PCH hotplug event before clear CPU irq */
1383 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001384 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001385
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001386 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1387 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001388
Ben Widawsky48484052013-05-28 19:22:27 -07001389 if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001390 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001391
Zou Nan haic7c85102010-01-15 10:29:06 +08001392 I915_WRITE(GTIIR, gt_iir);
1393 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001394 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001395
1396done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001397 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001398 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001399 I915_WRITE(SDEIER, sde_ier);
1400 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001401
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001402 return ret;
1403}
1404
Jesse Barnes8a905232009-07-11 16:48:03 -04001405/**
1406 * i915_error_work_func - do process context error handling work
1407 * @work: work struct
1408 *
1409 * Fire an error uevent so userspace can see that a hang or error
1410 * was detected.
1411 */
1412static void i915_error_work_func(struct work_struct *work)
1413{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001414 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1415 work);
1416 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1417 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001418 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001419 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001420 char *error_event[] = { "ERROR=1", NULL };
1421 char *reset_event[] = { "RESET=1", NULL };
1422 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001423 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001424
Ben Gamarif316a422009-09-14 17:48:46 -04001425 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001426
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001427 /*
1428 * Note that there's only one work item which does gpu resets, so we
1429 * need not worry about concurrent gpu resets potentially incrementing
1430 * error->reset_counter twice. We only need to take care of another
1431 * racing irq/hangcheck declaring the gpu dead for a second time. A
1432 * quick check for that is good enough: schedule_work ensures the
1433 * correct ordering between hang detection and this work item, and since
1434 * the reset in-progress bit is only ever set by code outside of this
1435 * work we don't need to worry about any other races.
1436 */
1437 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001438 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001439 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1440 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001441
Daniel Vetterf69061b2012-12-06 09:01:42 +01001442 ret = i915_reset(dev);
1443
1444 if (ret == 0) {
1445 /*
1446 * After all the gem state is reset, increment the reset
1447 * counter and wake up everyone waiting for the reset to
1448 * complete.
1449 *
1450 * Since unlock operations are a one-sided barrier only,
1451 * we need to insert a barrier here to order any seqno
1452 * updates before
1453 * the counter increment.
1454 */
1455 smp_mb__before_atomic_inc();
1456 atomic_inc(&dev_priv->gpu_error.reset_counter);
1457
1458 kobject_uevent_env(&dev->primary->kdev.kobj,
1459 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001460 } else {
1461 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001462 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001463
Daniel Vetterf69061b2012-12-06 09:01:42 +01001464 for_each_ring(ring, dev_priv, i)
1465 wake_up_all(&ring->irq_queue);
1466
Ville Syrjälä96a02912013-02-18 19:08:49 +02001467 intel_display_handle_reset(dev);
1468
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001469 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001470 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001471}
1472
Daniel Vetter85f9e502012-08-31 21:42:26 +02001473/* NB: please notice the memset */
1474static void i915_get_extra_instdone(struct drm_device *dev,
1475 uint32_t *instdone)
1476{
1477 struct drm_i915_private *dev_priv = dev->dev_private;
1478 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1479
1480 switch(INTEL_INFO(dev)->gen) {
1481 case 2:
1482 case 3:
1483 instdone[0] = I915_READ(INSTDONE);
1484 break;
1485 case 4:
1486 case 5:
1487 case 6:
1488 instdone[0] = I915_READ(INSTDONE_I965);
1489 instdone[1] = I915_READ(INSTDONE1);
1490 break;
1491 default:
1492 WARN_ONCE(1, "Unsupported platform\n");
1493 case 7:
1494 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1495 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1496 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1497 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1498 break;
1499 }
1500}
1501
Chris Wilson3bd3c932010-08-19 08:19:30 +01001502#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001503static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001504i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1505 struct drm_i915_gem_object *src,
1506 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001507{
1508 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001509 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001510 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001511
Chris Wilson05394f32010-11-08 19:18:58 +00001512 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001513 return NULL;
1514
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001515 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001516 if (dst == NULL)
1517 return NULL;
1518
Chris Wilson05394f32010-11-08 19:18:58 +00001519 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001520 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001521 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001522 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001523
Chris Wilsone56660d2010-08-07 11:01:26 +01001524 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001525 if (d == NULL)
1526 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001527
Andrew Morton788885a2010-05-11 14:07:05 -07001528 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001529 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001530 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001531 void __iomem *s;
1532
1533 /* Simply ignore tiling or any overlapping fence.
1534 * It's part of the error state, and this hopefully
1535 * captures what the GPU read.
1536 */
1537
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001538 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001539 reloc_offset);
1540 memcpy_fromio(d, s, PAGE_SIZE);
1541 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001542 } else if (src->stolen) {
1543 unsigned long offset;
1544
1545 offset = dev_priv->mm.stolen_base;
1546 offset += src->stolen->start;
1547 offset += i << PAGE_SHIFT;
1548
Daniel Vetter1a240d42012-11-29 22:18:51 +01001549 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001550 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001551 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001552 void *s;
1553
Chris Wilson9da3da62012-06-01 15:20:22 +01001554 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001555
Chris Wilson9da3da62012-06-01 15:20:22 +01001556 drm_clflush_pages(&page, 1);
1557
1558 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001559 memcpy(d, s, PAGE_SIZE);
1560 kunmap_atomic(s);
1561
Chris Wilson9da3da62012-06-01 15:20:22 +01001562 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001563 }
Andrew Morton788885a2010-05-11 14:07:05 -07001564 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001565
Chris Wilson9da3da62012-06-01 15:20:22 +01001566 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001567
1568 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001569 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001570 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001571 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001572
1573 return dst;
1574
1575unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001576 while (i--)
1577 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001578 kfree(dst);
1579 return NULL;
1580}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001581#define i915_error_object_create(dev_priv, src) \
1582 i915_error_object_create_sized((dev_priv), (src), \
1583 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001584
1585static void
1586i915_error_object_free(struct drm_i915_error_object *obj)
1587{
1588 int page;
1589
1590 if (obj == NULL)
1591 return;
1592
1593 for (page = 0; page < obj->page_count; page++)
1594 kfree(obj->pages[page]);
1595
1596 kfree(obj);
1597}
1598
Daniel Vetter742cbee2012-04-27 15:17:39 +02001599void
1600i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001601{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001602 struct drm_i915_error_state *error = container_of(error_ref,
1603 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001604 int i;
1605
Chris Wilson52d39a22012-02-15 11:25:37 +00001606 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1607 i915_error_object_free(error->ring[i].batchbuffer);
1608 i915_error_object_free(error->ring[i].ringbuffer);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001609 i915_error_object_free(error->ring[i].ctx);
Chris Wilson52d39a22012-02-15 11:25:37 +00001610 kfree(error->ring[i].requests);
1611 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001612
Chris Wilson9df30792010-02-18 10:24:56 +00001613 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001614 kfree(error->overlay);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001615 kfree(error->display);
Chris Wilson9df30792010-02-18 10:24:56 +00001616 kfree(error);
1617}
Chris Wilson1b502472012-04-24 15:47:30 +01001618static void capture_bo(struct drm_i915_error_buffer *err,
1619 struct drm_i915_gem_object *obj)
1620{
1621 err->size = obj->base.size;
1622 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001623 err->rseqno = obj->last_read_seqno;
1624 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001625 err->gtt_offset = obj->gtt_offset;
1626 err->read_domains = obj->base.read_domains;
1627 err->write_domain = obj->base.write_domain;
1628 err->fence_reg = obj->fence_reg;
1629 err->pinned = 0;
1630 if (obj->pin_count > 0)
1631 err->pinned = 1;
1632 if (obj->user_pin_count > 0)
1633 err->pinned = -1;
1634 err->tiling = obj->tiling_mode;
1635 err->dirty = obj->dirty;
1636 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1637 err->ring = obj->ring ? obj->ring->id : -1;
1638 err->cache_level = obj->cache_level;
1639}
Chris Wilson9df30792010-02-18 10:24:56 +00001640
Chris Wilson1b502472012-04-24 15:47:30 +01001641static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1642 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001643{
1644 struct drm_i915_gem_object *obj;
1645 int i = 0;
1646
1647 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001648 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001649 if (++i == count)
1650 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001651 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001652
Chris Wilson1b502472012-04-24 15:47:30 +01001653 return i;
1654}
1655
1656static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1657 int count, struct list_head *head)
1658{
1659 struct drm_i915_gem_object *obj;
1660 int i = 0;
1661
Ben Widawsky35c20a62013-05-31 11:28:48 -07001662 list_for_each_entry(obj, head, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001663 if (obj->pin_count == 0)
1664 continue;
1665
1666 capture_bo(err++, obj);
1667 if (++i == count)
1668 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001669 }
1670
1671 return i;
1672}
1673
Chris Wilson748ebc62010-10-24 10:28:47 +01001674static void i915_gem_record_fences(struct drm_device *dev,
1675 struct drm_i915_error_state *error)
1676{
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678 int i;
1679
1680 /* Fences */
1681 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001682 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001683 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001684 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001685 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1686 break;
1687 case 5:
1688 case 4:
1689 for (i = 0; i < 16; i++)
1690 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1691 break;
1692 case 3:
1693 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1694 for (i = 0; i < 8; i++)
1695 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1696 case 2:
1697 for (i = 0; i < 8; i++)
1698 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1699 break;
1700
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001701 default:
1702 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001703 }
1704}
1705
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001706static struct drm_i915_error_object *
1707i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1708 struct intel_ring_buffer *ring)
1709{
1710 struct drm_i915_gem_object *obj;
1711 u32 seqno;
1712
1713 if (!ring->get_seqno)
1714 return NULL;
1715
Daniel Vetterb45305f2012-12-17 16:21:27 +01001716 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1717 u32 acthd = I915_READ(ACTHD);
1718
1719 if (WARN_ON(ring->id != RCS))
1720 return NULL;
1721
1722 obj = ring->private;
1723 if (acthd >= obj->gtt_offset &&
1724 acthd < obj->gtt_offset + obj->base.size)
1725 return i915_error_object_create(dev_priv, obj);
1726 }
1727
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001728 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001729 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1730 if (obj->ring != ring)
1731 continue;
1732
Chris Wilson0201f1e2012-07-20 12:41:01 +01001733 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001734 continue;
1735
1736 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1737 continue;
1738
1739 /* We need to copy these to an anonymous buffer as the simplest
1740 * method to avoid being overwritten by userspace.
1741 */
1742 return i915_error_object_create(dev_priv, obj);
1743 }
1744
1745 return NULL;
1746}
1747
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001748static void i915_record_ring_state(struct drm_device *dev,
1749 struct drm_i915_error_state *error,
1750 struct intel_ring_buffer *ring)
1751{
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753
Daniel Vetter33f3f512011-12-14 13:57:39 +01001754 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001755 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001756 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001757 error->semaphore_mboxes[ring->id][0]
1758 = I915_READ(RING_SYNC_0(ring->mmio_base));
1759 error->semaphore_mboxes[ring->id][1]
1760 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001761 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1762 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001763 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001764
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001765 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001766 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001767 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1768 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1769 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001770 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001771 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001772 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001773 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001774 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001775 error->ipeir[ring->id] = I915_READ(IPEIR);
1776 error->ipehr[ring->id] = I915_READ(IPEHR);
1777 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001778 }
1779
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001780 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001781 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001782 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001783 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001784 error->head[ring->id] = I915_READ_HEAD(ring);
1785 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001786 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001787
1788 error->cpu_ring_head[ring->id] = ring->head;
1789 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001790}
1791
Ben Widawsky8c123e52013-03-04 17:00:29 -08001792
1793static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1794 struct drm_i915_error_state *error,
1795 struct drm_i915_error_ring *ering)
1796{
1797 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1798 struct drm_i915_gem_object *obj;
1799
1800 /* Currently render ring is the only HW context user */
1801 if (ring->id != RCS || !error->ccid)
1802 return;
1803
Ben Widawsky35c20a62013-05-31 11:28:48 -07001804 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky8c123e52013-03-04 17:00:29 -08001805 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1806 ering->ctx = i915_error_object_create_sized(dev_priv,
1807 obj, 1);
Damien Lespiau3ef8fb52013-06-24 14:54:50 +01001808 break;
Ben Widawsky8c123e52013-03-04 17:00:29 -08001809 }
1810 }
1811}
1812
Chris Wilson52d39a22012-02-15 11:25:37 +00001813static void i915_gem_record_rings(struct drm_device *dev,
1814 struct drm_i915_error_state *error)
1815{
1816 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001817 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001818 struct drm_i915_gem_request *request;
1819 int i, count;
1820
Chris Wilsonb4519512012-05-11 14:29:30 +01001821 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001822 i915_record_ring_state(dev, error, ring);
1823
1824 error->ring[i].batchbuffer =
1825 i915_error_first_batchbuffer(dev_priv, ring);
1826
1827 error->ring[i].ringbuffer =
1828 i915_error_object_create(dev_priv, ring->obj);
1829
Ben Widawsky8c123e52013-03-04 17:00:29 -08001830
1831 i915_gem_record_active_context(ring, error, &error->ring[i]);
1832
Chris Wilson52d39a22012-02-15 11:25:37 +00001833 count = 0;
1834 list_for_each_entry(request, &ring->request_list, list)
1835 count++;
1836
1837 error->ring[i].num_requests = count;
1838 error->ring[i].requests =
1839 kmalloc(count*sizeof(struct drm_i915_error_request),
1840 GFP_ATOMIC);
1841 if (error->ring[i].requests == NULL) {
1842 error->ring[i].num_requests = 0;
1843 continue;
1844 }
1845
1846 count = 0;
1847 list_for_each_entry(request, &ring->request_list, list) {
1848 struct drm_i915_error_request *erq;
1849
1850 erq = &error->ring[i].requests[count++];
1851 erq->seqno = request->seqno;
1852 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001853 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001854 }
1855 }
1856}
1857
Ben Widawsky26b7c222013-06-27 16:30:03 -07001858static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
1859 struct drm_i915_error_state *error)
1860{
1861 struct drm_i915_gem_object *obj;
1862 int i;
1863
1864 i = 0;
1865 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1866 i++;
1867 error->active_bo_count = i;
1868 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1869 if (obj->pin_count)
1870 i++;
1871 error->pinned_bo_count = i - error->active_bo_count;
1872
1873 if (i) {
1874 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1875 GFP_ATOMIC);
1876 if (error->active_bo)
1877 error->pinned_bo =
1878 error->active_bo + error->active_bo_count;
1879 }
1880
1881 if (error->active_bo)
1882 error->active_bo_count =
1883 capture_active_bo(error->active_bo,
1884 error->active_bo_count,
1885 &dev_priv->mm.active_list);
1886
1887 if (error->pinned_bo)
1888 error->pinned_bo_count =
1889 capture_pinned_bo(error->pinned_bo,
1890 error->pinned_bo_count,
1891 &dev_priv->mm.bound_list);
1892}
1893
Jesse Barnes8a905232009-07-11 16:48:03 -04001894/**
1895 * i915_capture_error_state - capture an error record for later analysis
1896 * @dev: drm device
1897 *
1898 * Should be called when an error is detected (either a hang or an error
1899 * interrupt) to capture error state from the time of the error. Fills
1900 * out a structure which becomes available in debugfs for user level tools
1901 * to pick up.
1902 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001903static void i915_capture_error_state(struct drm_device *dev)
1904{
1905 struct drm_i915_private *dev_priv = dev->dev_private;
1906 struct drm_i915_error_state *error;
1907 unsigned long flags;
Ben Widawsky26b7c222013-06-27 16:30:03 -07001908 int pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001909
Daniel Vetter99584db2012-11-14 17:14:04 +01001910 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1911 error = dev_priv->gpu_error.first_error;
1912 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001913 if (error)
1914 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001915
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001916 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001917 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001918 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001919 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1920 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001921 }
1922
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001923 DRM_INFO("capturing error event; look for more information in "
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +03001924 "/sys/class/drm/card%d/error\n", dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001925
Daniel Vetter742cbee2012-04-27 15:17:39 +02001926 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001927 error->eir = I915_READ(EIR);
1928 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001929 if (HAS_HW_CONTEXTS(dev))
1930 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001931
1932 if (HAS_PCH_SPLIT(dev))
1933 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1934 else if (IS_VALLEYVIEW(dev))
1935 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1936 else if (IS_GEN2(dev))
1937 error->ier = I915_READ16(IER);
1938 else
1939 error->ier = I915_READ(IER);
1940
Chris Wilson0f3b6842013-01-15 12:05:55 +00001941 if (INTEL_INFO(dev)->gen >= 6)
1942 error->derrmr = I915_READ(DERRMR);
1943
1944 if (IS_VALLEYVIEW(dev))
1945 error->forcewake = I915_READ(FORCEWAKE_VLV);
1946 else if (INTEL_INFO(dev)->gen >= 7)
1947 error->forcewake = I915_READ(FORCEWAKE_MT);
1948 else if (INTEL_INFO(dev)->gen == 6)
1949 error->forcewake = I915_READ(FORCEWAKE);
1950
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001951 if (!HAS_PCH_SPLIT(dev))
1952 for_each_pipe(pipe)
1953 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001954
Daniel Vetter33f3f512011-12-14 13:57:39 +01001955 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001956 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001957 error->done_reg = I915_READ(DONE_REG);
1958 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001959
Ben Widawsky71e172e2012-08-20 16:15:13 -07001960 if (INTEL_INFO(dev)->gen == 7)
1961 error->err_int = I915_READ(GEN7_ERR_INT);
1962
Ben Widawsky050ee912012-08-22 11:32:15 -07001963 i915_get_extra_instdone(dev, error->extra_instdone);
1964
Ben Widawsky26b7c222013-06-27 16:30:03 -07001965 i915_gem_capture_buffers(dev_priv, error);
Chris Wilson748ebc62010-10-24 10:28:47 +01001966 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001967 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001968
Jesse Barnes8a905232009-07-11 16:48:03 -04001969 do_gettimeofday(&error->time);
1970
Chris Wilson6ef3d422010-08-04 20:26:07 +01001971 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001972 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001973
Daniel Vetter99584db2012-11-14 17:14:04 +01001974 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1975 if (dev_priv->gpu_error.first_error == NULL) {
1976 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001977 error = NULL;
1978 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001979 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001980
1981 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001982 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001983}
1984
1985void i915_destroy_error_state(struct drm_device *dev)
1986{
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001989 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001990
Daniel Vetter99584db2012-11-14 17:14:04 +01001991 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1992 error = dev_priv->gpu_error.first_error;
1993 dev_priv->gpu_error.first_error = NULL;
1994 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001995
1996 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001997 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001998}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001999#else
2000#define i915_capture_error_state(x)
2001#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002002
Chris Wilson35aed2e2010-05-27 13:18:12 +01002003static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002006 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002007 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002008 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002009
Chris Wilson35aed2e2010-05-27 13:18:12 +01002010 if (!eir)
2011 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002012
Joe Perchesa70491c2012-03-18 13:00:11 -07002013 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002014
Ben Widawskybd9854f2012-08-23 15:18:09 -07002015 i915_get_extra_instdone(dev, instdone);
2016
Jesse Barnes8a905232009-07-11 16:48:03 -04002017 if (IS_G4X(dev)) {
2018 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2019 u32 ipeir = I915_READ(IPEIR_I965);
2020
Joe Perchesa70491c2012-03-18 13:00:11 -07002021 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2022 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002023 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2024 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002025 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002026 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002027 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002028 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002029 }
2030 if (eir & GM45_ERROR_PAGE_TABLE) {
2031 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002032 pr_err("page table error\n");
2033 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002034 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002035 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002036 }
2037 }
2038
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002039 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002040 if (eir & I915_ERROR_PAGE_TABLE) {
2041 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002042 pr_err("page table error\n");
2043 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002044 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002045 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002046 }
2047 }
2048
2049 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002050 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002051 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002052 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002053 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002054 /* pipestat has already been acked */
2055 }
2056 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002057 pr_err("instruction error\n");
2058 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002059 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2060 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002061 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002062 u32 ipeir = I915_READ(IPEIR);
2063
Joe Perchesa70491c2012-03-18 13:00:11 -07002064 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2065 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002066 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002067 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002068 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002069 } else {
2070 u32 ipeir = I915_READ(IPEIR_I965);
2071
Joe Perchesa70491c2012-03-18 13:00:11 -07002072 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2073 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002074 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002075 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002076 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002077 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002078 }
2079 }
2080
2081 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002082 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002083 eir = I915_READ(EIR);
2084 if (eir) {
2085 /*
2086 * some errors might have become stuck,
2087 * mask them.
2088 */
2089 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2090 I915_WRITE(EMR, I915_READ(EMR) | eir);
2091 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2092 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002093}
2094
2095/**
2096 * i915_handle_error - handle an error interrupt
2097 * @dev: drm device
2098 *
2099 * Do some basic checking of regsiter state at error interrupt time and
2100 * dump it to the syslog. Also call i915_capture_error_state() to make
2101 * sure we get a record and make it available in debugfs. Fire a uevent
2102 * so userspace knows something bad happened (should trigger collection
2103 * of a ring dump etc.).
2104 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002105void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002106{
2107 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002108 struct intel_ring_buffer *ring;
2109 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002110
2111 i915_capture_error_state(dev);
2112 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002113
Ben Gamariba1234d2009-09-14 17:48:47 -04002114 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002115 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2116 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002117
Ben Gamari11ed50e2009-09-14 17:48:45 -04002118 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002119 * Wakeup waiting processes so that the reset work item
2120 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002121 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002122 for_each_ring(ring, dev_priv, i)
2123 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002124 }
2125
Daniel Vetter99584db2012-11-14 17:14:04 +01002126 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002127}
2128
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002129static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002130{
2131 drm_i915_private_t *dev_priv = dev->dev_private;
2132 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002135 struct intel_unpin_work *work;
2136 unsigned long flags;
2137 bool stall_detected;
2138
2139 /* Ignore early vblank irqs */
2140 if (intel_crtc == NULL)
2141 return;
2142
2143 spin_lock_irqsave(&dev->event_lock, flags);
2144 work = intel_crtc->unpin_work;
2145
Chris Wilsone7d841c2012-12-03 11:36:30 +00002146 if (work == NULL ||
2147 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2148 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002149 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2150 spin_unlock_irqrestore(&dev->event_lock, flags);
2151 return;
2152 }
2153
2154 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002155 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002156 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002157 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002158 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2159 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002160 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002161 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00002162 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002163 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002164 crtc->x * crtc->fb->bits_per_pixel/8);
2165 }
2166
2167 spin_unlock_irqrestore(&dev->event_lock, flags);
2168
2169 if (stall_detected) {
2170 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2171 intel_prepare_page_flip(dev, intel_crtc->plane);
2172 }
2173}
2174
Keith Packard42f52ef2008-10-18 19:39:29 -07002175/* Called from drm generic code, passed 'crtc' which
2176 * we use as a pipe index
2177 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002178static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002179{
2180 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002181 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002182
Chris Wilson5eddb702010-09-11 13:48:45 +01002183 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002184 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002185
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002186 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002187 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002188 i915_enable_pipestat(dev_priv, pipe,
2189 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002190 else
Keith Packard7c463582008-11-04 02:03:27 -08002191 i915_enable_pipestat(dev_priv, pipe,
2192 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002193
2194 /* maintain vblank delivery even in deep C-states */
2195 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002196 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002197 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002198
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002199 return 0;
2200}
2201
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002202static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002203{
2204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2205 unsigned long irqflags;
2206
2207 if (!i915_pipe_enabled(dev, pipe))
2208 return -EINVAL;
2209
2210 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2211 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002212 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002213 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2214
2215 return 0;
2216}
2217
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002218static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002219{
2220 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2221 unsigned long irqflags;
2222
2223 if (!i915_pipe_enabled(dev, pipe))
2224 return -EINVAL;
2225
2226 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002227 ironlake_enable_display_irq(dev_priv,
2228 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002229 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2230
2231 return 0;
2232}
2233
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002234static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2235{
2236 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2237 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002238 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002239
2240 if (!i915_pipe_enabled(dev, pipe))
2241 return -EINVAL;
2242
2243 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002244 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002245 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002246 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002247 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002248 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002249 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002250 i915_enable_pipestat(dev_priv, pipe,
2251 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002252 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2253
2254 return 0;
2255}
2256
Keith Packard42f52ef2008-10-18 19:39:29 -07002257/* Called from drm generic code, passed 'crtc' which
2258 * we use as a pipe index
2259 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002260static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002261{
2262 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002263 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002264
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002265 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002266 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002267 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002268
Jesse Barnesf796cf82011-04-07 13:58:17 -07002269 i915_disable_pipestat(dev_priv, pipe,
2270 PIPE_VBLANK_INTERRUPT_ENABLE |
2271 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2272 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2273}
2274
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002275static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002276{
2277 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2278 unsigned long irqflags;
2279
2280 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2281 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002282 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002283 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002284}
2285
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002286static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002287{
2288 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2289 unsigned long irqflags;
2290
2291 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002292 ironlake_disable_display_irq(dev_priv,
2293 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002294 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2295}
2296
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002297static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2298{
2299 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2300 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002301 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002302
2303 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002304 i915_disable_pipestat(dev_priv, pipe,
2305 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002306 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002307 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002308 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002309 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002310 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002311 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002312 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2313}
2314
Chris Wilson893eead2010-10-27 14:44:35 +01002315static u32
2316ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002317{
Chris Wilson893eead2010-10-27 14:44:35 +01002318 return list_entry(ring->request_list.prev,
2319 struct drm_i915_gem_request, list)->seqno;
2320}
2321
Chris Wilson9107e9d2013-06-10 11:20:20 +01002322static bool
2323ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002324{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002325 return (list_empty(&ring->request_list) ||
2326 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002327}
2328
Chris Wilson6274f212013-06-10 11:20:21 +01002329static struct intel_ring_buffer *
2330semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002331{
2332 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01002333 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002334
2335 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2336 if ((ipehr & ~(0x3 << 16)) !=
2337 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002338 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002339
2340 /* ACTHD is likely pointing to the dword after the actual command,
2341 * so scan backwards until we find the MBOX.
2342 */
Chris Wilson6274f212013-06-10 11:20:21 +01002343 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002344 acthd_min = max((int)acthd - 3 * 4, 0);
2345 do {
2346 cmd = ioread32(ring->virtual_start + acthd);
2347 if (cmd == ipehr)
2348 break;
2349
2350 acthd -= 4;
2351 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01002352 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002353 } while (1);
2354
Chris Wilson6274f212013-06-10 11:20:21 +01002355 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2356 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002357}
2358
Chris Wilson6274f212013-06-10 11:20:21 +01002359static int semaphore_passed(struct intel_ring_buffer *ring)
2360{
2361 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2362 struct intel_ring_buffer *signaller;
2363 u32 seqno, ctl;
2364
2365 ring->hangcheck.deadlock = true;
2366
2367 signaller = semaphore_waits_for(ring, &seqno);
2368 if (signaller == NULL || signaller->hangcheck.deadlock)
2369 return -1;
2370
2371 /* cursory check for an unkickable deadlock */
2372 ctl = I915_READ_CTL(signaller);
2373 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2374 return -1;
2375
2376 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2377}
2378
2379static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2380{
2381 struct intel_ring_buffer *ring;
2382 int i;
2383
2384 for_each_ring(ring, dev_priv, i)
2385 ring->hangcheck.deadlock = false;
2386}
2387
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002388static enum intel_ring_hangcheck_action
2389ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002390{
2391 struct drm_device *dev = ring->dev;
2392 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002393 u32 tmp;
2394
Chris Wilson6274f212013-06-10 11:20:21 +01002395 if (ring->hangcheck.acthd != acthd)
2396 return active;
2397
Chris Wilson9107e9d2013-06-10 11:20:20 +01002398 if (IS_GEN2(dev))
Chris Wilson6274f212013-06-10 11:20:21 +01002399 return hung;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002400
2401 /* Is the chip hanging on a WAIT_FOR_EVENT?
2402 * If so we can simply poke the RB_WAIT bit
2403 * and break the hang. This should work on
2404 * all but the second generation chipsets.
2405 */
2406 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002407 if (tmp & RING_WAIT) {
2408 DRM_ERROR("Kicking stuck wait on %s\n",
2409 ring->name);
2410 I915_WRITE_CTL(ring, tmp);
Chris Wilson6274f212013-06-10 11:20:21 +01002411 return kick;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002412 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002413
Chris Wilson6274f212013-06-10 11:20:21 +01002414 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2415 switch (semaphore_passed(ring)) {
2416 default:
2417 return hung;
2418 case 1:
2419 DRM_ERROR("Kicking stuck semaphore on %s\n",
2420 ring->name);
2421 I915_WRITE_CTL(ring, tmp);
2422 return kick;
2423 case 0:
2424 return wait;
2425 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002426 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002427
Chris Wilson6274f212013-06-10 11:20:21 +01002428 return hung;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002429}
2430
Ben Gamarif65d9422009-09-14 17:48:44 -04002431/**
2432 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002433 * batchbuffers in a long time. We keep track per ring seqno progress and
2434 * if there are no progress, hangcheck score for that ring is increased.
2435 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2436 * we kick the ring. If we see no progress on three subsequent calls
2437 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002438 */
2439void i915_hangcheck_elapsed(unsigned long data)
2440{
2441 struct drm_device *dev = (struct drm_device *)data;
2442 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002443 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002444 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002445 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002446 bool stuck[I915_NUM_RINGS] = { 0 };
2447#define BUSY 1
2448#define KICK 5
2449#define HUNG 20
2450#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002451
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002452 if (!i915_enable_hangcheck)
2453 return;
2454
Chris Wilsonb4519512012-05-11 14:29:30 +01002455 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002456 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002457 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002458
Chris Wilson6274f212013-06-10 11:20:21 +01002459 semaphore_clear_deadlocks(dev_priv);
2460
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002461 seqno = ring->get_seqno(ring, false);
2462 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002463
Chris Wilson9107e9d2013-06-10 11:20:20 +01002464 if (ring->hangcheck.seqno == seqno) {
2465 if (ring_idle(ring, seqno)) {
2466 if (waitqueue_active(&ring->irq_queue)) {
2467 /* Issue a wake-up to catch stuck h/w. */
2468 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2469 ring->name);
2470 wake_up_all(&ring->irq_queue);
2471 ring->hangcheck.score += HUNG;
2472 } else
2473 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002474 } else {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002475 int score;
2476
Chris Wilson6274f212013-06-10 11:20:21 +01002477 /* We always increment the hangcheck score
2478 * if the ring is busy and still processing
2479 * the same request, so that no single request
2480 * can run indefinitely (such as a chain of
2481 * batches). The only time we do not increment
2482 * the hangcheck score on this ring, if this
2483 * ring is in a legitimate wait for another
2484 * ring. In that case the waiting ring is a
2485 * victim and we want to be sure we catch the
2486 * right culprit. Then every time we do kick
2487 * the ring, add a small increment to the
2488 * score so that we can catch a batch that is
2489 * being repeatedly kicked and so responsible
2490 * for stalling the machine.
2491 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002492 ring->hangcheck.action = ring_stuck(ring,
2493 acthd);
2494
2495 switch (ring->hangcheck.action) {
Chris Wilson6274f212013-06-10 11:20:21 +01002496 case wait:
2497 score = 0;
2498 break;
2499 case active:
Chris Wilson9107e9d2013-06-10 11:20:20 +01002500 score = BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002501 break;
2502 case kick:
2503 score = KICK;
2504 break;
2505 case hung:
2506 score = HUNG;
2507 stuck[i] = true;
2508 break;
2509 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002510 ring->hangcheck.score += score;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002511 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002512 } else {
2513 /* Gradually reduce the count so that we catch DoS
2514 * attempts across multiple batches.
2515 */
2516 if (ring->hangcheck.score > 0)
2517 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002518 }
2519
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002520 ring->hangcheck.seqno = seqno;
2521 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002522 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002523 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002524
Mika Kuoppala92cab732013-05-24 17:16:07 +03002525 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002526 if (ring->hangcheck.score > FIRE) {
Ben Widawskyacd78c12013-06-13 21:33:33 -07002527 DRM_ERROR("%s on %s\n",
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002528 stuck[i] ? "stuck" : "no progress",
Chris Wilsona43adf02013-06-10 11:20:22 +01002529 ring->name);
2530 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002531 }
2532 }
2533
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002534 if (rings_hung)
2535 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002536
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002537 if (busy_count)
2538 /* Reset timer case chip hangs without another request
2539 * being added */
2540 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2541 round_jiffies_up(jiffies +
2542 DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002543}
2544
Paulo Zanoni91738a92013-06-05 14:21:51 -03002545static void ibx_irq_preinstall(struct drm_device *dev)
2546{
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548
2549 if (HAS_PCH_NOP(dev))
2550 return;
2551
2552 /* south display irq */
2553 I915_WRITE(SDEIMR, 0xffffffff);
2554 /*
2555 * SDEIER is also touched by the interrupt handler to work around missed
2556 * PCH interrupts. Hence we can't update it after the interrupt handler
2557 * is enabled - instead we unconditionally enable all PCH interrupt
2558 * sources here, but then only unmask them as needed with SDEIMR.
2559 */
2560 I915_WRITE(SDEIER, 0xffffffff);
2561 POSTING_READ(SDEIER);
2562}
2563
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564/* drm_dma.h hooks
2565*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002566static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002567{
2568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2569
Jesse Barnes46979952011-04-07 13:53:55 -07002570 atomic_set(&dev_priv->irq_received, 0);
2571
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002572 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002573
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002574 /* XXX hotplug from PCH */
2575
2576 I915_WRITE(DEIMR, 0xffffffff);
2577 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002578 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002579
2580 /* and GT */
2581 I915_WRITE(GTIMR, 0xffffffff);
2582 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002583 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002584
Paulo Zanoni91738a92013-06-05 14:21:51 -03002585 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002586}
2587
2588static void ivybridge_irq_preinstall(struct drm_device *dev)
2589{
2590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2591
2592 atomic_set(&dev_priv->irq_received, 0);
2593
2594 I915_WRITE(HWSTAM, 0xeffe);
2595
2596 /* XXX hotplug from PCH */
2597
2598 I915_WRITE(DEIMR, 0xffffffff);
2599 I915_WRITE(DEIER, 0x0);
2600 POSTING_READ(DEIER);
2601
2602 /* and GT */
2603 I915_WRITE(GTIMR, 0xffffffff);
2604 I915_WRITE(GTIER, 0x0);
2605 POSTING_READ(GTIER);
2606
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002607 /* Power management */
2608 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2609 I915_WRITE(GEN6_PMIER, 0x0);
2610 POSTING_READ(GEN6_PMIER);
2611
Paulo Zanoni91738a92013-06-05 14:21:51 -03002612 ibx_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002613}
2614
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002615static void valleyview_irq_preinstall(struct drm_device *dev)
2616{
2617 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2618 int pipe;
2619
2620 atomic_set(&dev_priv->irq_received, 0);
2621
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002622 /* VLV magic */
2623 I915_WRITE(VLV_IMR, 0);
2624 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2625 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2626 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2627
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002628 /* and GT */
2629 I915_WRITE(GTIIR, I915_READ(GTIIR));
2630 I915_WRITE(GTIIR, I915_READ(GTIIR));
2631 I915_WRITE(GTIMR, 0xffffffff);
2632 I915_WRITE(GTIER, 0x0);
2633 POSTING_READ(GTIER);
2634
2635 I915_WRITE(DPINVGTT, 0xff);
2636
2637 I915_WRITE(PORT_HOTPLUG_EN, 0);
2638 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2639 for_each_pipe(pipe)
2640 I915_WRITE(PIPESTAT(pipe), 0xffff);
2641 I915_WRITE(VLV_IIR, 0xffffffff);
2642 I915_WRITE(VLV_IMR, 0xffffffff);
2643 I915_WRITE(VLV_IER, 0x0);
2644 POSTING_READ(VLV_IER);
2645}
2646
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002647static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002648{
2649 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002650 struct drm_mode_config *mode_config = &dev->mode_config;
2651 struct intel_encoder *intel_encoder;
2652 u32 mask = ~I915_READ(SDEIMR);
2653 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002654
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002655 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002656 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002657 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002658 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2659 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002660 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002661 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002662 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002663 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2664 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002665 }
2666
2667 I915_WRITE(SDEIMR, ~mask);
2668
2669 /*
2670 * Enable digital hotplug on the PCH, and configure the DP short pulse
2671 * duration to 2ms (which is the minimum in the Display Port spec)
2672 *
2673 * This register is the same on all known PCH chips.
2674 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002675 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2676 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2677 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2678 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2679 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2680 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2681}
2682
Paulo Zanonid46da432013-02-08 17:35:15 -02002683static void ibx_irq_postinstall(struct drm_device *dev)
2684{
2685 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002686 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002687
Daniel Vetter692a04c2013-05-29 21:43:05 +02002688 if (HAS_PCH_NOP(dev))
2689 return;
2690
Paulo Zanoni86642812013-04-12 17:57:57 -03002691 if (HAS_PCH_IBX(dev)) {
2692 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002693 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002694 } else {
2695 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2696
2697 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2698 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002699
Paulo Zanonid46da432013-02-08 17:35:15 -02002700 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2701 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002702}
2703
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002704static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002705{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002706 unsigned long irqflags;
2707
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002708 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2709 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002710 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002711 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002712 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002713 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Ben Widawskycc609d52013-05-28 19:22:29 -07002714 u32 gt_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002715
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002716 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002717
2718 /* should always can generate irq */
2719 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002720 I915_WRITE(DEIMR, dev_priv->irq_mask);
Daniel Vetter6005ce42013-06-27 13:44:59 +02002721 I915_WRITE(DEIER, display_mask |
2722 DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002723 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002724
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002725 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002726
2727 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002728 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002729
Ben Widawskycc609d52013-05-28 19:22:29 -07002730 gt_irqs = GT_RENDER_USER_INTERRUPT;
2731
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002732 if (IS_GEN6(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -07002733 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002734 else
Ben Widawskycc609d52013-05-28 19:22:29 -07002735 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2736 ILK_BSD_USER_INTERRUPT;
2737
2738 I915_WRITE(GTIER, gt_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002739 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002740
Paulo Zanonid46da432013-02-08 17:35:15 -02002741 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002742
Jesse Barnesf97108d2010-01-29 11:27:07 -08002743 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002744 /* Enable PCU event interrupts
2745 *
2746 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002747 * setup is guaranteed to run in single-threaded context. But we
2748 * need it to make the assert_spin_locked happy. */
2749 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002750 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002751 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002752 }
2753
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002754 return 0;
2755}
2756
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002757static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002758{
2759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2760 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002761 u32 display_mask =
2762 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2763 DE_PLANEC_FLIP_DONE_IVB |
2764 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002765 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002766 DE_AUX_CHANNEL_A_IVB |
2767 DE_ERR_INT_IVB;
Ben Widawsky12638c52013-05-28 19:22:31 -07002768 u32 pm_irqs = GEN6_PM_RPS_EVENTS;
Ben Widawskycc609d52013-05-28 19:22:29 -07002769 u32 gt_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002770
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002771 dev_priv->irq_mask = ~display_mask;
2772
2773 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002774 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002775 I915_WRITE(DEIIR, I915_READ(DEIIR));
2776 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002777 I915_WRITE(DEIER,
2778 display_mask |
2779 DE_PIPEC_VBLANK_IVB |
2780 DE_PIPEB_VBLANK_IVB |
2781 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002782 POSTING_READ(DEIER);
2783
Ben Widawskycc609d52013-05-28 19:22:29 -07002784 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002785
2786 I915_WRITE(GTIIR, I915_READ(GTIIR));
2787 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2788
Ben Widawskycc609d52013-05-28 19:22:29 -07002789 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2790 GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2791 I915_WRITE(GTIER, gt_irqs);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002792 POSTING_READ(GTIER);
2793
Ben Widawsky12638c52013-05-28 19:22:31 -07002794 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2795 if (HAS_VEBOX(dev))
2796 pm_irqs |= PM_VEBOX_USER_INTERRUPT |
2797 PM_VEBOX_CS_ERROR_INTERRUPT;
2798
2799 /* Our enable/disable rps functions may touch these registers so
2800 * make sure to set a known state for only the non-RPS bits.
2801 * The RMW is extra paranoia since this should be called after being set
2802 * to a known state in preinstall.
2803 * */
2804 I915_WRITE(GEN6_PMIMR,
2805 (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
2806 I915_WRITE(GEN6_PMIER,
2807 (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
2808 POSTING_READ(GEN6_PMIER);
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002809
Paulo Zanonid46da432013-02-08 17:35:15 -02002810 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002811
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002812 return 0;
2813}
2814
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002815static int valleyview_irq_postinstall(struct drm_device *dev)
2816{
2817 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskycc609d52013-05-28 19:22:29 -07002818 u32 gt_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002819 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002820 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002821
2822 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002823 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2824 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2825 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002826 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2827
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002828 /*
2829 *Leave vblank interrupts masked initially. enable/disable will
2830 * toggle them based on usage.
2831 */
2832 dev_priv->irq_mask = (~enable_mask) |
2833 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2834 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002835
Daniel Vetter20afbda2012-12-11 14:05:07 +01002836 I915_WRITE(PORT_HOTPLUG_EN, 0);
2837 POSTING_READ(PORT_HOTPLUG_EN);
2838
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002839 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2840 I915_WRITE(VLV_IER, enable_mask);
2841 I915_WRITE(VLV_IIR, 0xffffffff);
2842 I915_WRITE(PIPESTAT(0), 0xffff);
2843 I915_WRITE(PIPESTAT(1), 0xffff);
2844 POSTING_READ(VLV_IER);
2845
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002846 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002847 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002848 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2849
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002850 I915_WRITE(VLV_IIR, 0xffffffff);
2851 I915_WRITE(VLV_IIR, 0xffffffff);
2852
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002853 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002854 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002855
Ben Widawskycc609d52013-05-28 19:22:29 -07002856 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2857 GT_BLT_USER_INTERRUPT;
2858 I915_WRITE(GTIER, gt_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002859 POSTING_READ(GTIER);
2860
2861 /* ack & enable invalid PTE error interrupts */
2862#if 0 /* FIXME: add support to irq handler for checking these bits */
2863 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2864 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2865#endif
2866
2867 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002868
2869 return 0;
2870}
2871
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002872static void valleyview_irq_uninstall(struct drm_device *dev)
2873{
2874 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2875 int pipe;
2876
2877 if (!dev_priv)
2878 return;
2879
Egbert Eichac4c16c2013-04-16 13:36:58 +02002880 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2881
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002882 for_each_pipe(pipe)
2883 I915_WRITE(PIPESTAT(pipe), 0xffff);
2884
2885 I915_WRITE(HWSTAM, 0xffffffff);
2886 I915_WRITE(PORT_HOTPLUG_EN, 0);
2887 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2888 for_each_pipe(pipe)
2889 I915_WRITE(PIPESTAT(pipe), 0xffff);
2890 I915_WRITE(VLV_IIR, 0xffffffff);
2891 I915_WRITE(VLV_IMR, 0xffffffff);
2892 I915_WRITE(VLV_IER, 0x0);
2893 POSTING_READ(VLV_IER);
2894}
2895
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002896static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002897{
2898 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002899
2900 if (!dev_priv)
2901 return;
2902
Egbert Eichac4c16c2013-04-16 13:36:58 +02002903 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2904
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002905 I915_WRITE(HWSTAM, 0xffffffff);
2906
2907 I915_WRITE(DEIMR, 0xffffffff);
2908 I915_WRITE(DEIER, 0x0);
2909 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002910 if (IS_GEN7(dev))
2911 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002912
2913 I915_WRITE(GTIMR, 0xffffffff);
2914 I915_WRITE(GTIER, 0x0);
2915 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002916
Ben Widawskyab5c6082013-04-05 13:12:41 -07002917 if (HAS_PCH_NOP(dev))
2918 return;
2919
Keith Packard192aac1f2011-09-20 10:12:44 -07002920 I915_WRITE(SDEIMR, 0xffffffff);
2921 I915_WRITE(SDEIER, 0x0);
2922 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002923 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2924 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002925}
2926
Chris Wilsonc2798b12012-04-22 21:13:57 +01002927static void i8xx_irq_preinstall(struct drm_device * dev)
2928{
2929 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2930 int pipe;
2931
2932 atomic_set(&dev_priv->irq_received, 0);
2933
2934 for_each_pipe(pipe)
2935 I915_WRITE(PIPESTAT(pipe), 0);
2936 I915_WRITE16(IMR, 0xffff);
2937 I915_WRITE16(IER, 0x0);
2938 POSTING_READ16(IER);
2939}
2940
2941static int i8xx_irq_postinstall(struct drm_device *dev)
2942{
2943 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2944
Chris Wilsonc2798b12012-04-22 21:13:57 +01002945 I915_WRITE16(EMR,
2946 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2947
2948 /* Unmask the interrupts that we always want on. */
2949 dev_priv->irq_mask =
2950 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2951 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2952 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2953 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2954 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2955 I915_WRITE16(IMR, dev_priv->irq_mask);
2956
2957 I915_WRITE16(IER,
2958 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2959 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2960 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2961 I915_USER_INTERRUPT);
2962 POSTING_READ16(IER);
2963
2964 return 0;
2965}
2966
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002967/*
2968 * Returns true when a page flip has completed.
2969 */
2970static bool i8xx_handle_vblank(struct drm_device *dev,
2971 int pipe, u16 iir)
2972{
2973 drm_i915_private_t *dev_priv = dev->dev_private;
2974 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2975
2976 if (!drm_handle_vblank(dev, pipe))
2977 return false;
2978
2979 if ((iir & flip_pending) == 0)
2980 return false;
2981
2982 intel_prepare_page_flip(dev, pipe);
2983
2984 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2985 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2986 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2987 * the flip is completed (no longer pending). Since this doesn't raise
2988 * an interrupt per se, we watch for the change at vblank.
2989 */
2990 if (I915_READ16(ISR) & flip_pending)
2991 return false;
2992
2993 intel_finish_page_flip(dev, pipe);
2994
2995 return true;
2996}
2997
Daniel Vetterff1f5252012-10-02 15:10:55 +02002998static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002999{
3000 struct drm_device *dev = (struct drm_device *) arg;
3001 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003002 u16 iir, new_iir;
3003 u32 pipe_stats[2];
3004 unsigned long irqflags;
3005 int irq_received;
3006 int pipe;
3007 u16 flip_mask =
3008 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3009 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3010
3011 atomic_inc(&dev_priv->irq_received);
3012
3013 iir = I915_READ16(IIR);
3014 if (iir == 0)
3015 return IRQ_NONE;
3016
3017 while (iir & ~flip_mask) {
3018 /* Can't rely on pipestat interrupt bit in iir as it might
3019 * have been cleared after the pipestat interrupt was received.
3020 * It doesn't set the bit in iir again, but it still produces
3021 * interrupts (for non-MSI).
3022 */
3023 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3024 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3025 i915_handle_error(dev, false);
3026
3027 for_each_pipe(pipe) {
3028 int reg = PIPESTAT(pipe);
3029 pipe_stats[pipe] = I915_READ(reg);
3030
3031 /*
3032 * Clear the PIPE*STAT regs before the IIR
3033 */
3034 if (pipe_stats[pipe] & 0x8000ffff) {
3035 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3036 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3037 pipe_name(pipe));
3038 I915_WRITE(reg, pipe_stats[pipe]);
3039 irq_received = 1;
3040 }
3041 }
3042 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3043
3044 I915_WRITE16(IIR, iir & ~flip_mask);
3045 new_iir = I915_READ16(IIR); /* Flush posted writes */
3046
Daniel Vetterd05c6172012-04-26 23:28:09 +02003047 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003048
3049 if (iir & I915_USER_INTERRUPT)
3050 notify_ring(dev, &dev_priv->ring[RCS]);
3051
3052 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003053 i8xx_handle_vblank(dev, 0, iir))
3054 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003055
3056 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003057 i8xx_handle_vblank(dev, 1, iir))
3058 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003059
3060 iir = new_iir;
3061 }
3062
3063 return IRQ_HANDLED;
3064}
3065
3066static void i8xx_irq_uninstall(struct drm_device * dev)
3067{
3068 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3069 int pipe;
3070
Chris Wilsonc2798b12012-04-22 21:13:57 +01003071 for_each_pipe(pipe) {
3072 /* Clear enable bits; then clear status bits */
3073 I915_WRITE(PIPESTAT(pipe), 0);
3074 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3075 }
3076 I915_WRITE16(IMR, 0xffff);
3077 I915_WRITE16(IER, 0x0);
3078 I915_WRITE16(IIR, I915_READ16(IIR));
3079}
3080
Chris Wilsona266c7d2012-04-24 22:59:44 +01003081static void i915_irq_preinstall(struct drm_device * dev)
3082{
3083 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3084 int pipe;
3085
3086 atomic_set(&dev_priv->irq_received, 0);
3087
3088 if (I915_HAS_HOTPLUG(dev)) {
3089 I915_WRITE(PORT_HOTPLUG_EN, 0);
3090 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3091 }
3092
Chris Wilson00d98eb2012-04-24 22:59:48 +01003093 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003094 for_each_pipe(pipe)
3095 I915_WRITE(PIPESTAT(pipe), 0);
3096 I915_WRITE(IMR, 0xffffffff);
3097 I915_WRITE(IER, 0x0);
3098 POSTING_READ(IER);
3099}
3100
3101static int i915_irq_postinstall(struct drm_device *dev)
3102{
3103 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003104 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003105
Chris Wilson38bde182012-04-24 22:59:50 +01003106 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3107
3108 /* Unmask the interrupts that we always want on. */
3109 dev_priv->irq_mask =
3110 ~(I915_ASLE_INTERRUPT |
3111 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3112 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3113 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3114 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3115 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3116
3117 enable_mask =
3118 I915_ASLE_INTERRUPT |
3119 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3120 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3121 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3122 I915_USER_INTERRUPT;
3123
Chris Wilsona266c7d2012-04-24 22:59:44 +01003124 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003125 I915_WRITE(PORT_HOTPLUG_EN, 0);
3126 POSTING_READ(PORT_HOTPLUG_EN);
3127
Chris Wilsona266c7d2012-04-24 22:59:44 +01003128 /* Enable in IER... */
3129 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3130 /* and unmask in IMR */
3131 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3132 }
3133
Chris Wilsona266c7d2012-04-24 22:59:44 +01003134 I915_WRITE(IMR, dev_priv->irq_mask);
3135 I915_WRITE(IER, enable_mask);
3136 POSTING_READ(IER);
3137
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003138 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003139
3140 return 0;
3141}
3142
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003143/*
3144 * Returns true when a page flip has completed.
3145 */
3146static bool i915_handle_vblank(struct drm_device *dev,
3147 int plane, int pipe, u32 iir)
3148{
3149 drm_i915_private_t *dev_priv = dev->dev_private;
3150 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3151
3152 if (!drm_handle_vblank(dev, pipe))
3153 return false;
3154
3155 if ((iir & flip_pending) == 0)
3156 return false;
3157
3158 intel_prepare_page_flip(dev, plane);
3159
3160 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3161 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3162 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3163 * the flip is completed (no longer pending). Since this doesn't raise
3164 * an interrupt per se, we watch for the change at vblank.
3165 */
3166 if (I915_READ(ISR) & flip_pending)
3167 return false;
3168
3169 intel_finish_page_flip(dev, pipe);
3170
3171 return true;
3172}
3173
Daniel Vetterff1f5252012-10-02 15:10:55 +02003174static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003175{
3176 struct drm_device *dev = (struct drm_device *) arg;
3177 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003178 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003179 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003180 u32 flip_mask =
3181 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3182 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003183 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003184
3185 atomic_inc(&dev_priv->irq_received);
3186
3187 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003188 do {
3189 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003190 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003191
3192 /* Can't rely on pipestat interrupt bit in iir as it might
3193 * have been cleared after the pipestat interrupt was received.
3194 * It doesn't set the bit in iir again, but it still produces
3195 * interrupts (for non-MSI).
3196 */
3197 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3198 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3199 i915_handle_error(dev, false);
3200
3201 for_each_pipe(pipe) {
3202 int reg = PIPESTAT(pipe);
3203 pipe_stats[pipe] = I915_READ(reg);
3204
Chris Wilson38bde182012-04-24 22:59:50 +01003205 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003206 if (pipe_stats[pipe] & 0x8000ffff) {
3207 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3208 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3209 pipe_name(pipe));
3210 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003211 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003212 }
3213 }
3214 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3215
3216 if (!irq_received)
3217 break;
3218
Chris Wilsona266c7d2012-04-24 22:59:44 +01003219 /* Consume port. Then clear IIR or we'll miss events */
3220 if ((I915_HAS_HOTPLUG(dev)) &&
3221 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3222 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003223 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003224
3225 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3226 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003227
3228 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3229
Chris Wilsona266c7d2012-04-24 22:59:44 +01003230 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003231 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003232 }
3233
Chris Wilson38bde182012-04-24 22:59:50 +01003234 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003235 new_iir = I915_READ(IIR); /* Flush posted writes */
3236
Chris Wilsona266c7d2012-04-24 22:59:44 +01003237 if (iir & I915_USER_INTERRUPT)
3238 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003239
Chris Wilsona266c7d2012-04-24 22:59:44 +01003240 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003241 int plane = pipe;
3242 if (IS_MOBILE(dev))
3243 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003244
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003245 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3246 i915_handle_vblank(dev, plane, pipe, iir))
3247 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003248
3249 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3250 blc_event = true;
3251 }
3252
Chris Wilsona266c7d2012-04-24 22:59:44 +01003253 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3254 intel_opregion_asle_intr(dev);
3255
3256 /* With MSI, interrupts are only generated when iir
3257 * transitions from zero to nonzero. If another bit got
3258 * set while we were handling the existing iir bits, then
3259 * we would never get another interrupt.
3260 *
3261 * This is fine on non-MSI as well, as if we hit this path
3262 * we avoid exiting the interrupt handler only to generate
3263 * another one.
3264 *
3265 * Note that for MSI this could cause a stray interrupt report
3266 * if an interrupt landed in the time between writing IIR and
3267 * the posting read. This should be rare enough to never
3268 * trigger the 99% of 100,000 interrupts test for disabling
3269 * stray interrupts.
3270 */
Chris Wilson38bde182012-04-24 22:59:50 +01003271 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003272 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003273 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003274
Daniel Vetterd05c6172012-04-26 23:28:09 +02003275 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003276
Chris Wilsona266c7d2012-04-24 22:59:44 +01003277 return ret;
3278}
3279
3280static void i915_irq_uninstall(struct drm_device * dev)
3281{
3282 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3283 int pipe;
3284
Egbert Eichac4c16c2013-04-16 13:36:58 +02003285 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3286
Chris Wilsona266c7d2012-04-24 22:59:44 +01003287 if (I915_HAS_HOTPLUG(dev)) {
3288 I915_WRITE(PORT_HOTPLUG_EN, 0);
3289 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3290 }
3291
Chris Wilson00d98eb2012-04-24 22:59:48 +01003292 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003293 for_each_pipe(pipe) {
3294 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003295 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003296 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3297 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003298 I915_WRITE(IMR, 0xffffffff);
3299 I915_WRITE(IER, 0x0);
3300
Chris Wilsona266c7d2012-04-24 22:59:44 +01003301 I915_WRITE(IIR, I915_READ(IIR));
3302}
3303
3304static void i965_irq_preinstall(struct drm_device * dev)
3305{
3306 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3307 int pipe;
3308
3309 atomic_set(&dev_priv->irq_received, 0);
3310
Chris Wilsonadca4732012-05-11 18:01:31 +01003311 I915_WRITE(PORT_HOTPLUG_EN, 0);
3312 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003313
3314 I915_WRITE(HWSTAM, 0xeffe);
3315 for_each_pipe(pipe)
3316 I915_WRITE(PIPESTAT(pipe), 0);
3317 I915_WRITE(IMR, 0xffffffff);
3318 I915_WRITE(IER, 0x0);
3319 POSTING_READ(IER);
3320}
3321
3322static int i965_irq_postinstall(struct drm_device *dev)
3323{
3324 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003325 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003326 u32 error_mask;
3327
Chris Wilsona266c7d2012-04-24 22:59:44 +01003328 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003329 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003330 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003331 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3332 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3333 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3334 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3335 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3336
3337 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003338 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3339 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003340 enable_mask |= I915_USER_INTERRUPT;
3341
3342 if (IS_G4X(dev))
3343 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003344
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003345 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003346
Chris Wilsona266c7d2012-04-24 22:59:44 +01003347 /*
3348 * Enable some error detection, note the instruction error mask
3349 * bit is reserved, so we leave it masked.
3350 */
3351 if (IS_G4X(dev)) {
3352 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3353 GM45_ERROR_MEM_PRIV |
3354 GM45_ERROR_CP_PRIV |
3355 I915_ERROR_MEMORY_REFRESH);
3356 } else {
3357 error_mask = ~(I915_ERROR_PAGE_TABLE |
3358 I915_ERROR_MEMORY_REFRESH);
3359 }
3360 I915_WRITE(EMR, error_mask);
3361
3362 I915_WRITE(IMR, dev_priv->irq_mask);
3363 I915_WRITE(IER, enable_mask);
3364 POSTING_READ(IER);
3365
Daniel Vetter20afbda2012-12-11 14:05:07 +01003366 I915_WRITE(PORT_HOTPLUG_EN, 0);
3367 POSTING_READ(PORT_HOTPLUG_EN);
3368
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003369 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003370
3371 return 0;
3372}
3373
Egbert Eichbac56d52013-02-25 12:06:51 -05003374static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003375{
3376 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003377 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003378 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003379 u32 hotplug_en;
3380
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003381 assert_spin_locked(&dev_priv->irq_lock);
3382
Egbert Eichbac56d52013-02-25 12:06:51 -05003383 if (I915_HAS_HOTPLUG(dev)) {
3384 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3385 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3386 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003387 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003388 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3389 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3390 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003391 /* Programming the CRT detection parameters tends
3392 to generate a spurious hotplug event about three
3393 seconds later. So just do it once.
3394 */
3395 if (IS_G4X(dev))
3396 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003397 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003398 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003399
Egbert Eichbac56d52013-02-25 12:06:51 -05003400 /* Ignore TV since it's buggy */
3401 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3402 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003403}
3404
Daniel Vetterff1f5252012-10-02 15:10:55 +02003405static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003406{
3407 struct drm_device *dev = (struct drm_device *) arg;
3408 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003409 u32 iir, new_iir;
3410 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003411 unsigned long irqflags;
3412 int irq_received;
3413 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003414 u32 flip_mask =
3415 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3416 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003417
3418 atomic_inc(&dev_priv->irq_received);
3419
3420 iir = I915_READ(IIR);
3421
Chris Wilsona266c7d2012-04-24 22:59:44 +01003422 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003423 bool blc_event = false;
3424
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003425 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003426
3427 /* Can't rely on pipestat interrupt bit in iir as it might
3428 * have been cleared after the pipestat interrupt was received.
3429 * It doesn't set the bit in iir again, but it still produces
3430 * interrupts (for non-MSI).
3431 */
3432 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3433 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3434 i915_handle_error(dev, false);
3435
3436 for_each_pipe(pipe) {
3437 int reg = PIPESTAT(pipe);
3438 pipe_stats[pipe] = I915_READ(reg);
3439
3440 /*
3441 * Clear the PIPE*STAT regs before the IIR
3442 */
3443 if (pipe_stats[pipe] & 0x8000ffff) {
3444 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3445 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3446 pipe_name(pipe));
3447 I915_WRITE(reg, pipe_stats[pipe]);
3448 irq_received = 1;
3449 }
3450 }
3451 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3452
3453 if (!irq_received)
3454 break;
3455
3456 ret = IRQ_HANDLED;
3457
3458 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003459 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003460 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003461 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3462 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003463 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003464
3465 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3466 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003467
3468 intel_hpd_irq_handler(dev, hotplug_trigger,
3469 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3470
Chris Wilsona266c7d2012-04-24 22:59:44 +01003471 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3472 I915_READ(PORT_HOTPLUG_STAT);
3473 }
3474
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003475 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003476 new_iir = I915_READ(IIR); /* Flush posted writes */
3477
Chris Wilsona266c7d2012-04-24 22:59:44 +01003478 if (iir & I915_USER_INTERRUPT)
3479 notify_ring(dev, &dev_priv->ring[RCS]);
3480 if (iir & I915_BSD_USER_INTERRUPT)
3481 notify_ring(dev, &dev_priv->ring[VCS]);
3482
Chris Wilsona266c7d2012-04-24 22:59:44 +01003483 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003484 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003485 i915_handle_vblank(dev, pipe, pipe, iir))
3486 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003487
3488 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3489 blc_event = true;
3490 }
3491
3492
3493 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3494 intel_opregion_asle_intr(dev);
3495
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003496 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3497 gmbus_irq_handler(dev);
3498
Chris Wilsona266c7d2012-04-24 22:59:44 +01003499 /* With MSI, interrupts are only generated when iir
3500 * transitions from zero to nonzero. If another bit got
3501 * set while we were handling the existing iir bits, then
3502 * we would never get another interrupt.
3503 *
3504 * This is fine on non-MSI as well, as if we hit this path
3505 * we avoid exiting the interrupt handler only to generate
3506 * another one.
3507 *
3508 * Note that for MSI this could cause a stray interrupt report
3509 * if an interrupt landed in the time between writing IIR and
3510 * the posting read. This should be rare enough to never
3511 * trigger the 99% of 100,000 interrupts test for disabling
3512 * stray interrupts.
3513 */
3514 iir = new_iir;
3515 }
3516
Daniel Vetterd05c6172012-04-26 23:28:09 +02003517 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003518
Chris Wilsona266c7d2012-04-24 22:59:44 +01003519 return ret;
3520}
3521
3522static void i965_irq_uninstall(struct drm_device * dev)
3523{
3524 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3525 int pipe;
3526
3527 if (!dev_priv)
3528 return;
3529
Egbert Eichac4c16c2013-04-16 13:36:58 +02003530 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3531
Chris Wilsonadca4732012-05-11 18:01:31 +01003532 I915_WRITE(PORT_HOTPLUG_EN, 0);
3533 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003534
3535 I915_WRITE(HWSTAM, 0xffffffff);
3536 for_each_pipe(pipe)
3537 I915_WRITE(PIPESTAT(pipe), 0);
3538 I915_WRITE(IMR, 0xffffffff);
3539 I915_WRITE(IER, 0x0);
3540
3541 for_each_pipe(pipe)
3542 I915_WRITE(PIPESTAT(pipe),
3543 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3544 I915_WRITE(IIR, I915_READ(IIR));
3545}
3546
Egbert Eichac4c16c2013-04-16 13:36:58 +02003547static void i915_reenable_hotplug_timer_func(unsigned long data)
3548{
3549 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3550 struct drm_device *dev = dev_priv->dev;
3551 struct drm_mode_config *mode_config = &dev->mode_config;
3552 unsigned long irqflags;
3553 int i;
3554
3555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3556 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3557 struct drm_connector *connector;
3558
3559 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3560 continue;
3561
3562 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3563
3564 list_for_each_entry(connector, &mode_config->connector_list, head) {
3565 struct intel_connector *intel_connector = to_intel_connector(connector);
3566
3567 if (intel_connector->encoder->hpd_pin == i) {
3568 if (connector->polled != intel_connector->polled)
3569 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3570 drm_get_connector_name(connector));
3571 connector->polled = intel_connector->polled;
3572 if (!connector->polled)
3573 connector->polled = DRM_CONNECTOR_POLL_HPD;
3574 }
3575 }
3576 }
3577 if (dev_priv->display.hpd_irq_setup)
3578 dev_priv->display.hpd_irq_setup(dev);
3579 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3580}
3581
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003582void intel_irq_init(struct drm_device *dev)
3583{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003584 struct drm_i915_private *dev_priv = dev->dev_private;
3585
3586 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003587 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003588 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003589 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003590
Daniel Vetter99584db2012-11-14 17:14:04 +01003591 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3592 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003593 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003594 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3595 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003596
Tomas Janousek97a19a22012-12-08 13:48:13 +01003597 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003598
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003599 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3600 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003601 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003602 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3603 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3604 }
3605
Keith Packardc3613de2011-08-12 17:05:54 -07003606 if (drm_core_check_feature(dev, DRIVER_MODESET))
3607 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3608 else
3609 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003610 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3611
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003612 if (IS_VALLEYVIEW(dev)) {
3613 dev->driver->irq_handler = valleyview_irq_handler;
3614 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3615 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3616 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3617 dev->driver->enable_vblank = valleyview_enable_vblank;
3618 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003619 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003620 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Ben Widawsky7d991632013-05-28 19:22:25 -07003621 /* Share uninstall handlers with ILK/SNB */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003622 dev->driver->irq_handler = ivybridge_irq_handler;
Ben Widawsky7d991632013-05-28 19:22:25 -07003623 dev->driver->irq_preinstall = ivybridge_irq_preinstall;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003624 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3625 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3626 dev->driver->enable_vblank = ivybridge_enable_vblank;
3627 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003628 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003629 } else if (HAS_PCH_SPLIT(dev)) {
3630 dev->driver->irq_handler = ironlake_irq_handler;
3631 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3632 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3633 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3634 dev->driver->enable_vblank = ironlake_enable_vblank;
3635 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003636 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003637 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003638 if (INTEL_INFO(dev)->gen == 2) {
3639 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3640 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3641 dev->driver->irq_handler = i8xx_irq_handler;
3642 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003643 } else if (INTEL_INFO(dev)->gen == 3) {
3644 dev->driver->irq_preinstall = i915_irq_preinstall;
3645 dev->driver->irq_postinstall = i915_irq_postinstall;
3646 dev->driver->irq_uninstall = i915_irq_uninstall;
3647 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003648 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003649 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003650 dev->driver->irq_preinstall = i965_irq_preinstall;
3651 dev->driver->irq_postinstall = i965_irq_postinstall;
3652 dev->driver->irq_uninstall = i965_irq_uninstall;
3653 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003654 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003655 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003656 dev->driver->enable_vblank = i915_enable_vblank;
3657 dev->driver->disable_vblank = i915_disable_vblank;
3658 }
3659}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003660
3661void intel_hpd_init(struct drm_device *dev)
3662{
3663 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003664 struct drm_mode_config *mode_config = &dev->mode_config;
3665 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003666 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003667 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003668
Egbert Eich821450c2013-04-16 13:36:55 +02003669 for (i = 1; i < HPD_NUM_PINS; i++) {
3670 dev_priv->hpd_stats[i].hpd_cnt = 0;
3671 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3672 }
3673 list_for_each_entry(connector, &mode_config->connector_list, head) {
3674 struct intel_connector *intel_connector = to_intel_connector(connector);
3675 connector->polled = intel_connector->polled;
3676 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3677 connector->polled = DRM_CONNECTOR_POLL_HPD;
3678 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003679
3680 /* Interrupt setup is already guaranteed to be single-threaded, this is
3681 * just to make the assert_spin_locked checks happy. */
3682 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003683 if (dev_priv->display.hpd_irq_setup)
3684 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003685 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003686}