blob: 5b0cb8e2d807ed16d1742d3f6e6d1722510158f7 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070036#include <linux/netdevice.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020037
Roland Dreier225c7b12007-05-08 18:00:38 -070038#include <rdma/ib_cache.h>
39#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030040#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000041#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
43#include <linux/mlx4/qp.h>
44
45#include "mlx4_ib.h"
46#include "user.h"
47
48enum {
49 MLX4_IB_ACK_REQ_FREQ = 8,
50};
51
52enum {
53 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070054 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
55 MLX4_IB_LINK_TYPE_IB = 0,
56 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070057};
58
59enum {
60 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070061 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030062 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
63 * tag. (LRH would only use 8 bytes, so Ethernet is the
64 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070065 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030066 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080067 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070068};
69
Eli Cohenfa417f72010-10-24 21:08:52 -070070enum {
71 MLX4_IB_IBOE_ETHERTYPE = 0x8915
72};
73
Roland Dreier225c7b12007-05-08 18:00:38 -070074struct mlx4_ib_sqp {
75 struct mlx4_ib_qp qp;
76 int pkey_index;
77 u32 qkey;
78 u32 send_psn;
79 struct ib_ud_header ud_header;
80 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
81};
82
Jack Morgenstein83904132007-10-18 17:36:43 +020083enum {
Eli Cohen417608c2009-11-12 11:19:44 -080084 MLX4_IB_MIN_SQ_STRIDE = 6,
85 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020086};
87
Or Gerlitz3987a2d2012-01-17 13:39:07 +020088enum {
89 MLX4_RAW_QP_MTU = 7,
90 MLX4_RAW_QP_MSGMAX = 31,
91};
92
Moni Shoua297e0da2013-12-12 18:03:14 +020093#ifndef ETH_ALEN
94#define ETH_ALEN 6
95#endif
96static inline u64 mlx4_mac_to_u64(u8 *addr)
97{
98 u64 mac = 0;
99 int i;
100
101 for (i = 0; i < ETH_ALEN; i++) {
102 mac <<= 8;
103 mac |= addr[i];
104 }
105 return mac;
106}
107
Roland Dreier225c7b12007-05-08 18:00:38 -0700108static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300109 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
110 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
111 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
112 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
113 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
114 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
115 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
116 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
117 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
118 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
119 [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
120 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
121 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Shani Michaeli6ff63e12013-02-06 16:19:15 +0000122 [IB_WR_BIND_MW] = cpu_to_be32(MLX4_OPCODE_BIND_MW),
Roland Dreier225c7b12007-05-08 18:00:38 -0700123};
124
125static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
126{
127 return container_of(mqp, struct mlx4_ib_sqp, qp);
128}
129
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000130static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700131{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000132 if (!mlx4_is_master(dev->dev))
133 return 0;
134
Jack Morgenstein47605df2012-08-03 08:40:57 +0000135 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
136 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
137 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700138}
139
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000140static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
141{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000142 int proxy_sqp = 0;
143 int real_sqp = 0;
144 int i;
145 /* PPF or Native -- real SQP */
146 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
147 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
148 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
149 if (real_sqp)
150 return 1;
151 /* VF or PF -- proxy SQP */
152 if (mlx4_is_mfunc(dev->dev)) {
153 for (i = 0; i < dev->dev->caps.num_ports; i++) {
154 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i] ||
155 qp->mqp.qpn == dev->dev->caps.qp1_proxy[i]) {
156 proxy_sqp = 1;
157 break;
158 }
159 }
160 }
161 return proxy_sqp;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000162}
163
164/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700165static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
166{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000167 int proxy_qp0 = 0;
168 int real_qp0 = 0;
169 int i;
170 /* PPF or Native -- real QP0 */
171 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
172 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
173 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
174 if (real_qp0)
175 return 1;
176 /* VF or PF -- proxy QP0 */
177 if (mlx4_is_mfunc(dev->dev)) {
178 for (i = 0; i < dev->dev->caps.num_ports; i++) {
179 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i]) {
180 proxy_qp0 = 1;
181 break;
182 }
183 }
184 }
185 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700186}
187
188static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
189{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800190 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700191}
192
193static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
194{
195 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
196}
197
198static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
199{
200 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
201}
202
Roland Dreier0e6e7412007-06-18 08:13:48 -0700203/*
204 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200205 * first four bytes of every 64 byte chunk with
206 * 0x7FFFFFF | (invalid_ownership_value << 31).
207 *
208 * When the max work request size is less than or equal to the WQE
209 * basic block size, as an optimization, we can stamp all WQEs with
210 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700211 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200212static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700213{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700214 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700215 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200216 int s;
217 int ind;
218 void *buf;
219 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700220 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700221
Jack Morgensteinea54b102008-01-28 10:40:59 +0200222 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700223 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200224 for (i = 0; i < s; i += 64) {
225 ind = (i >> qp->sq.wqe_shift) + n;
226 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
227 cpu_to_be32(0xffffffff);
228 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
229 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
230 *wqe = stamp;
231 }
232 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700233 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
234 s = (ctrl->fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200235 for (i = 64; i < s; i += 64) {
236 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700237 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200238 }
239 }
240}
241
242static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
243{
244 struct mlx4_wqe_ctrl_seg *ctrl;
245 struct mlx4_wqe_inline_seg *inl;
246 void *wqe;
247 int s;
248
249 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
250 s = sizeof(struct mlx4_wqe_ctrl_seg);
251
252 if (qp->ibqp.qp_type == IB_QPT_UD) {
253 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
254 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
255 memset(dgram, 0, sizeof *dgram);
256 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
257 s += sizeof(struct mlx4_wqe_datagram_seg);
258 }
259
260 /* Pad the remainder of the WQE with an inline data segment. */
261 if (size > s) {
262 inl = wqe + s;
263 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
264 }
265 ctrl->srcrb_flags = 0;
266 ctrl->fence_size = size / 16;
267 /*
268 * Make sure descriptor is fully written before setting ownership bit
269 * (because HW can start executing as soon as we do).
270 */
271 wmb();
272
273 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
274 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
275
276 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
277}
278
279/* Post NOP WQE to prevent wrap-around in the middle of WR */
280static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
281{
282 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
283 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
284 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
285 ind += s;
286 }
287 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700288}
289
Roland Dreier225c7b12007-05-08 18:00:38 -0700290static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
291{
292 struct ib_event event;
293 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
294
295 if (type == MLX4_EVENT_TYPE_PATH_MIG)
296 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
297
298 if (ibqp->event_handler) {
299 event.device = ibqp->device;
300 event.element.qp = ibqp;
301 switch (type) {
302 case MLX4_EVENT_TYPE_PATH_MIG:
303 event.event = IB_EVENT_PATH_MIG;
304 break;
305 case MLX4_EVENT_TYPE_COMM_EST:
306 event.event = IB_EVENT_COMM_EST;
307 break;
308 case MLX4_EVENT_TYPE_SQ_DRAINED:
309 event.event = IB_EVENT_SQ_DRAINED;
310 break;
311 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
312 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
313 break;
314 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
315 event.event = IB_EVENT_QP_FATAL;
316 break;
317 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
318 event.event = IB_EVENT_PATH_MIG_ERR;
319 break;
320 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
321 event.event = IB_EVENT_QP_REQ_ERR;
322 break;
323 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
324 event.event = IB_EVENT_QP_ACCESS_ERR;
325 break;
326 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300327 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700328 "on QP %06x\n", type, qp->qpn);
329 return;
330 }
331
332 ibqp->event_handler(&event, ibqp->qp_context);
333 }
334}
335
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000336static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700337{
338 /*
339 * UD WQEs must have a datagram segment.
340 * RC and UC WQEs might have a remote address segment.
341 * MLX WQEs need two extra inline data segments (for the UD
342 * header and space for the ICRC).
343 */
344 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000345 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700346 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700347 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800348 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000349 case MLX4_IB_QPT_PROXY_SMI_OWNER:
350 case MLX4_IB_QPT_PROXY_SMI:
351 case MLX4_IB_QPT_PROXY_GSI:
352 return sizeof (struct mlx4_wqe_ctrl_seg) +
353 sizeof (struct mlx4_wqe_datagram_seg) + 64;
354 case MLX4_IB_QPT_TUN_SMI_OWNER:
355 case MLX4_IB_QPT_TUN_GSI:
356 return sizeof (struct mlx4_wqe_ctrl_seg) +
357 sizeof (struct mlx4_wqe_datagram_seg);
358
359 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700360 return sizeof (struct mlx4_wqe_ctrl_seg) +
361 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000362 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700363 return sizeof (struct mlx4_wqe_ctrl_seg) +
364 sizeof (struct mlx4_wqe_atomic_seg) +
365 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000366 case MLX4_IB_QPT_SMI:
367 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700368 return sizeof (struct mlx4_wqe_ctrl_seg) +
369 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700370 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
371 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700372 sizeof (struct mlx4_wqe_inline_seg),
373 sizeof (struct mlx4_wqe_data_seg)) +
374 ALIGN(4 +
375 sizeof (struct mlx4_wqe_inline_seg),
376 sizeof (struct mlx4_wqe_data_seg));
377 default:
378 return sizeof (struct mlx4_wqe_ctrl_seg);
379 }
380}
381
Eli Cohen24463042007-05-17 10:32:41 +0300382static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Sean Hefty0a1405d2011-06-02 11:32:15 -0700383 int is_user, int has_rq, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700384{
Eli Cohen24463042007-05-17 10:32:41 +0300385 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300386 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
387 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300388 return -EINVAL;
389
Sean Hefty0a1405d2011-06-02 11:32:15 -0700390 if (!has_rq) {
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700391 if (cap->max_recv_wr)
392 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300393
Roland Dreier0e6e7412007-06-18 08:13:48 -0700394 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700395 } else {
396 /* HW requires >= 1 RQ entry with >= 1 gather entry */
397 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
398 return -EINVAL;
399
Roland Dreier0e6e7412007-06-18 08:13:48 -0700400 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700401 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700402 qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
403 }
Eli Cohen24463042007-05-17 10:32:41 +0300404
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300405 /* leave userspace return values as they were, so as not to break ABI */
406 if (is_user) {
407 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
408 cap->max_recv_sge = qp->rq.max_gs;
409 } else {
410 cap->max_recv_wr = qp->rq.max_post =
411 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
412 cap->max_recv_sge = min(qp->rq.max_gs,
413 min(dev->dev->caps.max_sq_sg,
414 dev->dev->caps.max_rq_sg));
415 }
Eli Cohen24463042007-05-17 10:32:41 +0300416
417 return 0;
418}
419
420static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000421 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp)
Eli Cohen24463042007-05-17 10:32:41 +0300422{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200423 int s;
424
Eli Cohen24463042007-05-17 10:32:41 +0300425 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300426 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
427 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700428 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700429 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
430 return -EINVAL;
431
432 /*
433 * For MLX transport we need 2 extra S/G entries:
434 * one for the header and one for the checksum at the end
435 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000436 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
437 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700438 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
439 return -EINVAL;
440
Jack Morgensteinea54b102008-01-28 10:40:59 +0200441 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
442 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700443 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700444
Roland Dreiercd155c12008-05-20 14:00:02 -0700445 if (s > dev->dev->caps.max_sq_desc_sz)
446 return -EINVAL;
447
Roland Dreier0e6e7412007-06-18 08:13:48 -0700448 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200449 * Hermon supports shrinking WQEs, such that a single work
450 * request can include multiple units of 1 << wqe_shift. This
451 * way, work requests can differ in size, and do not have to
452 * be a power of 2 in size, saving memory and speeding up send
453 * WR posting. Unfortunately, if we do this then the
454 * wqe_index field in CQEs can't be used to look up the WR ID
455 * anymore, so we do this only if selective signaling is off.
456 *
457 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200458 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200459 * constant-sized WRs to make sure a WR is always fully within
460 * a single page-sized chunk.
461 *
462 * Finally, we use NOP work requests to pad the end of the
463 * work queue, to avoid wrap-around in the middle of WR. We
464 * set NEC bit to avoid getting completions with error for
465 * these NOP WRs, but since NEC is only supported starting
466 * with firmware 2.2.232, we use constant-sized WRs for older
467 * firmware.
468 *
469 * And, since MLX QPs only support SEND, we use constant-sized
470 * WRs in this case.
471 *
472 * We look for the smallest value of wqe_shift such that the
473 * resulting number of wqes does not exceed device
474 * capabilities.
475 *
476 * We set WQE size to at least 64 bytes, this way stamping
477 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700478 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200479 if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
480 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000481 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
482 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
483 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200484 qp->sq.wqe_shift = ilog2(64);
485 else
486 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
487
488 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200489 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
490
491 /*
492 * We need to leave 2 KB + 1 WR of headroom in the SQ to
493 * allow HW to prefetch.
494 */
495 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
496 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
497 qp->sq_max_wqes_per_wr +
498 qp->sq_spare_wqes);
499
500 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
501 break;
502
503 if (qp->sq_max_wqes_per_wr <= 1)
504 return -EINVAL;
505
506 ++qp->sq.wqe_shift;
507 }
508
Roland Dreiercd155c12008-05-20 14:00:02 -0700509 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
510 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700511 send_wqe_overhead(type, qp->flags)) /
512 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700513
514 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
515 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700516 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
517 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700518 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700519 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700520 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700521 qp->sq.offset = 0;
522 }
523
Jack Morgensteinea54b102008-01-28 10:40:59 +0200524 cap->max_send_wr = qp->sq.max_post =
525 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700526 cap->max_send_sge = min(qp->sq.max_gs,
527 min(dev->dev->caps.max_sq_sg,
528 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700529 /* We don't support inline sends for kernel QPs (yet) */
530 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700531
532 return 0;
533}
534
Jack Morgenstein83904132007-10-18 17:36:43 +0200535static int set_user_sq_size(struct mlx4_ib_dev *dev,
536 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300537 struct mlx4_ib_create_qp *ucmd)
538{
Jack Morgenstein83904132007-10-18 17:36:43 +0200539 /* Sanity check SQ size before proceeding */
540 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
541 ucmd->log_sq_stride >
542 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
543 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
544 return -EINVAL;
545
Roland Dreier0e6e7412007-06-18 08:13:48 -0700546 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300547 qp->sq.wqe_shift = ucmd->log_sq_stride;
548
Roland Dreier0e6e7412007-06-18 08:13:48 -0700549 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
550 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300551
552 return 0;
553}
554
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000555static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
556{
557 int i;
558
559 qp->sqp_proxy_rcv =
560 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
561 GFP_KERNEL);
562 if (!qp->sqp_proxy_rcv)
563 return -ENOMEM;
564 for (i = 0; i < qp->rq.wqe_cnt; i++) {
565 qp->sqp_proxy_rcv[i].addr =
566 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
567 GFP_KERNEL);
568 if (!qp->sqp_proxy_rcv[i].addr)
569 goto err;
570 qp->sqp_proxy_rcv[i].map =
571 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
572 sizeof (struct mlx4_ib_proxy_sqp_hdr),
573 DMA_FROM_DEVICE);
574 }
575 return 0;
576
577err:
578 while (i > 0) {
579 --i;
580 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
581 sizeof (struct mlx4_ib_proxy_sqp_hdr),
582 DMA_FROM_DEVICE);
583 kfree(qp->sqp_proxy_rcv[i].addr);
584 }
585 kfree(qp->sqp_proxy_rcv);
586 qp->sqp_proxy_rcv = NULL;
587 return -ENOMEM;
588}
589
590static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
591{
592 int i;
593
594 for (i = 0; i < qp->rq.wqe_cnt; i++) {
595 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
596 sizeof (struct mlx4_ib_proxy_sqp_hdr),
597 DMA_FROM_DEVICE);
598 kfree(qp->sqp_proxy_rcv[i].addr);
599 }
600 kfree(qp->sqp_proxy_rcv);
601}
602
Sean Hefty0a1405d2011-06-02 11:32:15 -0700603static int qp_has_rq(struct ib_qp_init_attr *attr)
604{
605 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
606 return 0;
607
608 return !attr->srq;
609}
610
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300611static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
612{
613 int i;
614 for (i = 0; i < dev->caps.num_ports; i++) {
615 if (qpn == dev->caps.qp0_proxy[i])
616 return !!dev->caps.qp0_qkey[i];
617 }
618 return 0;
619}
620
Roland Dreier225c7b12007-05-08 18:00:38 -0700621static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
622 struct ib_qp_init_attr *init_attr,
Jiri Kosina40f22872014-05-11 15:15:12 +0300623 struct ib_udata *udata, int sqpn, struct mlx4_ib_qp **caller_qp,
624 gfp_t gfp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700625{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700626 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700627 int err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000628 struct mlx4_ib_sqp *sqp;
629 struct mlx4_ib_qp *qp;
630 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
631
632 /* When tunneling special qps, we use a plain UD qp */
633 if (sqpn) {
634 if (mlx4_is_mfunc(dev->dev) &&
635 (!mlx4_is_master(dev->dev) ||
636 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
637 if (init_attr->qp_type == IB_QPT_GSI)
638 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300639 else {
640 if (mlx4_is_master(dev->dev) ||
641 qp0_enabled_vf(dev->dev, sqpn))
642 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
643 else
644 qp_type = MLX4_IB_QPT_PROXY_SMI;
645 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000646 }
647 qpn = sqpn;
648 /* add extra sg entry for tunneling */
649 init_attr->cap.max_recv_sge++;
650 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
651 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
652 container_of(init_attr,
653 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
654 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
655 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
656 !mlx4_is_master(dev->dev))
657 return -EINVAL;
658 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
659 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300660 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
661 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
662 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000663 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
664 else
665 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000666 /* we are definitely in the PPF here, since we are creating
667 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
668 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
669 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000670 sqpn = qpn;
671 }
672
673 if (!*caller_qp) {
674 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
675 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
676 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jiri Kosina6fcd8d02014-06-09 16:36:33 +0200677 sqp = kzalloc(sizeof (struct mlx4_ib_sqp), gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000678 if (!sqp)
679 return -ENOMEM;
680 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200681 qp->pri.vid = 0xFFFF;
682 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000683 } else {
Jiri Kosina6fcd8d02014-06-09 16:36:33 +0200684 qp = kzalloc(sizeof (struct mlx4_ib_qp), gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000685 if (!qp)
686 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200687 qp->pri.vid = 0xFFFF;
688 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000689 }
690 } else
691 qp = *caller_qp;
692
693 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -0700694
695 mutex_init(&qp->mutex);
696 spin_lock_init(&qp->sq.lock);
697 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -0700698 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000699 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -0700700
701 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200702 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
703 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700704
Sean Hefty0a1405d2011-06-02 11:32:15 -0700705 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, qp_has_rq(init_attr), qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700706 if (err)
707 goto err;
708
709 if (pd->uobject) {
710 struct mlx4_ib_create_qp ucmd;
711
712 if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
713 err = -EFAULT;
714 goto err;
715 }
716
Roland Dreier0e6e7412007-06-18 08:13:48 -0700717 qp->sq_no_prefetch = ucmd.sq_no_prefetch;
718
Jack Morgenstein83904132007-10-18 17:36:43 +0200719 err = set_user_sq_size(dev, qp, &ucmd);
Eli Cohen24463042007-05-17 10:32:41 +0300720 if (err)
721 goto err;
722
Roland Dreier225c7b12007-05-08 18:00:38 -0700723 qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
Arthur Kepnercb9fbc52008-04-29 01:00:34 -0700724 qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700725 if (IS_ERR(qp->umem)) {
726 err = PTR_ERR(qp->umem);
727 goto err;
728 }
729
730 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
731 ilog2(qp->umem->page_size), &qp->mtt);
732 if (err)
733 goto err_buf;
734
735 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
736 if (err)
737 goto err_mtt;
738
Sean Hefty0a1405d2011-06-02 11:32:15 -0700739 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -0700740 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
741 ucmd.db_addr, &qp->db);
742 if (err)
743 goto err_mtt;
744 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700745 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700746 qp->sq_no_prefetch = 0;
747
Ron Livne521e5752008-07-14 23:48:48 -0700748 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
749 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
750
Eli Cohenb832be12008-04-16 21:09:27 -0700751 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
752 qp->flags |= MLX4_IB_QP_LSO;
753
Matan Barakc1c98502013-11-07 15:25:17 +0200754 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
755 if (dev->steering_support ==
756 MLX4_STEERING_MODE_DEVICE_MANAGED)
757 qp->flags |= MLX4_IB_QP_NETIF;
758 else
759 goto err;
760 }
761
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000762 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type, qp);
Eli Cohen24463042007-05-17 10:32:41 +0300763 if (err)
764 goto err;
765
Sean Hefty0a1405d2011-06-02 11:32:15 -0700766 if (qp_has_rq(init_attr)) {
Jiri Kosina40f22872014-05-11 15:15:12 +0300767 err = mlx4_db_alloc(dev->dev, &qp->db, 0, gfp);
Roland Dreier02d89b82007-05-23 15:16:08 -0700768 if (err)
769 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700770
Roland Dreier02d89b82007-05-23 15:16:08 -0700771 *qp->db.db = 0;
772 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700773
Jiri Kosina40f22872014-05-11 15:15:12 +0300774 if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf, gfp)) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700775 err = -ENOMEM;
776 goto err_db;
777 }
778
779 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
780 &qp->mtt);
781 if (err)
782 goto err_buf;
783
Jiri Kosina40f22872014-05-11 15:15:12 +0300784 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700785 if (err)
786 goto err_mtt;
787
Jiri Kosina40f22872014-05-11 15:15:12 +0300788 qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), gfp);
789 qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700790 if (!qp->sq.wrid || !qp->rq.wrid) {
791 err = -ENOMEM;
792 goto err_wrid;
793 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700794 }
795
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700796 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000797 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
798 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
799 if (alloc_proxy_bufs(pd->device, qp)) {
800 err = -ENOMEM;
801 goto err_wrid;
802 }
803 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700804 } else {
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200805 /* Raw packet QPNs must be aligned to 8 bits. If not, the WQE
806 * BlueFlame setup flow wrongly causes VLAN insertion. */
807 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
808 err = mlx4_qp_reserve_range(dev->dev, 1, 1 << 8, &qpn);
809 else
Matan Barakc1c98502013-11-07 15:25:17 +0200810 if (qp->flags & MLX4_IB_QP_NETIF)
811 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
812 else
813 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
814 &qpn);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700815 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000816 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700817 }
818
Jiri Kosina40f22872014-05-11 15:15:12 +0300819 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700820 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700821 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700822
Sean Hefty0a1405d2011-06-02 11:32:15 -0700823 if (init_attr->qp_type == IB_QPT_XRC_TGT)
824 qp->mqp.qpn |= (1 << 23);
825
Roland Dreier225c7b12007-05-08 18:00:38 -0700826 /*
827 * Hardware wants QPN written in big-endian order (after
828 * shifting) for send doorbell. Precompute this value to save
829 * a little bit when posting sends.
830 */
831 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
832
Roland Dreier225c7b12007-05-08 18:00:38 -0700833 qp->mqp.event = mlx4_ib_qp_event;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000834 if (!*caller_qp)
835 *caller_qp = qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700836 return 0;
837
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700838err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +0200839 if (!sqpn) {
840 if (qp->flags & MLX4_IB_QP_NETIF)
841 mlx4_ib_steer_qp_free(dev, qpn, 1);
842 else
843 mlx4_qp_release_range(dev->dev, qpn, 1);
844 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000845err_proxy:
846 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
847 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700848err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -0700849 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700850 if (qp_has_rq(init_attr))
851 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -0700852 } else {
Roland Dreier225c7b12007-05-08 18:00:38 -0700853 kfree(qp->sq.wrid);
854 kfree(qp->rq.wrid);
855 }
856
857err_mtt:
858 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
859
860err_buf:
861 if (pd->uobject)
862 ib_umem_release(qp->umem);
863 else
864 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
865
866err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -0700867 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700868 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700869
870err:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000871 if (!*caller_qp)
872 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700873 return err;
874}
875
876static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
877{
878 switch (state) {
879 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
880 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
881 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
882 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
883 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
884 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
885 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
886 default: return -1;
887 }
888}
889
890static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700891 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700892{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700893 if (send_cq == recv_cq) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700894 spin_lock_irq(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700895 __acquire(&recv_cq->lock);
896 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700897 spin_lock_irq(&send_cq->lock);
898 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
899 } else {
900 spin_lock_irq(&recv_cq->lock);
901 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
902 }
903}
904
905static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700906 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700907{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700908 if (send_cq == recv_cq) {
909 __release(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700910 spin_unlock_irq(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700911 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700912 spin_unlock(&recv_cq->lock);
913 spin_unlock_irq(&send_cq->lock);
914 } else {
915 spin_unlock(&send_cq->lock);
916 spin_unlock_irq(&recv_cq->lock);
917 }
918}
919
Eli Cohenfa417f72010-10-24 21:08:52 -0700920static void del_gid_entries(struct mlx4_ib_qp *qp)
921{
922 struct mlx4_ib_gid_entry *ge, *tmp;
923
924 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
925 list_del(&ge->list);
926 kfree(ge);
927 }
928}
929
Sean Hefty0a1405d2011-06-02 11:32:15 -0700930static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
931{
932 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
933 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
934 else
935 return to_mpd(qp->ibqp.pd);
936}
937
938static void get_cqs(struct mlx4_ib_qp *qp,
939 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
940{
941 switch (qp->ibqp.qp_type) {
942 case IB_QPT_XRC_TGT:
943 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
944 *recv_cq = *send_cq;
945 break;
946 case IB_QPT_XRC_INI:
947 *send_cq = to_mcq(qp->ibqp.send_cq);
948 *recv_cq = *send_cq;
949 break;
950 default:
951 *send_cq = to_mcq(qp->ibqp.send_cq);
952 *recv_cq = to_mcq(qp->ibqp.recv_cq);
953 break;
954 }
955}
956
Roland Dreier225c7b12007-05-08 18:00:38 -0700957static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
958 int is_user)
959{
960 struct mlx4_ib_cq *send_cq, *recv_cq;
961
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200962 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700963 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
964 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300965 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700966 qp->mqp.qpn);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200967 if (qp->pri.smac) {
968 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
969 qp->pri.smac = 0;
970 }
971 if (qp->alt.smac) {
972 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
973 qp->alt.smac = 0;
974 }
975 if (qp->pri.vid < 0x1000) {
976 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
977 qp->pri.vid = 0xFFFF;
978 qp->pri.candidate_vid = 0xFFFF;
979 qp->pri.update_vid = 0;
980 }
981 if (qp->alt.vid < 0x1000) {
982 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
983 qp->alt.vid = 0xFFFF;
984 qp->alt.candidate_vid = 0xFFFF;
985 qp->alt.update_vid = 0;
986 }
987 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700988
Sean Hefty0a1405d2011-06-02 11:32:15 -0700989 get_cqs(qp, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700990
991 mlx4_ib_lock_cqs(send_cq, recv_cq);
992
993 if (!is_user) {
994 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
995 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
996 if (send_cq != recv_cq)
997 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
998 }
999
1000 mlx4_qp_remove(dev->dev, &qp->mqp);
1001
1002 mlx4_ib_unlock_cqs(send_cq, recv_cq);
1003
1004 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001005
Matan Barakc1c98502013-11-07 15:25:17 +02001006 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1007 if (qp->flags & MLX4_IB_QP_NETIF)
1008 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
1009 else
1010 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1011 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001012
Roland Dreier225c7b12007-05-08 18:00:38 -07001013 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1014
1015 if (is_user) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001016 if (qp->rq.wqe_cnt)
Roland Dreier02d89b82007-05-23 15:16:08 -07001017 mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
1018 &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001019 ib_umem_release(qp->umem);
1020 } else {
1021 kfree(qp->sq.wrid);
1022 kfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001023 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1024 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1025 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001026 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001027 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001028 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001029 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001030
1031 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001032}
1033
Jack Morgenstein47605df2012-08-03 08:40:57 +00001034static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1035{
1036 /* Native or PPF */
1037 if (!mlx4_is_mfunc(dev->dev) ||
1038 (mlx4_is_master(dev->dev) &&
1039 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1040 return dev->dev->phys_caps.base_sqpn +
1041 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1042 attr->port_num - 1;
1043 }
1044 /* PF or VF -- creating proxies */
1045 if (attr->qp_type == IB_QPT_SMI)
1046 return dev->dev->caps.qp0_proxy[attr->port_num - 1];
1047 else
1048 return dev->dev->caps.qp1_proxy[attr->port_num - 1];
1049}
1050
Roland Dreier225c7b12007-05-08 18:00:38 -07001051struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1052 struct ib_qp_init_attr *init_attr,
1053 struct ib_udata *udata)
1054{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001055 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001056 int err;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001057 u16 xrcdn = 0;
Jiri Kosina40f22872014-05-11 15:15:12 +03001058 gfp_t gfp;
Roland Dreier225c7b12007-05-08 18:00:38 -07001059
Jiri Kosina40f22872014-05-11 15:15:12 +03001060 gfp = (init_attr->create_flags & MLX4_IB_QP_CREATE_USE_GFP_NOIO) ?
1061 GFP_NOIO : GFP_KERNEL;
Ron Livne521e5752008-07-14 23:48:48 -07001062 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001063 * We only support LSO, vendor flag1, and multicast loopback blocking,
1064 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001065 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001066 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1067 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001068 MLX4_IB_SRIOV_TUNNEL_QP |
1069 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001070 MLX4_IB_QP_NETIF |
1071 MLX4_IB_QP_CREATE_USE_GFP_NOIO))
Eli Cohenb832be12008-04-16 21:09:27 -07001072 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001073
Matan Barakc1c98502013-11-07 15:25:17 +02001074 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1075 if (init_attr->qp_type != IB_QPT_UD)
1076 return ERR_PTR(-EINVAL);
1077 }
1078
Ron Livne521e5752008-07-14 23:48:48 -07001079 if (init_attr->create_flags &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001080 (udata ||
Jiri Kosina40f22872014-05-11 15:15:12 +03001081 ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP | MLX4_IB_QP_CREATE_USE_GFP_NOIO)) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001082 init_attr->qp_type != IB_QPT_UD) ||
1083 ((init_attr->create_flags & MLX4_IB_SRIOV_SQP) &&
1084 init_attr->qp_type > IB_QPT_GSI)))
Eli Cohenb846f252008-04-16 21:09:27 -07001085 return ERR_PTR(-EINVAL);
1086
Roland Dreier225c7b12007-05-08 18:00:38 -07001087 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001088 case IB_QPT_XRC_TGT:
1089 pd = to_mxrcd(init_attr->xrcd)->pd;
1090 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1091 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1092 /* fall through */
1093 case IB_QPT_XRC_INI:
1094 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1095 return ERR_PTR(-ENOSYS);
1096 init_attr->recv_cq = init_attr->send_cq;
1097 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001098 case IB_QPT_RC:
1099 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001100 case IB_QPT_RAW_PACKET:
Jiri Kosina40f22872014-05-11 15:15:12 +03001101 qp = kzalloc(sizeof *qp, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001102 if (!qp)
1103 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001104 qp->pri.vid = 0xFFFF;
1105 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001106 /* fall through */
1107 case IB_QPT_UD:
1108 {
1109 err = create_qp_common(to_mdev(pd->device), pd, init_attr,
Jiri Kosina40f22872014-05-11 15:15:12 +03001110 udata, 0, &qp, gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001111 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001112 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001113
1114 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001115 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001116
1117 break;
1118 }
1119 case IB_QPT_SMI:
1120 case IB_QPT_GSI:
1121 {
1122 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001123 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001124 return ERR_PTR(-EINVAL);
1125
Sean Hefty0a1405d2011-06-02 11:32:15 -07001126 err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
Jack Morgenstein47605df2012-08-03 08:40:57 +00001127 get_sqp_num(to_mdev(pd->device), init_attr),
Jiri Kosina40f22872014-05-11 15:15:12 +03001128 &qp, gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001129 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001130 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001131
1132 qp->port = init_attr->port_num;
1133 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
1134
1135 break;
1136 }
1137 default:
1138 /* Don't support raw QPs */
1139 return ERR_PTR(-EINVAL);
1140 }
1141
1142 return &qp->ibqp;
1143}
1144
1145int mlx4_ib_destroy_qp(struct ib_qp *qp)
1146{
1147 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1148 struct mlx4_ib_qp *mqp = to_mqp(qp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001149 struct mlx4_ib_pd *pd;
Roland Dreier225c7b12007-05-08 18:00:38 -07001150
1151 if (is_qp0(dev, mqp))
1152 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1153
Sean Hefty0a1405d2011-06-02 11:32:15 -07001154 pd = get_pd(mqp);
1155 destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
Roland Dreier225c7b12007-05-08 18:00:38 -07001156
1157 if (is_sqp(dev, mqp))
1158 kfree(to_msqp(mqp));
1159 else
1160 kfree(mqp);
1161
1162 return 0;
1163}
1164
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001165static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001166{
1167 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001168 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1169 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1170 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1171 case MLX4_IB_QPT_XRC_INI:
1172 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1173 case MLX4_IB_QPT_SMI:
1174 case MLX4_IB_QPT_GSI:
1175 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1176
1177 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1178 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1179 MLX4_QP_ST_MLX : -1);
1180 case MLX4_IB_QPT_PROXY_SMI:
1181 case MLX4_IB_QPT_TUN_SMI:
1182 case MLX4_IB_QPT_PROXY_GSI:
1183 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1184 MLX4_QP_ST_UD : -1);
1185 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001186 }
1187}
1188
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001189static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001190 int attr_mask)
1191{
1192 u8 dest_rd_atomic;
1193 u32 access_flags;
1194 u32 hw_access_flags = 0;
1195
1196 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1197 dest_rd_atomic = attr->max_dest_rd_atomic;
1198 else
1199 dest_rd_atomic = qp->resp_depth;
1200
1201 if (attr_mask & IB_QP_ACCESS_FLAGS)
1202 access_flags = attr->qp_access_flags;
1203 else
1204 access_flags = qp->atomic_rd_en;
1205
1206 if (!dest_rd_atomic)
1207 access_flags &= IB_ACCESS_REMOTE_WRITE;
1208
1209 if (access_flags & IB_ACCESS_REMOTE_READ)
1210 hw_access_flags |= MLX4_QP_BIT_RRE;
1211 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1212 hw_access_flags |= MLX4_QP_BIT_RAE;
1213 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1214 hw_access_flags |= MLX4_QP_BIT_RWE;
1215
1216 return cpu_to_be32(hw_access_flags);
1217}
1218
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001219static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001220 int attr_mask)
1221{
1222 if (attr_mask & IB_QP_PKEY_INDEX)
1223 sqp->pkey_index = attr->pkey_index;
1224 if (attr_mask & IB_QP_QKEY)
1225 sqp->qkey = attr->qkey;
1226 if (attr_mask & IB_QP_SQ_PSN)
1227 sqp->send_psn = attr->sq_psn;
1228}
1229
1230static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1231{
1232 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1233}
1234
Moni Shoua297e0da2013-12-12 18:03:14 +02001235static int _mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
1236 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001237 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001238{
Eli Cohenfa417f72010-10-24 21:08:52 -07001239 int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
1240 IB_LINK_LAYER_ETHERNET;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001241 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001242 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001243 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001244
Eli Cohenfa417f72010-10-24 21:08:52 -07001245
Roland Dreier225c7b12007-05-08 18:00:38 -07001246 path->grh_mylmc = ah->src_path_bits & 0x7f;
1247 path->rlid = cpu_to_be16(ah->dlid);
1248 if (ah->static_rate) {
1249 path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
1250 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1251 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1252 --path->static_rate;
1253 } else
1254 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001255
1256 if (ah->ah_flags & IB_AH_GRH) {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001257 if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001258 pr_err("sgid_index (%u) too large. max is %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001259 ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001260 return -1;
1261 }
1262
1263 path->grh_mylmc |= 1 << 7;
1264 path->mgid_index = ah->grh.sgid_index;
1265 path->hop_limit = ah->grh.hop_limit;
1266 path->tclass_flowlabel =
1267 cpu_to_be32((ah->grh.traffic_class << 20) |
1268 (ah->grh.flow_label));
1269 memcpy(path->rgid, ah->grh.dgid.raw, 16);
1270 }
1271
Eli Cohenfa417f72010-10-24 21:08:52 -07001272 if (is_eth) {
1273 if (!(ah->ah_flags & IB_AH_GRH))
1274 return -1;
1275
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001276 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1277 ((port - 1) << 6) | ((ah->sl & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001278
1279 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001280 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001281 if (smac_info->vid < 0x1000) {
1282 /* both valid vlan ids */
1283 if (smac_info->vid != vlan_tag) {
1284 /* different VIDs. unreg old and reg new */
1285 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1286 if (err)
1287 return err;
1288 smac_info->candidate_vid = vlan_tag;
1289 smac_info->candidate_vlan_index = vidx;
1290 smac_info->candidate_vlan_port = port;
1291 smac_info->update_vid = 1;
1292 path->vlan_index = vidx;
1293 } else {
1294 path->vlan_index = smac_info->vlan_index;
1295 }
1296 } else {
1297 /* no current vlan tag in qp */
1298 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1299 if (err)
1300 return err;
1301 smac_info->candidate_vid = vlan_tag;
1302 smac_info->candidate_vlan_index = vidx;
1303 smac_info->candidate_vlan_port = port;
1304 smac_info->update_vid = 1;
1305 path->vlan_index = vidx;
1306 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001307 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001308 path->fl = 1 << 6;
1309 } else {
1310 /* have current vlan tag. unregister it at modify-qp success */
1311 if (smac_info->vid < 0x1000) {
1312 smac_info->candidate_vid = 0xFFFF;
1313 smac_info->update_vid = 1;
1314 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001315 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001316
1317 /* get smac_index for RoCE use.
1318 * If no smac was yet assigned, register one.
1319 * If one was already assigned, but the new mac differs,
1320 * unregister the old one and register the new one.
1321 */
1322 if (!smac_info->smac || smac_info->smac != smac) {
1323 /* register candidate now, unreg if needed, after success */
1324 smac_index = mlx4_register_mac(dev->dev, port, smac);
1325 if (smac_index >= 0) {
1326 smac_info->candidate_smac_index = smac_index;
1327 smac_info->candidate_smac = smac;
1328 smac_info->candidate_smac_port = port;
1329 } else {
1330 return -EINVAL;
1331 }
1332 } else {
1333 smac_index = smac_info->smac_index;
1334 }
1335
1336 memcpy(path->dmac, ah->dmac, 6);
1337 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1338 /* put MAC table smac index for IBoE */
1339 path->grh_mylmc = (u8) (smac_index) | 0x80;
1340 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001341 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1342 ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001343 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001344
Roland Dreier225c7b12007-05-08 18:00:38 -07001345 return 0;
1346}
1347
Moni Shoua297e0da2013-12-12 18:03:14 +02001348static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1349 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001350 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001351 struct mlx4_qp_path *path, u8 port)
1352{
1353 return _mlx4_set_path(dev, &qp->ah_attr,
1354 mlx4_mac_to_u64((u8 *)qp->smac),
1355 (qp_attr_mask & IB_QP_VID) ? qp->vlan_id : 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001356 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001357}
1358
1359static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1360 const struct ib_qp_attr *qp,
1361 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001362 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001363 struct mlx4_qp_path *path, u8 port)
1364{
1365 return _mlx4_set_path(dev, &qp->alt_ah_attr,
1366 mlx4_mac_to_u64((u8 *)qp->alt_smac),
1367 (qp_attr_mask & IB_QP_ALT_VID) ?
1368 qp->alt_vlan_id : 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001369 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001370}
1371
Eli Cohenfa417f72010-10-24 21:08:52 -07001372static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1373{
1374 struct mlx4_ib_gid_entry *ge, *tmp;
1375
1376 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1377 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1378 ge->added = 1;
1379 ge->port = qp->port;
1380 }
1381 }
1382}
1383
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001384static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp, u8 *smac,
1385 struct mlx4_qp_context *context)
1386{
1387 struct net_device *ndev;
1388 u64 u64_mac;
1389 int smac_index;
1390
1391
1392 ndev = dev->iboe.netdevs[qp->port - 1];
1393 if (ndev) {
1394 smac = ndev->dev_addr;
1395 u64_mac = mlx4_mac_to_u64(smac);
1396 } else {
1397 u64_mac = dev->dev->caps.def_mac[qp->port];
1398 }
1399
1400 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
1401 if (!qp->pri.smac) {
1402 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1403 if (smac_index >= 0) {
1404 qp->pri.candidate_smac_index = smac_index;
1405 qp->pri.candidate_smac = u64_mac;
1406 qp->pri.candidate_smac_port = qp->port;
1407 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1408 } else {
1409 return -ENOENT;
1410 }
1411 }
1412 return 0;
1413}
1414
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001415static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
1416 const struct ib_qp_attr *attr, int attr_mask,
1417 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07001418{
1419 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1420 struct mlx4_ib_qp *qp = to_mqp(ibqp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001421 struct mlx4_ib_pd *pd;
1422 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07001423 struct mlx4_qp_context *context;
1424 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001425 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02001426 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001427 int err = -EINVAL;
1428
1429 context = kzalloc(sizeof *context, GFP_KERNEL);
1430 if (!context)
1431 return -ENOMEM;
1432
Roland Dreier225c7b12007-05-08 18:00:38 -07001433 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001434 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07001435
1436 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
1437 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1438 else {
1439 optpar |= MLX4_QP_OPTPAR_PM_STATE;
1440 switch (attr->path_mig_state) {
1441 case IB_MIG_MIGRATED:
1442 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1443 break;
1444 case IB_MIG_REARM:
1445 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
1446 break;
1447 case IB_MIG_ARMED:
1448 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
1449 break;
1450 }
1451 }
1452
Eli Cohenb832be12008-04-16 21:09:27 -07001453 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07001454 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001455 else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1456 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Eli Cohenb832be12008-04-16 21:09:27 -07001457 else if (ibqp->qp_type == IB_QPT_UD) {
1458 if (qp->flags & MLX4_IB_QP_LSO)
1459 context->mtu_msgmax = (IB_MTU_4096 << 5) |
1460 ilog2(dev->dev->caps.max_gso_sz);
1461 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07001462 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07001463 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001464 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001465 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001466 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04001467 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001468 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07001469 context->mtu_msgmax = (attr->path_mtu << 5) |
1470 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001471 }
1472
Roland Dreier0e6e7412007-06-18 08:13:48 -07001473 if (qp->rq.wqe_cnt)
1474 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001475 context->rq_size_stride |= qp->rq.wqe_shift - 4;
1476
Roland Dreier0e6e7412007-06-18 08:13:48 -07001477 if (qp->sq.wqe_cnt)
1478 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001479 context->sq_size_stride |= qp->sq.wqe_shift - 4;
1480
Sean Hefty0a1405d2011-06-02 11:32:15 -07001481 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07001482 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001483 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Dotan Barak02d7ef62013-04-21 15:10:00 +00001484 if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1485 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001486 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07001487
Roland Dreier225c7b12007-05-08 18:00:38 -07001488 if (qp->ibqp.uobject)
1489 context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
1490 else
1491 context->usr_page = cpu_to_be32(dev->priv_uar.index);
1492
1493 if (attr_mask & IB_QP_DEST_QPN)
1494 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
1495
1496 if (attr_mask & IB_QP_PORT) {
1497 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
1498 !(attr_mask & IB_QP_AV)) {
1499 mlx4_set_sched(&context->pri_path, attr->port_num);
1500 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
1501 }
1502 }
1503
Or Gerlitzcfcde112011-06-15 14:49:57 +00001504 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
1505 if (dev->counters[qp->port - 1] != -1) {
1506 context->pri_path.counter_index =
1507 dev->counters[qp->port - 1];
1508 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
1509 } else
1510 context->pri_path.counter_index = 0xff;
Matan Barakc1c98502013-11-07 15:25:17 +02001511
1512 if (qp->flags & MLX4_IB_QP_NETIF) {
1513 mlx4_ib_steer_qp_reg(dev, qp, 1);
1514 steer_qp = 1;
1515 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001516 }
1517
Roland Dreier225c7b12007-05-08 18:00:38 -07001518 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001519 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1520 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07001521 context->pri_path.pkey_index = attr->pkey_index;
1522 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
1523 }
1524
Roland Dreier225c7b12007-05-08 18:00:38 -07001525 if (attr_mask & IB_QP_AV) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001526 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001527 attr_mask & IB_QP_PORT ?
1528 attr->port_num : qp->port))
Roland Dreier225c7b12007-05-08 18:00:38 -07001529 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001530
1531 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
1532 MLX4_QP_OPTPAR_SCHED_QUEUE);
1533 }
1534
1535 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07001536 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001537 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
1538 }
1539
1540 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001541 if (attr->alt_port_num == 0 ||
1542 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04001543 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001544
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001545 if (attr->alt_pkey_index >=
1546 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04001547 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001548
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001549 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
1550 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02001551 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04001552 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001553
1554 context->alt_path.pkey_index = attr->alt_pkey_index;
1555 context->alt_path.ackto = attr->alt_timeout << 3;
1556 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
1557 }
1558
Sean Hefty0a1405d2011-06-02 11:32:15 -07001559 pd = get_pd(qp);
1560 get_cqs(qp, &send_cq, &recv_cq);
1561 context->pd = cpu_to_be32(pd->pdn);
1562 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
1563 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
1564 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001565
Roland Dreier95d04f02008-07-23 08:12:26 -07001566 /* Set "fast registration enabled" for all kernel QPs */
1567 if (!qp->ibqp.uobject)
1568 context->params1 |= cpu_to_be32(1 << 11);
1569
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001570 if (attr_mask & IB_QP_RNR_RETRY) {
1571 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
1572 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
1573 }
1574
Roland Dreier225c7b12007-05-08 18:00:38 -07001575 if (attr_mask & IB_QP_RETRY_CNT) {
1576 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
1577 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
1578 }
1579
1580 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1581 if (attr->max_rd_atomic)
1582 context->params1 |=
1583 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
1584 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
1585 }
1586
1587 if (attr_mask & IB_QP_SQ_PSN)
1588 context->next_send_psn = cpu_to_be32(attr->sq_psn);
1589
Roland Dreier225c7b12007-05-08 18:00:38 -07001590 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1591 if (attr->max_dest_rd_atomic)
1592 context->params2 |=
1593 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
1594 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
1595 }
1596
1597 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
1598 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
1599 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
1600 }
1601
1602 if (ibqp->srq)
1603 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
1604
1605 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1606 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
1607 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
1608 }
1609 if (attr_mask & IB_QP_RQ_PSN)
1610 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
1611
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001612 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07001613 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001614 if (qp->mlx4_ib_qp_type &
1615 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
1616 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
1617 else {
1618 if (mlx4_is_mfunc(dev->dev) &&
1619 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
1620 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
1621 MLX4_RESERVED_QKEY_BASE) {
1622 pr_err("Cannot use reserved QKEY"
1623 " 0x%x (range 0xffff0000..0xffffffff"
1624 " is reserved)\n", attr->qkey);
1625 err = -EINVAL;
1626 goto out;
1627 }
1628 context->qkey = cpu_to_be32(attr->qkey);
1629 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001630 optpar |= MLX4_QP_OPTPAR_Q_KEY;
1631 }
1632
1633 if (ibqp->srq)
1634 context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
1635
Sean Hefty0a1405d2011-06-02 11:32:15 -07001636 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07001637 context->db_rec_addr = cpu_to_be64(qp->db.dma);
1638
1639 if (cur_state == IB_QPS_INIT &&
1640 new_state == IB_QPS_RTR &&
1641 (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001642 ibqp->qp_type == IB_QPT_UD ||
1643 ibqp->qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001644 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001645 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
1646 qp->mlx4_ib_qp_type &
1647 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001648 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001649 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
1650 context->pri_path.fl = 0x80;
1651 } else {
1652 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1653 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07001654 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001655 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001656 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1657 IB_LINK_LAYER_ETHERNET) {
1658 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
1659 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
1660 context->pri_path.feup = 1 << 7; /* don't fsm */
1661 /* handle smac_index */
1662 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
1663 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
1664 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
1665 err = handle_eth_ud_smac_index(dev, qp, (u8 *)attr->smac, context);
1666 if (err)
1667 return -EINVAL;
1668 }
1669 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001670 }
1671
Eli Cohen3528f692013-04-21 15:10:01 +00001672 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET)
1673 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
1674 MLX4_IB_LINK_TYPE_ETH;
1675
Moni Shoua297e0da2013-12-12 18:03:14 +02001676 if (ibqp->qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
1677 int is_eth = rdma_port_get_link_layer(
1678 &dev->ib_dev, qp->port) ==
1679 IB_LINK_LAYER_ETHERNET;
1680 if (is_eth) {
1681 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
1682 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
1683 }
1684 }
1685
1686
Roland Dreier225c7b12007-05-08 18:00:38 -07001687 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
1688 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
1689 sqd_event = 1;
1690 else
1691 sqd_event = 0;
1692
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001693 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
1694 context->rlkey |= (1 << 4);
1695
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001696 /*
1697 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07001698 * ownership bits of the send queue are set and the SQ
1699 * headroom is stamped so that the hardware doesn't start
1700 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001701 */
1702 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
1703 struct mlx4_wqe_ctrl_seg *ctrl;
1704 int i;
1705
Roland Dreier0e6e7412007-06-18 08:13:48 -07001706 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001707 ctrl = get_send_wqe(qp, i);
1708 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07001709 if (qp->sq_max_wqes_per_wr == 1)
1710 ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07001711
Jack Morgensteinea54b102008-01-28 10:40:59 +02001712 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001713 }
1714 }
1715
Roland Dreier225c7b12007-05-08 18:00:38 -07001716 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
1717 to_mlx4_state(new_state), context, optpar,
1718 sqd_event, &qp->mqp);
1719 if (err)
1720 goto out;
1721
1722 qp->state = new_state;
1723
1724 if (attr_mask & IB_QP_ACCESS_FLAGS)
1725 qp->atomic_rd_en = attr->qp_access_flags;
1726 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1727 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07001728 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001729 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07001730 update_mcg_macs(dev, qp);
1731 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001732 if (attr_mask & IB_QP_ALT_PATH)
1733 qp->alt_port = attr->alt_port_num;
1734
1735 if (is_sqp(dev, qp))
1736 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
1737
1738 /*
1739 * If we moved QP0 to RTR, bring the IB link up; if we moved
1740 * QP0 to RESET or ERROR, bring the link back down.
1741 */
1742 if (is_qp0(dev, qp)) {
1743 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001744 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001745 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001746 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001747
1748 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
1749 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
1750 mlx4_CLOSE_PORT(dev->dev, qp->port);
1751 }
1752
1753 /*
1754 * If we moved a kernel QP to RESET, clean up all old CQ
1755 * entries and reinitialize the QP.
1756 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001757 if (new_state == IB_QPS_RESET) {
1758 if (!ibqp->uobject) {
1759 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1760 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
1761 if (send_cq != recv_cq)
1762 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001763
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001764 qp->rq.head = 0;
1765 qp->rq.tail = 0;
1766 qp->sq.head = 0;
1767 qp->sq.tail = 0;
1768 qp->sq_next_wqe = 0;
1769 if (qp->rq.wqe_cnt)
1770 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02001771
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001772 if (qp->flags & MLX4_IB_QP_NETIF)
1773 mlx4_ib_steer_qp_reg(dev, qp, 0);
1774 }
1775 if (qp->pri.smac) {
1776 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1777 qp->pri.smac = 0;
1778 }
1779 if (qp->alt.smac) {
1780 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1781 qp->alt.smac = 0;
1782 }
1783 if (qp->pri.vid < 0x1000) {
1784 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1785 qp->pri.vid = 0xFFFF;
1786 qp->pri.candidate_vid = 0xFFFF;
1787 qp->pri.update_vid = 0;
1788 }
1789
1790 if (qp->alt.vid < 0x1000) {
1791 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1792 qp->alt.vid = 0xFFFF;
1793 qp->alt.candidate_vid = 0xFFFF;
1794 qp->alt.update_vid = 0;
1795 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001796 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001797out:
Matan Barakc1c98502013-11-07 15:25:17 +02001798 if (err && steer_qp)
1799 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001800 kfree(context);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001801 if (qp->pri.candidate_smac) {
1802 if (err) {
1803 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
1804 } else {
1805 if (qp->pri.smac)
1806 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1807 qp->pri.smac = qp->pri.candidate_smac;
1808 qp->pri.smac_index = qp->pri.candidate_smac_index;
1809 qp->pri.smac_port = qp->pri.candidate_smac_port;
1810 }
1811 qp->pri.candidate_smac = 0;
1812 qp->pri.candidate_smac_index = 0;
1813 qp->pri.candidate_smac_port = 0;
1814 }
1815 if (qp->alt.candidate_smac) {
1816 if (err) {
1817 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
1818 } else {
1819 if (qp->alt.smac)
1820 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1821 qp->alt.smac = qp->alt.candidate_smac;
1822 qp->alt.smac_index = qp->alt.candidate_smac_index;
1823 qp->alt.smac_port = qp->alt.candidate_smac_port;
1824 }
1825 qp->alt.candidate_smac = 0;
1826 qp->alt.candidate_smac_index = 0;
1827 qp->alt.candidate_smac_port = 0;
1828 }
1829
1830 if (qp->pri.update_vid) {
1831 if (err) {
1832 if (qp->pri.candidate_vid < 0x1000)
1833 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
1834 qp->pri.candidate_vid);
1835 } else {
1836 if (qp->pri.vid < 0x1000)
1837 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
1838 qp->pri.vid);
1839 qp->pri.vid = qp->pri.candidate_vid;
1840 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
1841 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
1842 }
1843 qp->pri.candidate_vid = 0xFFFF;
1844 qp->pri.update_vid = 0;
1845 }
1846
1847 if (qp->alt.update_vid) {
1848 if (err) {
1849 if (qp->alt.candidate_vid < 0x1000)
1850 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
1851 qp->alt.candidate_vid);
1852 } else {
1853 if (qp->alt.vid < 0x1000)
1854 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
1855 qp->alt.vid);
1856 qp->alt.vid = qp->alt.candidate_vid;
1857 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
1858 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
1859 }
1860 qp->alt.candidate_vid = 0xFFFF;
1861 qp->alt.update_vid = 0;
1862 }
1863
Roland Dreier225c7b12007-05-08 18:00:38 -07001864 return err;
1865}
1866
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001867int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1868 int attr_mask, struct ib_udata *udata)
1869{
1870 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1871 struct mlx4_ib_qp *qp = to_mqp(ibqp);
1872 enum ib_qp_state cur_state, new_state;
1873 int err = -EINVAL;
Moni Shoua297e0da2013-12-12 18:03:14 +02001874 int ll;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001875 mutex_lock(&qp->mutex);
1876
1877 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
1878 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
1879
Moni Shoua297e0da2013-12-12 18:03:14 +02001880 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
1881 ll = IB_LINK_LAYER_UNSPECIFIED;
1882 } else {
1883 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
1884 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
1885 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02001886
1887 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02001888 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001889 pr_debug("qpn 0x%x: invalid attribute mask specified "
1890 "for transition %d to %d. qp_type %d,"
1891 " attr_mask 0x%x\n",
1892 ibqp->qp_num, cur_state, new_state,
1893 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001894 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001895 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001896
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001897 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001898 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001899 pr_debug("qpn 0x%x: invalid port number (%d) specified "
1900 "for transition %d to %d. qp_type %d\n",
1901 ibqp->qp_num, attr->port_num, cur_state,
1902 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001903 goto out;
1904 }
1905
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001906 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
1907 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
1908 IB_LINK_LAYER_ETHERNET))
1909 goto out;
1910
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001911 if (attr_mask & IB_QP_PKEY_INDEX) {
1912 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001913 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
1914 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
1915 "for transition %d to %d. qp_type %d\n",
1916 ibqp->qp_num, attr->pkey_index, cur_state,
1917 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001918 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001919 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001920 }
1921
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001922 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
1923 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001924 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
1925 "Transition %d to %d. qp_type %d\n",
1926 ibqp->qp_num, attr->max_rd_atomic, cur_state,
1927 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001928 goto out;
1929 }
1930
1931 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
1932 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001933 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
1934 "Transition %d to %d. qp_type %d\n",
1935 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
1936 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001937 goto out;
1938 }
1939
1940 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
1941 err = 0;
1942 goto out;
1943 }
1944
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001945 err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
1946
1947out:
1948 mutex_unlock(&qp->mutex);
1949 return err;
1950}
1951
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03001952static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
1953{
1954 int i;
1955 for (i = 0; i < dev->caps.num_ports; i++) {
1956 if (qpn == dev->caps.qp0_proxy[i] ||
1957 qpn == dev->caps.qp0_tunnel[i]) {
1958 *qkey = dev->caps.qp0_qkey[i];
1959 return 0;
1960 }
1961 }
1962 return -EINVAL;
1963}
1964
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001965static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
1966 struct ib_send_wr *wr,
1967 void *wqe, unsigned *mlx_seg_len)
1968{
1969 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
1970 struct ib_device *ib_dev = &mdev->ib_dev;
1971 struct mlx4_wqe_mlx_seg *mlx = wqe;
1972 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
1973 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
1974 u16 pkey;
1975 u32 qkey;
1976 int send_size;
1977 int header_size;
1978 int spc;
1979 int i;
1980
1981 if (wr->opcode != IB_WR_SEND)
1982 return -EINVAL;
1983
1984 send_size = 0;
1985
1986 for (i = 0; i < wr->num_sge; ++i)
1987 send_size += wr->sg_list[i].length;
1988
1989 /* for proxy-qp0 sends, need to add in size of tunnel header */
1990 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
1991 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
1992 send_size += sizeof (struct mlx4_ib_tunnel_header);
1993
1994 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, &sqp->ud_header);
1995
1996 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
1997 sqp->ud_header.lrh.service_level =
1998 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
1999 sqp->ud_header.lrh.destination_lid =
2000 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2001 sqp->ud_header.lrh.source_lid =
2002 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2003 }
2004
2005 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2006
2007 /* force loopback */
2008 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2009 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2010
2011 sqp->ud_header.lrh.virtual_lane = 0;
2012 sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
2013 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2014 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2015 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
2016 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2017 else
2018 sqp->ud_header.bth.destination_qpn =
Jack Morgenstein47605df2012-08-03 08:40:57 +00002019 cpu_to_be32(mdev->dev->caps.qp0_tunnel[sqp->qp.port - 1]);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002020
2021 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002022 if (mlx4_is_master(mdev->dev)) {
2023 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2024 return -EINVAL;
2025 } else {
2026 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2027 return -EINVAL;
2028 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002029 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2030 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2031
2032 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2033 sqp->ud_header.immediate_present = 0;
2034
2035 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2036
2037 /*
2038 * Inline data segments may not cross a 64 byte boundary. If
2039 * our UD header is bigger than the space available up to the
2040 * next 64 byte boundary in the WQE, use two inline data
2041 * segments to hold the UD header.
2042 */
2043 spc = MLX4_INLINE_ALIGN -
2044 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2045 if (header_size <= spc) {
2046 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2047 memcpy(inl + 1, sqp->header_buf, header_size);
2048 i = 1;
2049 } else {
2050 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2051 memcpy(inl + 1, sqp->header_buf, spc);
2052
2053 inl = (void *) (inl + 1) + spc;
2054 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2055 /*
2056 * Need a barrier here to make sure all the data is
2057 * visible before the byte_count field is set.
2058 * Otherwise the HCA prefetcher could grab the 64-byte
2059 * chunk with this inline segment and get a valid (!=
2060 * 0xffffffff) byte count but stale data, and end up
2061 * generating a packet with bad headers.
2062 *
2063 * The first inline segment's byte_count field doesn't
2064 * need a barrier, because it comes after a
2065 * control/MLX segment and therefore is at an offset
2066 * of 16 mod 64.
2067 */
2068 wmb();
2069 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2070 i = 2;
2071 }
2072
2073 *mlx_seg_len =
2074 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2075 return 0;
2076}
2077
Roland Dreier225c7b12007-05-08 18:00:38 -07002078static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07002079 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07002080{
Eli Cohena4788682010-01-27 13:57:03 +00002081 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Roland Dreier225c7b12007-05-08 18:00:38 -07002082 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002083 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002084 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
2085 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002086 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07002087 u16 pkey;
2088 int send_size;
2089 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07002090 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07002091 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002092 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08002093 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08002094 bool is_eth;
2095 bool is_vlan = false;
2096 bool is_grh;
Roland Dreier225c7b12007-05-08 18:00:38 -07002097
2098 send_size = 0;
2099 for (i = 0; i < wr->num_sge; ++i)
2100 send_size += wr->sg_list[i].length;
2101
Eli Cohenfa417f72010-10-24 21:08:52 -07002102 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
2103 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002104 if (is_eth) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002105 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2106 /* When multi-function is enabled, the ib_core gid
2107 * indexes don't necessarily match the hw ones, so
2108 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002109 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
2110 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2111 ah->av.ib.gid_index, &sgid.raw[0]);
2112 if (err)
2113 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002114 } else {
2115 err = ib_get_cached_gid(ib_dev,
2116 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2117 ah->av.ib.gid_index, &sgid);
2118 if (err)
2119 return err;
2120 }
2121
Bart Van Assche0e9855d2014-03-10 10:33:05 +01002122 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002123 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
2124 is_vlan = 1;
2125 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002126 }
2127 ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh, 0, &sqp->ud_header);
Roland Dreier225c7b12007-05-08 18:00:38 -07002128
Eli Cohenfa417f72010-10-24 21:08:52 -07002129 if (!is_eth) {
2130 sqp->ud_header.lrh.service_level =
2131 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2132 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
2133 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2134 }
2135
2136 if (is_grh) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002137 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07002138 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07002139 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07002140 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
2141 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002142 if (is_eth)
2143 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
2144 else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002145 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2146 /* When multi-function is enabled, the ib_core gid
2147 * indexes don't necessarily match the hw ones, so
2148 * we must use our own cache */
2149 sqp->ud_header.grh.source_gid.global.subnet_prefix =
2150 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2151 subnet_prefix;
2152 sqp->ud_header.grh.source_gid.global.interface_id =
2153 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2154 guid_cache[ah->av.ib.gid_index];
2155 } else
2156 ib_get_cached_gid(ib_dev,
2157 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2158 ah->av.ib.gid_index,
2159 &sqp->ud_header.grh.source_gid);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002160 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002161 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07002162 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002163 }
2164
2165 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07002166
2167 if (!is_eth) {
2168 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
2169 (sqp->ud_header.lrh.destination_lid ==
2170 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
2171 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002172 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
2173 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07002174 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2175 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002176
2177 switch (wr->opcode) {
2178 case IB_WR_SEND:
2179 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2180 sqp->ud_header.immediate_present = 0;
2181 break;
2182 case IB_WR_SEND_WITH_IMM:
2183 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
2184 sqp->ud_header.immediate_present = 1;
Roland Dreier0f39cf32008-04-16 21:09:32 -07002185 sqp->ud_header.immediate_data = wr->ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002186 break;
2187 default:
2188 return -EINVAL;
2189 }
2190
Eli Cohenfa417f72010-10-24 21:08:52 -07002191 if (is_eth) {
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002192 u8 *smac;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002193 struct in6_addr in6;
2194
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002195 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
2196
2197 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07002198
2199 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
2200 /* FIXME: cache smac value? */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002201 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
2202 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
2203 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002204
2205 if (!mlx4_is_mfunc(to_mdev(ib_dev)->dev))
2206 smac = to_mdev(sqp->qp.ibqp.device)->
2207 iboe.netdevs[sqp->qp.port - 1]->dev_addr;
2208 else /* use the src mac of the tunnel */
2209 smac = ah->av.eth.s_mac;
Eli Cohenfa417f72010-10-24 21:08:52 -07002210 memcpy(sqp->ud_header.eth.smac_h, smac, 6);
2211 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
2212 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002213 if (!is_vlan) {
2214 sqp->ud_header.eth.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
2215 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002216 sqp->ud_header.vlan.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002217 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
2218 }
Eli Cohenfa417f72010-10-24 21:08:52 -07002219 } else {
2220 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
2221 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
2222 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
2223 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002224 sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
2225 if (!sqp->qp.ibqp.qp_num)
2226 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
2227 else
2228 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
2229 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2230 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2231 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
2232 sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
2233 sqp->qkey : wr->wr.ud.remote_qkey);
2234 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
2235
2236 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2237
2238 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002239 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07002240 for (i = 0; i < header_size / 4; ++i) {
2241 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002242 pr_err(" [%02x] ", i * 4);
2243 pr_cont(" %08x",
2244 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07002245 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002246 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002247 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002248 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002249 }
2250
Roland Dreiere61ef242007-06-18 09:23:47 -07002251 /*
2252 * Inline data segments may not cross a 64 byte boundary. If
2253 * our UD header is bigger than the space available up to the
2254 * next 64 byte boundary in the WQE, use two inline data
2255 * segments to hold the UD header.
2256 */
2257 spc = MLX4_INLINE_ALIGN -
2258 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2259 if (header_size <= spc) {
2260 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2261 memcpy(inl + 1, sqp->header_buf, header_size);
2262 i = 1;
2263 } else {
2264 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2265 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07002266
Roland Dreiere61ef242007-06-18 09:23:47 -07002267 inl = (void *) (inl + 1) + spc;
2268 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2269 /*
2270 * Need a barrier here to make sure all the data is
2271 * visible before the byte_count field is set.
2272 * Otherwise the HCA prefetcher could grab the 64-byte
2273 * chunk with this inline segment and get a valid (!=
2274 * 0xffffffff) byte count but stale data, and end up
2275 * generating a packet with bad headers.
2276 *
2277 * The first inline segment's byte_count field doesn't
2278 * need a barrier, because it comes after a
2279 * control/MLX segment and therefore is at an offset
2280 * of 16 mod 64.
2281 */
2282 wmb();
2283 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2284 i = 2;
2285 }
2286
Roland Dreierf4380002008-04-16 21:09:28 -07002287 *mlx_seg_len =
2288 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2289 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002290}
2291
2292static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2293{
2294 unsigned cur;
2295 struct mlx4_ib_cq *cq;
2296
2297 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002298 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07002299 return 0;
2300
2301 cq = to_mcq(ib_cq);
2302 spin_lock(&cq->lock);
2303 cur = wq->head - wq->tail;
2304 spin_unlock(&cq->lock);
2305
Roland Dreier0e6e7412007-06-18 08:13:48 -07002306 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07002307}
2308
Roland Dreier95d04f02008-07-23 08:12:26 -07002309static __be32 convert_access(int acc)
2310{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002311 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
2312 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
2313 (acc & IB_ACCESS_REMOTE_WRITE ?
2314 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
2315 (acc & IB_ACCESS_REMOTE_READ ?
2316 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07002317 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
2318 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
2319}
2320
2321static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
2322{
2323 struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -07002324 int i;
2325
2326 for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
Jack Morgenstein2b6b7d42009-05-07 21:35:13 -07002327 mfrpl->mapped_page_list[i] =
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -07002328 cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
2329 MLX4_MTT_FLAG_PRESENT);
Roland Dreier95d04f02008-07-23 08:12:26 -07002330
2331 fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
2332 fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
2333 fseg->buf_list = cpu_to_be64(mfrpl->map);
2334 fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
2335 fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
2336 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
2337 fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
2338 fseg->reserved[0] = 0;
2339 fseg->reserved[1] = 0;
2340}
2341
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002342static void set_bind_seg(struct mlx4_wqe_bind_seg *bseg, struct ib_send_wr *wr)
2343{
2344 bseg->flags1 =
2345 convert_access(wr->wr.bind_mw.bind_info.mw_access_flags) &
2346 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ |
2347 MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE |
2348 MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC);
2349 bseg->flags2 = 0;
2350 if (wr->wr.bind_mw.mw->type == IB_MW_TYPE_2)
2351 bseg->flags2 |= cpu_to_be32(MLX4_WQE_BIND_TYPE_2);
2352 if (wr->wr.bind_mw.bind_info.mw_access_flags & IB_ZERO_BASED)
2353 bseg->flags2 |= cpu_to_be32(MLX4_WQE_BIND_ZERO_BASED);
2354 bseg->new_rkey = cpu_to_be32(wr->wr.bind_mw.rkey);
2355 bseg->lkey = cpu_to_be32(wr->wr.bind_mw.bind_info.mr->lkey);
2356 bseg->addr = cpu_to_be64(wr->wr.bind_mw.bind_info.addr);
2357 bseg->length = cpu_to_be64(wr->wr.bind_mw.bind_info.length);
2358}
2359
Roland Dreier95d04f02008-07-23 08:12:26 -07002360static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
2361{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00002362 memset(iseg, 0, sizeof(*iseg));
2363 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07002364}
2365
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002366static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
2367 u64 remote_addr, u32 rkey)
2368{
2369 rseg->raddr = cpu_to_be64(remote_addr);
2370 rseg->rkey = cpu_to_be32(rkey);
2371 rseg->reserved = 0;
2372}
2373
2374static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
2375{
2376 if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
2377 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
2378 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002379 } else if (wr->opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
2380 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
2381 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002382 } else {
2383 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
2384 aseg->compare = 0;
2385 }
2386
2387}
2388
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002389static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
2390 struct ib_send_wr *wr)
2391{
2392 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
2393 aseg->swap_add_mask = cpu_to_be64(wr->wr.atomic.swap_mask);
2394 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
2395 aseg->compare_mask = cpu_to_be64(wr->wr.atomic.compare_add_mask);
2396}
2397
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002398static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Or Gerlitz80a2dcd2011-10-10 10:54:42 +02002399 struct ib_send_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002400{
2401 memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
2402 dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2403 dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
Eli Cohenfa417f72010-10-24 21:08:52 -07002404 dseg->vlan = to_mah(wr->wr.ud.ah)->av.eth.vlan;
2405 memcpy(dseg->mac, to_mah(wr->wr.ud.ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002406}
2407
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002408static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
2409 struct mlx4_wqe_datagram_seg *dseg,
Jack Morgenstein97982f52014-05-29 16:31:02 +03002410 struct ib_send_wr *wr,
2411 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002412{
2413 union mlx4_ext_av *av = &to_mah(wr->wr.ud.ah)->av;
2414 struct mlx4_av sqp_av = {0};
2415 int port = *((u8 *) &av->ib.port_pd) & 0x3;
2416
2417 /* force loopback */
2418 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
2419 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
2420 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
2421 cpu_to_be32(0xf0000000);
2422
2423 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03002424 if (qpt == MLX4_IB_QPT_PROXY_GSI)
2425 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp1_tunnel[port - 1]);
2426 else
2427 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp0_tunnel[port - 1]);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002428 /* Use QKEY from the QP context, which is set by master */
2429 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002430}
2431
2432static void build_tunnel_header(struct ib_send_wr *wr, void *wqe, unsigned *mlx_seg_len)
2433{
2434 struct mlx4_wqe_inline_seg *inl = wqe;
2435 struct mlx4_ib_tunnel_header hdr;
2436 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
2437 int spc;
2438 int i;
2439
2440 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
2441 hdr.remote_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
2442 hdr.pkey_index = cpu_to_be16(wr->wr.ud.pkey_index);
2443 hdr.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002444 memcpy(hdr.mac, ah->av.eth.mac, 6);
2445 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002446
2447 spc = MLX4_INLINE_ALIGN -
2448 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2449 if (sizeof (hdr) <= spc) {
2450 memcpy(inl + 1, &hdr, sizeof (hdr));
2451 wmb();
2452 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
2453 i = 1;
2454 } else {
2455 memcpy(inl + 1, &hdr, spc);
2456 wmb();
2457 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2458
2459 inl = (void *) (inl + 1) + spc;
2460 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
2461 wmb();
2462 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
2463 i = 2;
2464 }
2465
2466 *mlx_seg_len =
2467 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
2468}
2469
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002470static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07002471{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002472 u32 *t = dseg;
2473 struct mlx4_wqe_inline_seg *iseg = dseg;
2474
2475 t[1] = 0;
2476
2477 /*
2478 * Need a barrier here before writing the byte_count field to
2479 * make sure that all the data is visible before the
2480 * byte_count field is set. Otherwise, if the segment begins
2481 * a new cacheline, the HCA prefetcher could grab the 64-byte
2482 * chunk and get a valid (!= * 0xffffffff) byte count but
2483 * stale data, and end up sending the wrong data.
2484 */
2485 wmb();
2486
2487 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
2488}
2489
2490static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2491{
Roland Dreierd420d9e2007-07-18 11:46:27 -07002492 dseg->lkey = cpu_to_be32(sg->lkey);
2493 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002494
2495 /*
2496 * Need a barrier here before writing the byte_count field to
2497 * make sure that all the data is visible before the
2498 * byte_count field is set. Otherwise, if the segment begins
2499 * a new cacheline, the HCA prefetcher could grab the 64-byte
2500 * chunk and get a valid (!= * 0xffffffff) byte count but
2501 * stale data, and end up sending the wrong data.
2502 */
2503 wmb();
2504
2505 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07002506}
2507
Roland Dreier2242fa42007-10-09 19:59:05 -07002508static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2509{
2510 dseg->byte_count = cpu_to_be32(sg->length);
2511 dseg->lkey = cpu_to_be32(sg->lkey);
2512 dseg->addr = cpu_to_be64(sg->addr);
2513}
2514
Roland Dreier47b37472008-07-22 14:19:39 -07002515static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002516 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08002517 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07002518{
2519 unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
2520
Eli Cohen417608c2009-11-12 11:19:44 -08002521 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
2522 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07002523
2524 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
2525 wr->num_sge > qp->sq.max_gs - (halign >> 4)))
2526 return -EINVAL;
2527
2528 memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
2529
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002530 *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
2531 wr->wr.ud.hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07002532 *lso_seg_len = halign;
2533 return 0;
2534}
2535
Roland Dreier95d04f02008-07-23 08:12:26 -07002536static __be32 send_ieth(struct ib_send_wr *wr)
2537{
2538 switch (wr->opcode) {
2539 case IB_WR_SEND_WITH_IMM:
2540 case IB_WR_RDMA_WRITE_WITH_IMM:
2541 return wr->ex.imm_data;
2542
2543 case IB_WR_SEND_WITH_INV:
2544 return cpu_to_be32(wr->ex.invalidate_rkey);
2545
2546 default:
2547 return 0;
2548 }
2549}
2550
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002551static void add_zero_len_inline(void *wqe)
2552{
2553 struct mlx4_wqe_inline_seg *inl = wqe;
2554 memset(wqe, 0, 16);
2555 inl->byte_count = cpu_to_be32(1 << 31);
2556}
2557
Roland Dreier225c7b12007-05-08 18:00:38 -07002558int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
2559 struct ib_send_wr **bad_wr)
2560{
2561 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2562 void *wqe;
2563 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002564 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07002565 unsigned long flags;
2566 int nreq;
2567 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02002568 unsigned ind;
2569 int uninitialized_var(stamp);
2570 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07002571 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002572 __be32 dummy;
2573 __be32 *lso_wqe;
2574 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08002575 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07002576 int i;
2577
Roland Dreier96db0e02007-10-30 10:53:54 -07002578 spin_lock_irqsave(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07002579
Jack Morgensteinea54b102008-01-28 10:40:59 +02002580 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002581
2582 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002583 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08002584 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002585
Roland Dreier225c7b12007-05-08 18:00:38 -07002586 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
2587 err = -ENOMEM;
2588 *bad_wr = wr;
2589 goto out;
2590 }
2591
2592 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
2593 err = -EINVAL;
2594 *bad_wr = wr;
2595 goto out;
2596 }
2597
Roland Dreier0e6e7412007-06-18 08:13:48 -07002598 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02002599 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07002600
2601 ctrl->srcrb_flags =
2602 (wr->send_flags & IB_SEND_SIGNALED ?
2603 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
2604 (wr->send_flags & IB_SEND_SOLICITED ?
2605 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07002606 ((wr->send_flags & IB_SEND_IP_CSUM) ?
2607 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
2608 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07002609 qp->sq_signal_bits;
2610
Roland Dreier95d04f02008-07-23 08:12:26 -07002611 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002612
2613 wqe += sizeof *ctrl;
2614 size = sizeof *ctrl / 16;
2615
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002616 switch (qp->mlx4_ib_qp_type) {
2617 case MLX4_IB_QPT_RC:
2618 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07002619 switch (wr->opcode) {
2620 case IB_WR_ATOMIC_CMP_AND_SWP:
2621 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002622 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002623 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
2624 wr->wr.atomic.rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002625 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2626
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002627 set_atomic_seg(wqe, wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002628 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002629
Roland Dreier225c7b12007-05-08 18:00:38 -07002630 size += (sizeof (struct mlx4_wqe_raddr_seg) +
2631 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
2632
2633 break;
2634
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002635 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
2636 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
2637 wr->wr.atomic.rkey);
2638 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2639
2640 set_masked_atomic_seg(wqe, wr);
2641 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
2642
2643 size += (sizeof (struct mlx4_wqe_raddr_seg) +
2644 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
2645
2646 break;
2647
Roland Dreier225c7b12007-05-08 18:00:38 -07002648 case IB_WR_RDMA_READ:
2649 case IB_WR_RDMA_WRITE:
2650 case IB_WR_RDMA_WRITE_WITH_IMM:
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002651 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
2652 wr->wr.rdma.rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002653 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2654 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07002655 break;
2656
Roland Dreier95d04f02008-07-23 08:12:26 -07002657 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07002658 ctrl->srcrb_flags |=
2659 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07002660 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
2661 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
2662 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
2663 break;
2664
2665 case IB_WR_FAST_REG_MR:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07002666 ctrl->srcrb_flags |=
2667 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07002668 set_fmr_seg(wqe, wr);
2669 wqe += sizeof (struct mlx4_wqe_fmr_seg);
2670 size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
2671 break;
2672
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002673 case IB_WR_BIND_MW:
2674 ctrl->srcrb_flags |=
2675 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
2676 set_bind_seg(wqe, wr);
2677 wqe += sizeof(struct mlx4_wqe_bind_seg);
2678 size += sizeof(struct mlx4_wqe_bind_seg) / 16;
2679 break;
Roland Dreier225c7b12007-05-08 18:00:38 -07002680 default:
2681 /* No extra segments required for sends */
2682 break;
2683 }
2684 break;
2685
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002686 case MLX4_IB_QPT_TUN_SMI_OWNER:
2687 err = build_sriov_qp0_header(to_msqp(qp), wr, ctrl, &seglen);
2688 if (unlikely(err)) {
2689 *bad_wr = wr;
2690 goto out;
2691 }
2692 wqe += seglen;
2693 size += seglen / 16;
2694 break;
2695 case MLX4_IB_QPT_TUN_SMI:
2696 case MLX4_IB_QPT_TUN_GSI:
2697 /* this is a UD qp used in MAD responses to slaves. */
2698 set_datagram_seg(wqe, wr);
2699 /* set the forced-loopback bit in the data seg av */
2700 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
2701 wqe += sizeof (struct mlx4_wqe_datagram_seg);
2702 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
2703 break;
2704 case MLX4_IB_QPT_UD:
Or Gerlitz80a2dcd2011-10-10 10:54:42 +02002705 set_datagram_seg(wqe, wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002706 wqe += sizeof (struct mlx4_wqe_datagram_seg);
2707 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07002708
2709 if (wr->opcode == IB_WR_LSO) {
Eli Cohen417608c2009-11-12 11:19:44 -08002710 err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07002711 if (unlikely(err)) {
2712 *bad_wr = wr;
2713 goto out;
2714 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002715 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07002716 wqe += seglen;
2717 size += seglen / 16;
2718 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002719 break;
2720
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002721 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002722 err = build_sriov_qp0_header(to_msqp(qp), wr, ctrl, &seglen);
2723 if (unlikely(err)) {
2724 *bad_wr = wr;
2725 goto out;
2726 }
2727 wqe += seglen;
2728 size += seglen / 16;
2729 /* to start tunnel header on a cache-line boundary */
2730 add_zero_len_inline(wqe);
2731 wqe += 16;
2732 size++;
2733 build_tunnel_header(wr, wqe, &seglen);
2734 wqe += seglen;
2735 size += seglen / 16;
2736 break;
2737 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002738 case MLX4_IB_QPT_PROXY_GSI:
2739 /* If we are tunneling special qps, this is a UD qp.
2740 * In this case we first add a UD segment targeting
2741 * the tunnel qp, and then add a header with address
2742 * information */
Jack Morgenstein97982f52014-05-29 16:31:02 +03002743 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe, wr,
2744 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002745 wqe += sizeof (struct mlx4_wqe_datagram_seg);
2746 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
2747 build_tunnel_header(wr, wqe, &seglen);
2748 wqe += seglen;
2749 size += seglen / 16;
2750 break;
2751
2752 case MLX4_IB_QPT_SMI:
2753 case MLX4_IB_QPT_GSI:
Roland Dreierf4380002008-04-16 21:09:28 -07002754 err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
2755 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002756 *bad_wr = wr;
2757 goto out;
2758 }
Roland Dreierf4380002008-04-16 21:09:28 -07002759 wqe += seglen;
2760 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07002761 break;
2762
2763 default:
2764 break;
2765 }
2766
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002767 /*
2768 * Write data segments in reverse order, so as to
2769 * overwrite cacheline stamp last within each
2770 * cacheline. This avoids issues with WQE
2771 * prefetching.
2772 */
Roland Dreier225c7b12007-05-08 18:00:38 -07002773
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002774 dseg = wqe;
2775 dseg += wr->num_sge - 1;
2776 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002777
2778 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002779 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
2780 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
2781 qp->mlx4_ib_qp_type &
2782 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002783 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002784 size += sizeof (struct mlx4_wqe_data_seg) / 16;
2785 }
2786
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002787 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
2788 set_data_seg(dseg, wr->sg_list + i);
2789
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002790 /*
2791 * Possibly overwrite stamping in cacheline with LSO
2792 * segment only after making sure all data segments
2793 * are written.
2794 */
2795 wmb();
2796 *lso_wqe = lso_hdr_sz;
2797
Roland Dreier225c7b12007-05-08 18:00:38 -07002798 ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
2799 MLX4_WQE_CTRL_FENCE : 0) | size;
2800
2801 /*
2802 * Make sure descriptor is fully written before
2803 * setting ownership bit (because HW can start
2804 * executing as soon as we do).
2805 */
2806 wmb();
2807
Roland Dreier59b0ed122007-05-19 08:51:58 -07002808 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02002809 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07002810 err = -EINVAL;
2811 goto out;
2812 }
2813
2814 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08002815 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002816
Jack Morgensteinea54b102008-01-28 10:40:59 +02002817 stamp = ind + qp->sq_spare_wqes;
2818 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
2819
Roland Dreier0e6e7412007-06-18 08:13:48 -07002820 /*
2821 * We can improve latency by not stamping the last
2822 * send queue WQE until after ringing the doorbell, so
2823 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02002824 *
2825 * Same optimization applies to padding with NOP wqe
2826 * in case of WQE shrinking (used to prevent wrap-around
2827 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07002828 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02002829 if (wr->next) {
2830 stamp_send_wqe(qp, stamp, size * 16);
2831 ind = pad_wraparound(qp, ind);
2832 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002833 }
2834
2835out:
2836 if (likely(nreq)) {
2837 qp->sq.head += nreq;
2838
2839 /*
2840 * Make sure that descriptors are written before
2841 * doorbell record.
2842 */
2843 wmb();
2844
2845 writel(qp->doorbell_qpn,
2846 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
2847
2848 /*
2849 * Make sure doorbells don't leak out of SQ spinlock
2850 * and reach the HCA out of order.
2851 */
2852 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07002853
Jack Morgensteinea54b102008-01-28 10:40:59 +02002854 stamp_send_wqe(qp, stamp, size * 16);
2855
2856 ind = pad_wraparound(qp, ind);
2857 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07002858 }
2859
Roland Dreier96db0e02007-10-30 10:53:54 -07002860 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07002861
2862 return err;
2863}
2864
2865int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
2866 struct ib_recv_wr **bad_wr)
2867{
2868 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2869 struct mlx4_wqe_data_seg *scat;
2870 unsigned long flags;
2871 int err = 0;
2872 int nreq;
2873 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002874 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07002875 int i;
2876
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002877 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07002878 spin_lock_irqsave(&qp->rq.lock, flags);
2879
Roland Dreier0e6e7412007-06-18 08:13:48 -07002880 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002881
2882 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08002883 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002884 err = -ENOMEM;
2885 *bad_wr = wr;
2886 goto out;
2887 }
2888
2889 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
2890 err = -EINVAL;
2891 *bad_wr = wr;
2892 goto out;
2893 }
2894
2895 scat = get_recv_wqe(qp, ind);
2896
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002897 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
2898 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
2899 ib_dma_sync_single_for_device(ibqp->device,
2900 qp->sqp_proxy_rcv[ind].map,
2901 sizeof (struct mlx4_ib_proxy_sqp_hdr),
2902 DMA_FROM_DEVICE);
2903 scat->byte_count =
2904 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
2905 /* use dma lkey from upper layer entry */
2906 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
2907 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
2908 scat++;
2909 max_gs--;
2910 }
2911
Roland Dreier2242fa42007-10-09 19:59:05 -07002912 for (i = 0; i < wr->num_sge; ++i)
2913 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07002914
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002915 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002916 scat[i].byte_count = 0;
2917 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
2918 scat[i].addr = 0;
2919 }
2920
2921 qp->rq.wrid[ind] = wr->wr_id;
2922
Roland Dreier0e6e7412007-06-18 08:13:48 -07002923 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002924 }
2925
2926out:
2927 if (likely(nreq)) {
2928 qp->rq.head += nreq;
2929
2930 /*
2931 * Make sure that descriptors are written before
2932 * doorbell record.
2933 */
2934 wmb();
2935
2936 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
2937 }
2938
2939 spin_unlock_irqrestore(&qp->rq.lock, flags);
2940
2941 return err;
2942}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002943
2944static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
2945{
2946 switch (mlx4_state) {
2947 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
2948 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
2949 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
2950 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
2951 case MLX4_QP_STATE_SQ_DRAINING:
2952 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
2953 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
2954 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
2955 default: return -1;
2956 }
2957}
2958
2959static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
2960{
2961 switch (mlx4_mig_state) {
2962 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
2963 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
2964 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
2965 default: return -1;
2966 }
2967}
2968
2969static int to_ib_qp_access_flags(int mlx4_flags)
2970{
2971 int ib_flags = 0;
2972
2973 if (mlx4_flags & MLX4_QP_BIT_RRE)
2974 ib_flags |= IB_ACCESS_REMOTE_READ;
2975 if (mlx4_flags & MLX4_QP_BIT_RWE)
2976 ib_flags |= IB_ACCESS_REMOTE_WRITE;
2977 if (mlx4_flags & MLX4_QP_BIT_RAE)
2978 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
2979
2980 return ib_flags;
2981}
2982
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002983static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002984 struct mlx4_qp_path *path)
2985{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002986 struct mlx4_dev *dev = ibdev->dev;
2987 int is_eth;
2988
Dotan Barak8fcea952007-07-15 15:00:09 +03002989 memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002990 ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
2991
2992 if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
2993 return;
2994
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002995 is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
2996 IB_LINK_LAYER_ETHERNET;
2997 if (is_eth)
2998 ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
2999 ((path->sched_queue & 4) << 1);
3000 else
3001 ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
3002
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003003 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003004 ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
3005 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
3006 ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
3007 if (ib_ah_attr->ah_flags) {
3008 ib_ah_attr->grh.sgid_index = path->mgid_index;
3009 ib_ah_attr->grh.hop_limit = path->hop_limit;
3010 ib_ah_attr->grh.traffic_class =
3011 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
3012 ib_ah_attr->grh.flow_label =
Jack Morgenstein586bb582007-07-17 18:37:38 -07003013 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003014 memcpy(ib_ah_attr->grh.dgid.raw,
3015 path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
3016 }
3017}
3018
3019int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3020 struct ib_qp_init_attr *qp_init_attr)
3021{
3022 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
3023 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3024 struct mlx4_qp_context context;
3025 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07003026 int err = 0;
3027
3028 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003029
3030 if (qp->state == IB_QPS_RESET) {
3031 qp_attr->qp_state = IB_QPS_RESET;
3032 goto done;
3033 }
3034
3035 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07003036 if (err) {
3037 err = -EINVAL;
3038 goto out;
3039 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003040
3041 mlx4_state = be32_to_cpu(context.flags) >> 28;
3042
Dotan Barak0df670302008-04-16 21:09:34 -07003043 qp->state = to_ib_qp_state(mlx4_state);
3044 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003045 qp_attr->path_mtu = context.mtu_msgmax >> 5;
3046 qp_attr->path_mig_state =
3047 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
3048 qp_attr->qkey = be32_to_cpu(context.qkey);
3049 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
3050 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
3051 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
3052 qp_attr->qp_access_flags =
3053 to_ib_qp_access_flags(be32_to_cpu(context.params2));
3054
3055 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003056 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
3057 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003058 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
3059 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
3060 }
3061
3062 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07003063 if (qp_attr->qp_state == IB_QPS_INIT)
3064 qp_attr->port_num = qp->port;
3065 else
3066 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003067
3068 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
3069 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
3070
3071 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
3072
3073 qp_attr->max_dest_rd_atomic =
3074 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
3075 qp_attr->min_rnr_timer =
3076 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
3077 qp_attr->timeout = context.pri_path.ackto >> 3;
3078 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
3079 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
3080 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
3081
3082done:
3083 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003084 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
3085 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
3086
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003087 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003088 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
3089 qp_attr->cap.max_send_sge = qp->sq.max_gs;
3090 } else {
3091 qp_attr->cap.max_send_wr = 0;
3092 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003093 }
3094
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003095 /*
3096 * We don't support inline sends for kernel QPs (yet), and we
3097 * don't know what userspace's value should be.
3098 */
3099 qp_attr->cap.max_inline_data = 0;
3100
3101 qp_init_attr->cap = qp_attr->cap;
3102
Ron Livne521e5752008-07-14 23:48:48 -07003103 qp_init_attr->create_flags = 0;
3104 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
3105 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
3106
3107 if (qp->flags & MLX4_IB_QP_LSO)
3108 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
3109
Matan Barakc1c98502013-11-07 15:25:17 +02003110 if (qp->flags & MLX4_IB_QP_NETIF)
3111 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
3112
Dotan Barak46db5672012-08-23 14:09:03 +00003113 qp_init_attr->sq_sig_type =
3114 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
3115 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
3116
Dotan Barak0df670302008-04-16 21:09:34 -07003117out:
3118 mutex_unlock(&qp->mutex);
3119 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003120}
3121