blob: 5cf555e4637bf0983580e83d9fc8840ceb61bb42 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
Dave Airlied5ea7022006-03-19 19:37:55 +110041#define DRIVER_DATE "20060225"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100071 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110076 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100085 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100086 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100090 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110091 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110093 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Dave Airlied5ea7022006-03-19 19:37:55 +110094 * 1.23- Add new radeon memory map work from benh
Dave Airlieee4621f2006-03-19 19:45:26 +110095 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 */
97#define DRIVER_MAJOR 1
Dave Airlieee4621f2006-03-19 19:45:26 +110098#define DRIVER_MINOR 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070099#define DRIVER_PATCHLEVEL 0
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/*
102 * Radeon chip families
103 */
104enum radeon_family {
105 CHIP_R100,
106 CHIP_RS100,
107 CHIP_RV100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 CHIP_RV200,
Dave Airlie732052e2005-11-11 22:07:35 +1100109 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 CHIP_RS200,
111 CHIP_R250,
112 CHIP_RS250,
113 CHIP_RV250,
114 CHIP_RV280,
115 CHIP_R300,
116 CHIP_RS300,
Dave Airlie414ed532005-08-16 20:43:16 +1000117 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 CHIP_RV350,
Dave Airlie414ed532005-08-16 20:43:16 +1000119 CHIP_R420,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 CHIP_LAST,
121};
122
123enum radeon_cp_microcode_version {
124 UCODE_R100,
125 UCODE_R200,
126 UCODE_R300,
127};
128
129/*
130 * Chip flags
131 */
132enum radeon_chip_flags {
133 CHIP_FAMILY_MASK = 0x0000ffffUL,
134 CHIP_FLAGS_MASK = 0xffff0000UL,
135 CHIP_IS_MOBILITY = 0x00010000UL,
136 CHIP_IS_IGP = 0x00020000UL,
137 CHIP_SINGLE_CRTC = 0x00040000UL,
138 CHIP_IS_AGP = 0x00080000UL,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000139 CHIP_HAS_HIERZ = 0x00100000UL,
Dave Airlieea98a922005-09-11 20:28:11 +1000140 CHIP_IS_PCIE = 0x00200000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141};
142
Dave Airlied5ea7022006-03-19 19:37:55 +1100143#define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
144 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
Dave Airlied985c102006-01-02 21:32:48 +1100145#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000148 unsigned int age;
149 drm_buf_t *buf;
150 struct drm_radeon_freelist *next;
151 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152} drm_radeon_freelist_t;
153
154typedef struct drm_radeon_ring_buffer {
155 u32 *start;
156 u32 *end;
157 int size;
158 int size_l2qw;
159
160 u32 tail;
161 u32 tail_mask;
162 int space;
163
164 int high_mark;
165} drm_radeon_ring_buffer_t;
166
167typedef struct drm_radeon_depth_clear_t {
168 u32 rb3d_cntl;
169 u32 rb3d_zstencilcntl;
170 u32 se_cntl;
171} drm_radeon_depth_clear_t;
172
173struct drm_radeon_driver_file_fields {
174 int64_t radeon_fb_delta;
175};
176
177struct mem_block {
178 struct mem_block *next;
179 struct mem_block *prev;
180 int start;
181 int size;
182 DRMFILE filp; /* 0: free, -1: heap, other: real files */
183};
184
185struct radeon_surface {
186 int refcount;
187 u32 lower;
188 u32 upper;
189 u32 flags;
190};
191
192struct radeon_virt_surface {
193 int surface_index;
194 u32 lower;
195 u32 upper;
196 u32 flags;
197 DRMFILE filp;
198};
199
200typedef struct drm_radeon_private {
201 drm_radeon_ring_buffer_t ring;
202 drm_radeon_sarea_t *sarea_priv;
203
204 u32 fb_location;
Dave Airlied5ea7022006-03-19 19:37:55 +1100205 u32 fb_size;
206 int new_memmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208 int gart_size;
209 u32 gart_vm_start;
210 unsigned long gart_buffers_offset;
211
212 int cp_mode;
213 int cp_running;
214
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000215 drm_radeon_freelist_t *head;
216 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 int last_buf;
218 volatile u32 *scratch;
219 int writeback_works;
220
221 int usec_timeout;
222
223 int microcode_version;
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 struct {
226 u32 boxes;
227 int freelist_timeouts;
228 int freelist_loops;
229 int requested_bufs;
230 int last_frame_reads;
231 int last_clear_reads;
232 int clears;
233 int texture_uploads;
234 } stats;
235
236 int do_boxes;
237 int page_flipping;
238 int current_page;
239
240 u32 color_fmt;
241 unsigned int front_offset;
242 unsigned int front_pitch;
243 unsigned int back_offset;
244 unsigned int back_pitch;
245
246 u32 depth_fmt;
247 unsigned int depth_offset;
248 unsigned int depth_pitch;
249
250 u32 front_pitch_offset;
251 u32 back_pitch_offset;
252 u32 depth_pitch_offset;
253
254 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 unsigned long ring_offset;
257 unsigned long ring_rptr_offset;
258 unsigned long buffers_offset;
259 unsigned long gart_textures_offset;
260
261 drm_local_map_t *sarea;
262 drm_local_map_t *mmio;
263 drm_local_map_t *cp_ring;
264 drm_local_map_t *ring_rptr;
265 drm_local_map_t *gart_textures;
266
267 struct mem_block *gart_heap;
268 struct mem_block *fb_heap;
269
270 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000271 wait_queue_head_t swi_queue;
272 atomic_t swi_emitted;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000275 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000277 unsigned long pcigart_offset;
278 drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000279
Dave Airlieee4621f2006-03-19 19:45:26 +1100280 u32 scratch_ages[5];
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 /* starting from here on, data is preserved accross an open */
283 uint32_t flags; /* see radeon_chip_flags */
284} drm_radeon_private_t;
285
286typedef struct drm_radeon_buf_priv {
287 u32 age;
288} drm_radeon_buf_priv_t;
289
Dave Airlieb3a83632005-09-30 18:37:36 +1000290typedef struct drm_radeon_kcmd_buffer {
291 int bufsz;
292 char *buf;
293 int nbox;
294 drm_clip_rect_t __user *boxes;
295} drm_radeon_kcmd_buffer_t;
296
Dave Airlie689b9d72005-09-30 17:09:07 +1000297extern int radeon_no_wb;
Dave Airlieb3a83632005-09-30 18:37:36 +1000298extern drm_ioctl_desc_t radeon_ioctls[];
299extern int radeon_max_ioctl;
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 /* radeon_cp.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000302extern int radeon_cp_init(DRM_IOCTL_ARGS);
303extern int radeon_cp_start(DRM_IOCTL_ARGS);
304extern int radeon_cp_stop(DRM_IOCTL_ARGS);
305extern int radeon_cp_reset(DRM_IOCTL_ARGS);
306extern int radeon_cp_idle(DRM_IOCTL_ARGS);
307extern int radeon_cp_resume(DRM_IOCTL_ARGS);
308extern int radeon_engine_reset(DRM_IOCTL_ARGS);
309extern int radeon_fullscreen(DRM_IOCTL_ARGS);
310extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000312extern void radeon_freelist_reset(drm_device_t * dev);
313extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000315extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000317extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000320extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321extern int radeon_driver_postcleanup(struct drm_device *dev);
322
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000323extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
324extern int radeon_mem_free(DRM_IOCTL_ARGS);
325extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
326extern void radeon_mem_takedown(struct mem_block **heap);
327extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
329 /* radeon_irq.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000330extern int radeon_irq_emit(DRM_IOCTL_ARGS);
331extern int radeon_irq_wait(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000333extern void radeon_do_release(drm_device_t * dev);
334extern int radeon_driver_vblank_wait(drm_device_t * dev,
335 unsigned int *sequence);
336extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
337extern void radeon_driver_irq_preinstall(drm_device_t * dev);
338extern void radeon_driver_irq_postinstall(drm_device_t * dev);
339extern void radeon_driver_irq_uninstall(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Dave Airlie22eae942005-11-10 22:16:34 +1100341extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
342extern int radeon_driver_unload(struct drm_device *dev);
343extern int radeon_driver_firstopen(struct drm_device *dev);
344extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
345extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
346extern void radeon_driver_lastclose(drm_device_t * dev);
347extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000348extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
349 unsigned long arg);
350
Dave Airlie414ed532005-08-16 20:43:16 +1000351/* r300_cmdbuf.c */
352extern void r300_init_reg_flags(void);
353
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000354extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
355 drm_file_t * filp_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +1000356 drm_radeon_kcmd_buffer_t * cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358/* Flags for stats.boxes
359 */
360#define RADEON_BOX_DMA_IDLE 0x1
361#define RADEON_BOX_RING_FULL 0x2
362#define RADEON_BOX_FLIP 0x4
363#define RADEON_BOX_WAIT_IDLE 0x8
364#define RADEON_BOX_TEXTURE_LOAD 0x10
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366/* Register definitions, register access macros and drmAddMap constants
367 * for Radeon kernel driver.
368 */
369
370#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100371#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
372# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define RADEON_AUX_SCISSOR_CNTL 0x26f0
374# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
375# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
376# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
377# define RADEON_SCISSOR_0_ENABLE (1 << 28)
378# define RADEON_SCISSOR_1_ENABLE (1 << 29)
379# define RADEON_SCISSOR_2_ENABLE (1 << 30)
380
381#define RADEON_BUS_CNTL 0x0030
382# define RADEON_BUS_MASTER_DIS (1 << 6)
383
384#define RADEON_CLOCK_CNTL_DATA 0x000c
385# define RADEON_PLL_WR_EN (1 << 7)
386#define RADEON_CLOCK_CNTL_INDEX 0x0008
387#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100388#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389#define RADEON_CRTC_OFFSET 0x0224
390#define RADEON_CRTC_OFFSET_CNTL 0x0228
391# define RADEON_CRTC_TILE_EN (1 << 15)
392# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
393#define RADEON_CRTC2_OFFSET 0x0324
394#define RADEON_CRTC2_OFFSET_CNTL 0x0328
395
Dave Airlieea98a922005-09-11 20:28:11 +1000396#define RADEON_PCIE_INDEX 0x0030
397#define RADEON_PCIE_DATA 0x0034
398#define RADEON_PCIE_TX_GART_CNTL 0x10
399# define RADEON_PCIE_TX_GART_EN (1 << 0)
400# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
401# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
402# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
403# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
404# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
405# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
406# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
407#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
408#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
409#define RADEON_PCIE_TX_GART_BASE 0x13
410#define RADEON_PCIE_TX_GART_START_LO 0x14
411#define RADEON_PCIE_TX_GART_START_HI 0x15
412#define RADEON_PCIE_TX_GART_END_LO 0x16
413#define RADEON_PCIE_TX_GART_END_HI 0x17
414
Dave Airlie414ed532005-08-16 20:43:16 +1000415#define RADEON_MPP_TB_CONFIG 0x01c0
416#define RADEON_MEM_CNTL 0x0140
417#define RADEON_MEM_SDRAM_MODE_REG 0x0158
418#define RADEON_AGP_BASE 0x0170
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420#define RADEON_RB3D_COLOROFFSET 0x1c40
421#define RADEON_RB3D_COLORPITCH 0x1c48
422
423#define RADEON_DP_GUI_MASTER_CNTL 0x146c
424# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
425# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
426# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
427# define RADEON_GMC_BRUSH_NONE (15 << 4)
428# define RADEON_GMC_DST_16BPP (4 << 8)
429# define RADEON_GMC_DST_24BPP (5 << 8)
430# define RADEON_GMC_DST_32BPP (6 << 8)
431# define RADEON_GMC_DST_DATATYPE_SHIFT 8
432# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
433# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
434# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
435# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
436# define RADEON_GMC_WR_MSK_DIS (1 << 30)
437# define RADEON_ROP3_S 0x00cc0000
438# define RADEON_ROP3_P 0x00f00000
439#define RADEON_DP_WRITE_MASK 0x16cc
440#define RADEON_DST_PITCH_OFFSET 0x142c
441#define RADEON_DST_PITCH_OFFSET_C 0x1c80
442# define RADEON_DST_TILE_LINEAR (0 << 30)
443# define RADEON_DST_TILE_MACRO (1 << 30)
444# define RADEON_DST_TILE_MICRO (2 << 30)
445# define RADEON_DST_TILE_BOTH (3 << 30)
446
447#define RADEON_SCRATCH_REG0 0x15e0
448#define RADEON_SCRATCH_REG1 0x15e4
449#define RADEON_SCRATCH_REG2 0x15e8
450#define RADEON_SCRATCH_REG3 0x15ec
451#define RADEON_SCRATCH_REG4 0x15f0
452#define RADEON_SCRATCH_REG5 0x15f4
453#define RADEON_SCRATCH_UMSK 0x0770
454#define RADEON_SCRATCH_ADDR 0x0774
455
456#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
457
458#define GET_SCRATCH( x ) (dev_priv->writeback_works \
459 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
460 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462#define RADEON_GEN_INT_CNTL 0x0040
463# define RADEON_CRTC_VBLANK_MASK (1 << 0)
464# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
465# define RADEON_SW_INT_ENABLE (1 << 25)
466
467#define RADEON_GEN_INT_STATUS 0x0044
468# define RADEON_CRTC_VBLANK_STAT (1 << 0)
469# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
470# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
471# define RADEON_SW_INT_TEST (1 << 25)
472# define RADEON_SW_INT_TEST_ACK (1 << 25)
473# define RADEON_SW_INT_FIRE (1 << 26)
474
475#define RADEON_HOST_PATH_CNTL 0x0130
476# define RADEON_HDP_SOFT_RESET (1 << 26)
477# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
478# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
479
480#define RADEON_ISYNC_CNTL 0x1724
481# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
482# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
483# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
484# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
485# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
486# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
487
488#define RADEON_RBBM_GUICNTL 0x172c
489# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
490# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
491# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
492# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
493
494#define RADEON_MC_AGP_LOCATION 0x014c
495#define RADEON_MC_FB_LOCATION 0x0148
496#define RADEON_MCLK_CNTL 0x0012
497# define RADEON_FORCEON_MCLKA (1 << 16)
498# define RADEON_FORCEON_MCLKB (1 << 17)
499# define RADEON_FORCEON_YCLKA (1 << 18)
500# define RADEON_FORCEON_YCLKB (1 << 19)
501# define RADEON_FORCEON_MC (1 << 20)
502# define RADEON_FORCEON_AIC (1 << 21)
503
504#define RADEON_PP_BORDER_COLOR_0 0x1d40
505#define RADEON_PP_BORDER_COLOR_1 0x1d44
506#define RADEON_PP_BORDER_COLOR_2 0x1d48
507#define RADEON_PP_CNTL 0x1c38
508# define RADEON_SCISSOR_ENABLE (1 << 1)
509#define RADEON_PP_LUM_MATRIX 0x1d00
510#define RADEON_PP_MISC 0x1c14
511#define RADEON_PP_ROT_MATRIX_0 0x1d58
512#define RADEON_PP_TXFILTER_0 0x1c54
513#define RADEON_PP_TXOFFSET_0 0x1c5c
514#define RADEON_PP_TXFILTER_1 0x1c6c
515#define RADEON_PP_TXFILTER_2 0x1c84
516
517#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
518# define RADEON_RB2D_DC_FLUSH (3 << 0)
519# define RADEON_RB2D_DC_FREE (3 << 2)
520# define RADEON_RB2D_DC_FLUSH_ALL 0xf
521# define RADEON_RB2D_DC_BUSY (1 << 31)
522#define RADEON_RB3D_CNTL 0x1c3c
523# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
524# define RADEON_PLANE_MASK_ENABLE (1 << 1)
525# define RADEON_DITHER_ENABLE (1 << 2)
526# define RADEON_ROUND_ENABLE (1 << 3)
527# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
528# define RADEON_DITHER_INIT (1 << 5)
529# define RADEON_ROP_ENABLE (1 << 6)
530# define RADEON_STENCIL_ENABLE (1 << 7)
531# define RADEON_Z_ENABLE (1 << 8)
532# define RADEON_ZBLOCK16 (1 << 15)
533#define RADEON_RB3D_DEPTHOFFSET 0x1c24
534#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
535#define RADEON_RB3D_DEPTHPITCH 0x1c28
536#define RADEON_RB3D_PLANEMASK 0x1d84
537#define RADEON_RB3D_STENCILREFMASK 0x1d7c
538#define RADEON_RB3D_ZCACHE_MODE 0x3250
539#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
540# define RADEON_RB3D_ZC_FLUSH (1 << 0)
541# define RADEON_RB3D_ZC_FREE (1 << 2)
542# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
543# define RADEON_RB3D_ZC_BUSY (1 << 31)
544#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
545# define RADEON_Z_TEST_MASK (7 << 4)
546# define RADEON_Z_TEST_ALWAYS (7 << 4)
547# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
548# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
549# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
550# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
551# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
552# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
553# define RADEON_FORCE_Z_DIRTY (1 << 29)
554# define RADEON_Z_WRITE_ENABLE (1 << 30)
555# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
556#define RADEON_RBBM_SOFT_RESET 0x00f0
557# define RADEON_SOFT_RESET_CP (1 << 0)
558# define RADEON_SOFT_RESET_HI (1 << 1)
559# define RADEON_SOFT_RESET_SE (1 << 2)
560# define RADEON_SOFT_RESET_RE (1 << 3)
561# define RADEON_SOFT_RESET_PP (1 << 4)
562# define RADEON_SOFT_RESET_E2 (1 << 5)
563# define RADEON_SOFT_RESET_RB (1 << 6)
564# define RADEON_SOFT_RESET_HDP (1 << 7)
565#define RADEON_RBBM_STATUS 0x0e40
566# define RADEON_RBBM_FIFOCNT_MASK 0x007f
567# define RADEON_RBBM_ACTIVE (1 << 31)
568#define RADEON_RE_LINE_PATTERN 0x1cd0
569#define RADEON_RE_MISC 0x26c4
570#define RADEON_RE_TOP_LEFT 0x26c0
571#define RADEON_RE_WIDTH_HEIGHT 0x1c44
572#define RADEON_RE_STIPPLE_ADDR 0x1cc8
573#define RADEON_RE_STIPPLE_DATA 0x1ccc
574
575#define RADEON_SCISSOR_TL_0 0x1cd8
576#define RADEON_SCISSOR_BR_0 0x1cdc
577#define RADEON_SCISSOR_TL_1 0x1ce0
578#define RADEON_SCISSOR_BR_1 0x1ce4
579#define RADEON_SCISSOR_TL_2 0x1ce8
580#define RADEON_SCISSOR_BR_2 0x1cec
581#define RADEON_SE_COORD_FMT 0x1c50
582#define RADEON_SE_CNTL 0x1c4c
583# define RADEON_FFACE_CULL_CW (0 << 0)
584# define RADEON_BFACE_SOLID (3 << 1)
585# define RADEON_FFACE_SOLID (3 << 3)
586# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
587# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
588# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
589# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
590# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
591# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
592# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
593# define RADEON_FOG_SHADE_FLAT (1 << 14)
594# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
595# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
596# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
597# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
598# define RADEON_ROUND_MODE_TRUNC (0 << 28)
599# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
600#define RADEON_SE_CNTL_STATUS 0x2140
601#define RADEON_SE_LINE_WIDTH 0x1db8
602#define RADEON_SE_VPORT_XSCALE 0x1d98
603#define RADEON_SE_ZBIAS_FACTOR 0x1db0
604#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
605#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
606#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
607# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
608# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
609#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
610#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
611# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
612#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
613#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
614#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
615#define RADEON_SURFACE_CNTL 0x0b00
616# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
617# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
618# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
619# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
620# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
621# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
622# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
623# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
624# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
625#define RADEON_SURFACE0_INFO 0x0b0c
626# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
627# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
628# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
629# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
630# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
631# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
632#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
633#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
634# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
635#define RADEON_SURFACE1_INFO 0x0b1c
636#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
637#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
638#define RADEON_SURFACE2_INFO 0x0b2c
639#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
640#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
641#define RADEON_SURFACE3_INFO 0x0b3c
642#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
643#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
644#define RADEON_SURFACE4_INFO 0x0b4c
645#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
646#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
647#define RADEON_SURFACE5_INFO 0x0b5c
648#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
649#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
650#define RADEON_SURFACE6_INFO 0x0b6c
651#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
652#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
653#define RADEON_SURFACE7_INFO 0x0b7c
654#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
655#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
656#define RADEON_SW_SEMAPHORE 0x013c
657
658#define RADEON_WAIT_UNTIL 0x1720
659# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +1100660# define RADEON_WAIT_2D_IDLE (1 << 14)
661# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
663# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
664# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
665
666#define RADEON_RB3D_ZMASKOFFSET 0x3234
667#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
668# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
669# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671/* CP registers */
672#define RADEON_CP_ME_RAM_ADDR 0x07d4
673#define RADEON_CP_ME_RAM_RADDR 0x07d8
674#define RADEON_CP_ME_RAM_DATAH 0x07dc
675#define RADEON_CP_ME_RAM_DATAL 0x07e0
676
677#define RADEON_CP_RB_BASE 0x0700
678#define RADEON_CP_RB_CNTL 0x0704
679# define RADEON_BUF_SWAP_32BIT (2 << 16)
680#define RADEON_CP_RB_RPTR_ADDR 0x070c
681#define RADEON_CP_RB_RPTR 0x0710
682#define RADEON_CP_RB_WPTR 0x0714
683
684#define RADEON_CP_RB_WPTR_DELAY 0x0718
685# define RADEON_PRE_WRITE_TIMER_SHIFT 0
686# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
687
688#define RADEON_CP_IB_BASE 0x0738
689
690#define RADEON_CP_CSQ_CNTL 0x0740
691# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
692# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
693# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
694# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
695# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
696# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
697# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
698
699#define RADEON_AIC_CNTL 0x01d0
700# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
701#define RADEON_AIC_STAT 0x01d4
702#define RADEON_AIC_PT_BASE 0x01d8
703#define RADEON_AIC_LO_ADDR 0x01dc
704#define RADEON_AIC_HI_ADDR 0x01e0
705#define RADEON_AIC_TLB_ADDR 0x01e4
706#define RADEON_AIC_TLB_DATA 0x01e8
707
708/* CP command packets */
709#define RADEON_CP_PACKET0 0x00000000
710# define RADEON_ONE_REG_WR (1 << 15)
711#define RADEON_CP_PACKET1 0x40000000
712#define RADEON_CP_PACKET2 0x80000000
713#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +1000714# define RADEON_CP_NOP 0x00001000
715# define RADEON_CP_NEXT_CHAR 0x00001900
716# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
717# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000718 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
720# define RADEON_WAIT_FOR_IDLE 0x00002600
721# define RADEON_3D_DRAW_VBUF 0x00002800
722# define RADEON_3D_DRAW_IMMD 0x00002900
723# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +1000724# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725# define RADEON_3D_LOAD_VBPNTR 0x00002F00
726# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
727# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
728# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +1000729# define RADEON_CP_INDX_BUFFER 0x00003300
730# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
731# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
732# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +1000734# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
736# define RADEON_CNTL_PAINT_MULTI 0x00009A00
737# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
738# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
739
740#define RADEON_CP_PACKET_MASK 0xC0000000
741#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
742#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
743#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
744#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
745
746#define RADEON_VTX_Z_PRESENT (1 << 31)
747#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
748
749#define RADEON_PRIM_TYPE_NONE (0 << 0)
750#define RADEON_PRIM_TYPE_POINT (1 << 0)
751#define RADEON_PRIM_TYPE_LINE (2 << 0)
752#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
753#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
754#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
755#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
756#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
757#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
758#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
759#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
760#define RADEON_PRIM_TYPE_MASK 0xf
761#define RADEON_PRIM_WALK_IND (1 << 4)
762#define RADEON_PRIM_WALK_LIST (2 << 4)
763#define RADEON_PRIM_WALK_RING (3 << 4)
764#define RADEON_COLOR_ORDER_BGRA (0 << 6)
765#define RADEON_COLOR_ORDER_RGBA (1 << 6)
766#define RADEON_MAOS_ENABLE (1 << 7)
767#define RADEON_VTX_FMT_R128_MODE (0 << 8)
768#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
769#define RADEON_NUM_VERTICES_SHIFT 16
770
771#define RADEON_COLOR_FORMAT_CI8 2
772#define RADEON_COLOR_FORMAT_ARGB1555 3
773#define RADEON_COLOR_FORMAT_RGB565 4
774#define RADEON_COLOR_FORMAT_ARGB8888 6
775#define RADEON_COLOR_FORMAT_RGB332 7
776#define RADEON_COLOR_FORMAT_RGB8 9
777#define RADEON_COLOR_FORMAT_ARGB4444 15
778
779#define RADEON_TXFORMAT_I8 0
780#define RADEON_TXFORMAT_AI88 1
781#define RADEON_TXFORMAT_RGB332 2
782#define RADEON_TXFORMAT_ARGB1555 3
783#define RADEON_TXFORMAT_RGB565 4
784#define RADEON_TXFORMAT_ARGB4444 5
785#define RADEON_TXFORMAT_ARGB8888 6
786#define RADEON_TXFORMAT_RGBA8888 7
787#define RADEON_TXFORMAT_Y8 8
788#define RADEON_TXFORMAT_VYUY422 10
789#define RADEON_TXFORMAT_YVYU422 11
790#define RADEON_TXFORMAT_DXT1 12
791#define RADEON_TXFORMAT_DXT23 14
792#define RADEON_TXFORMAT_DXT45 15
793
794#define R200_PP_TXCBLEND_0 0x2f00
795#define R200_PP_TXCBLEND_1 0x2f10
796#define R200_PP_TXCBLEND_2 0x2f20
797#define R200_PP_TXCBLEND_3 0x2f30
798#define R200_PP_TXCBLEND_4 0x2f40
799#define R200_PP_TXCBLEND_5 0x2f50
800#define R200_PP_TXCBLEND_6 0x2f60
801#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000802#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803#define R200_PP_TFACTOR_0 0x2ee0
804#define R200_SE_VTX_FMT_0 0x2088
805#define R200_SE_VAP_CNTL 0x2080
806#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000807#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
808#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
809#define R200_PP_TXFILTER_5 0x2ca0
810#define R200_PP_TXFILTER_4 0x2c80
811#define R200_PP_TXFILTER_3 0x2c60
812#define R200_PP_TXFILTER_2 0x2c40
813#define R200_PP_TXFILTER_1 0x2c20
814#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815#define R200_PP_TXOFFSET_5 0x2d78
816#define R200_PP_TXOFFSET_4 0x2d60
817#define R200_PP_TXOFFSET_3 0x2d48
818#define R200_PP_TXOFFSET_2 0x2d30
819#define R200_PP_TXOFFSET_1 0x2d18
820#define R200_PP_TXOFFSET_0 0x2d00
821
822#define R200_PP_CUBIC_FACES_0 0x2c18
823#define R200_PP_CUBIC_FACES_1 0x2c38
824#define R200_PP_CUBIC_FACES_2 0x2c58
825#define R200_PP_CUBIC_FACES_3 0x2c78
826#define R200_PP_CUBIC_FACES_4 0x2c98
827#define R200_PP_CUBIC_FACES_5 0x2cb8
828#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
829#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
830#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
831#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
832#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
833#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
834#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
835#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
836#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
837#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
838#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
839#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
840#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
841#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
842#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
843#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
844#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
845#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
846#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
847#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
848#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
849#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
850#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
851#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
852#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
853#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
854#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
855#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
856#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
857#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
858
859#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
860#define R200_SE_VTE_CNTL 0x20b0
861#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
862#define R200_PP_TAM_DEBUG3 0x2d9c
863#define R200_PP_CNTL_X 0x2cc4
864#define R200_SE_VAP_CNTL_STATUS 0x2140
865#define R200_RE_SCISSOR_TL_0 0x1cd8
866#define R200_RE_SCISSOR_TL_1 0x1ce0
867#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000868#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
870#define R200_SE_VTX_STATE_CNTL 0x2180
871#define R200_RE_POINTSIZE 0x2648
872#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
873
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000874#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875#define RADEON_PP_TEX_SIZE_1 0x1d0c
876#define RADEON_PP_TEX_SIZE_2 0x1d14
877
878#define RADEON_PP_CUBIC_FACES_0 0x1d24
879#define RADEON_PP_CUBIC_FACES_1 0x1d28
880#define RADEON_PP_CUBIC_FACES_2 0x1d2c
881#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
882#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
883#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
884
885#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
886#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
887#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
888#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
889#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
890#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
891#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
892#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
893#define R200_3D_DRAW_IMMD_2 0xC0003500
894#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000895#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
897#define R200_RB3D_BLENDCOLOR 0x3218
898
899#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
900
901#define R200_PP_TRI_PERF 0x2cf8
902
Dave Airlie9d176012005-09-11 19:55:53 +1000903#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000904#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +1000905
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906/* Constants */
907#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
908
909#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
910#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
911#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
912#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
913#define RADEON_LAST_DISPATCH 1
914
915#define RADEON_MAX_VB_AGE 0x7fffffff
916#define RADEON_MAX_VB_VERTS (0xffff)
917
918#define RADEON_RING_HIGH_MARK 128
919
Dave Airlieea98a922005-09-11 20:28:11 +1000920#define RADEON_PCIGART_TABLE_SIZE (32*1024)
921
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
923#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
924#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
925#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
926
927#define RADEON_WRITE_PLL( addr, val ) \
928do { \
929 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
930 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
931 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
932} while (0)
933
Dave Airlieea98a922005-09-11 20:28:11 +1000934#define RADEON_WRITE_PCIE( addr, val ) \
935do { \
936 RADEON_WRITE8( RADEON_PCIE_INDEX, \
937 ((addr) & 0xff)); \
938 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
939} while (0)
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941#define CP_PACKET0( reg, n ) \
942 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
943#define CP_PACKET0_TABLE( reg, n ) \
944 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
945#define CP_PACKET1( reg0, reg1 ) \
946 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
947#define CP_PACKET2() \
948 (RADEON_CP_PACKET2)
949#define CP_PACKET3( pkt, n ) \
950 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952/* ================================================================
953 * Engine control helper macros
954 */
955
956#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
957 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
958 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
959 RADEON_WAIT_HOST_IDLECLEAN) ); \
960} while (0)
961
962#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
963 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
964 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
965 RADEON_WAIT_HOST_IDLECLEAN) ); \
966} while (0)
967
968#define RADEON_WAIT_UNTIL_IDLE() do { \
969 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
970 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
971 RADEON_WAIT_3D_IDLECLEAN | \
972 RADEON_WAIT_HOST_IDLECLEAN) ); \
973} while (0)
974
975#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
976 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
977 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
978} while (0)
979
980#define RADEON_FLUSH_CACHE() do { \
981 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
982 OUT_RING( RADEON_RB2D_DC_FLUSH ); \
983} while (0)
984
985#define RADEON_PURGE_CACHE() do { \
986 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
987 OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
988} while (0)
989
990#define RADEON_FLUSH_ZCACHE() do { \
991 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
992 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
993} while (0)
994
995#define RADEON_PURGE_ZCACHE() do { \
996 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
997 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
998} while (0)
999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000/* ================================================================
1001 * Misc helper macros
1002 */
1003
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001004/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 */
1006#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1007do { \
1008 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1009 u32 head = GET_RING_HEAD( dev_priv ); \
1010 if (head == dev_priv->ring.tail) \
1011 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1012 } \
1013} while (0)
1014
1015#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1016do { \
1017 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1018 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1019 int __ret = radeon_do_cp_idle( dev_priv ); \
1020 if ( __ret ) return __ret; \
1021 sarea_priv->last_dispatch = 0; \
1022 radeon_freelist_reset( dev ); \
1023 } \
1024} while (0)
1025
1026#define RADEON_DISPATCH_AGE( age ) do { \
1027 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1028 OUT_RING( age ); \
1029} while (0)
1030
1031#define RADEON_FRAME_AGE( age ) do { \
1032 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1033 OUT_RING( age ); \
1034} while (0)
1035
1036#define RADEON_CLEAR_AGE( age ) do { \
1037 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1038 OUT_RING( age ); \
1039} while (0)
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041/* ================================================================
1042 * Ring control
1043 */
1044
1045#define RADEON_VERBOSE 0
1046
1047#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1048
1049#define BEGIN_RING( n ) do { \
1050 if ( RADEON_VERBOSE ) { \
1051 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1052 n, __FUNCTION__ ); \
1053 } \
1054 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1055 COMMIT_RING(); \
1056 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1057 } \
1058 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1059 ring = dev_priv->ring.start; \
1060 write = dev_priv->ring.tail; \
1061 mask = dev_priv->ring.tail_mask; \
1062} while (0)
1063
1064#define ADVANCE_RING() do { \
1065 if ( RADEON_VERBOSE ) { \
1066 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1067 write, dev_priv->ring.tail ); \
1068 } \
1069 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1070 DRM_ERROR( \
1071 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1072 ((dev_priv->ring.tail + _nr) & mask), \
1073 write, __LINE__); \
1074 } else \
1075 dev_priv->ring.tail = write; \
1076} while (0)
1077
1078#define COMMIT_RING() do { \
1079 /* Flush writes to ring */ \
1080 DRM_MEMORYBARRIER(); \
1081 GET_RING_HEAD( dev_priv ); \
1082 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1083 /* read from PCI bus to ensure correct posting */ \
1084 RADEON_READ( RADEON_CP_RB_RPTR ); \
1085} while (0)
1086
1087#define OUT_RING( x ) do { \
1088 if ( RADEON_VERBOSE ) { \
1089 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1090 (unsigned int)(x), write ); \
1091 } \
1092 ring[write++] = (x); \
1093 write &= mask; \
1094} while (0)
1095
1096#define OUT_RING_REG( reg, val ) do { \
1097 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1098 OUT_RING( val ); \
1099} while (0)
1100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101#define OUT_RING_TABLE( tab, sz ) do { \
1102 int _size = (sz); \
1103 int *_tab = (int *)(tab); \
1104 \
1105 if (write + _size > mask) { \
1106 int _i = (mask+1) - write; \
1107 _size -= _i; \
1108 while (_i > 0 ) { \
1109 *(int *)(ring + write) = *_tab++; \
1110 write++; \
1111 _i--; \
1112 } \
1113 write = 0; \
1114 _tab += _i; \
1115 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 while (_size > 0) { \
1117 *(ring + write) = *_tab++; \
1118 write++; \
1119 _size--; \
1120 } \
1121 write &= mask; \
1122} while (0)
1123
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001124#endif /* __RADEON_DRV_H__ */