blob: accab623dfe4c7f5d7d0278e12607a926b3ca589 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
Florian Vaussard6d624ea2013-05-31 14:32:56 +020013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
24 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
28 serial4 = &uart5;
29 serial5 = &uart6;
30 };
31
32 cpus {
33 cpu@0 {
34 compatible = "arm,cortex-a15";
35 };
36 cpu@1 {
37 compatible = "arm,cortex-a15";
38 };
39 };
40
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053041 timer {
42 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020043 /* PPI secure/nonsecure IRQ */
44 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
45 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
46 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
47 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053048 clock-frequency = <6144000>;
49 };
50
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053051 gic: interrupt-controller@48211000 {
52 compatible = "arm,cortex-a15-gic";
53 interrupt-controller;
54 #interrupt-cells = <3>;
55 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053056 <0x48212000 0x1000>,
57 <0x48214000 0x2000>,
58 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053059 };
60
R Sricharan6b5de092012-05-10 19:46:00 +053061 /*
62 * The soc node represents the soc top level view. It is uses for IPs
63 * that are not memory mapped in the MPU view or for the MPU itself.
64 */
65 soc {
66 compatible = "ti,omap-infra";
67 mpu {
68 compatible = "ti,omap5-mpu";
69 ti,hwmods = "mpu";
70 };
71 };
72
73 /*
74 * XXX: Use a flat representation of the OMAP3 interconnect.
75 * The real OMAP interconnect network is quite complex.
76 * Since that will not bring real advantage to represent that in DT for
77 * the moment, just use a fake OCP bus entry to represent the whole bus
78 * hierarchy.
79 */
80 ocp {
81 compatible = "ti,omap4-l3-noc", "simple-bus";
82 #address-cells = <1>;
83 #size-cells = <1>;
84 ranges;
85 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +053086 reg = <0x44000000 0x2000>,
87 <0x44800000 0x3000>,
88 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020089 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
90 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +053091
Jon Hunter3b3132f2012-11-01 09:12:23 -050092 counter32k: counter@4ae04000 {
93 compatible = "ti,omap-counter32k";
94 reg = <0x4ae04000 0x40>;
95 ti,hwmods = "counter_32k";
96 };
97
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +030098 omap5_pmx_core: pinmux@4a002840 {
99 compatible = "ti,omap4-padconf", "pinctrl-single";
100 reg = <0x4a002840 0x01b6>;
101 #address-cells = <1>;
102 #size-cells = <0>;
103 pinctrl-single,register-width = <16>;
104 pinctrl-single,function-mask = <0x7fff>;
105 };
106 omap5_pmx_wkup: pinmux@4ae0c840 {
107 compatible = "ti,omap4-padconf", "pinctrl-single";
108 reg = <0x4ae0c840 0x0038>;
109 #address-cells = <1>;
110 #size-cells = <0>;
111 pinctrl-single,register-width = <16>;
112 pinctrl-single,function-mask = <0x7fff>;
113 };
114
Jon Hunter2c2dc542012-04-26 13:47:59 -0500115 sdma: dma-controller@4a056000 {
116 compatible = "ti,omap4430-sdma";
117 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200118 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
119 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
120 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
121 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500122 #dma-cells = <1>;
123 #dma-channels = <32>;
124 #dma-requests = <127>;
125 };
126
R Sricharan6b5de092012-05-10 19:46:00 +0530127 gpio1: gpio@4ae10000 {
128 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200129 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200130 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530131 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500132 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530133 gpio-controller;
134 #gpio-cells = <2>;
135 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600136 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530137 };
138
139 gpio2: gpio@48055000 {
140 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200141 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200142 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530143 ti,hwmods = "gpio2";
144 gpio-controller;
145 #gpio-cells = <2>;
146 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600147 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530148 };
149
150 gpio3: gpio@48057000 {
151 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200152 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200153 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530154 ti,hwmods = "gpio3";
155 gpio-controller;
156 #gpio-cells = <2>;
157 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600158 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530159 };
160
161 gpio4: gpio@48059000 {
162 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200163 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200164 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530165 ti,hwmods = "gpio4";
166 gpio-controller;
167 #gpio-cells = <2>;
168 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600169 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530170 };
171
172 gpio5: gpio@4805b000 {
173 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200174 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200175 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530176 ti,hwmods = "gpio5";
177 gpio-controller;
178 #gpio-cells = <2>;
179 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600180 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530181 };
182
183 gpio6: gpio@4805d000 {
184 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200185 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200186 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530187 ti,hwmods = "gpio6";
188 gpio-controller;
189 #gpio-cells = <2>;
190 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600191 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530192 };
193
194 gpio7: gpio@48051000 {
195 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200196 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200197 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530198 ti,hwmods = "gpio7";
199 gpio-controller;
200 #gpio-cells = <2>;
201 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600202 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530203 };
204
205 gpio8: gpio@48053000 {
206 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200207 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200208 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530209 ti,hwmods = "gpio8";
210 gpio-controller;
211 #gpio-cells = <2>;
212 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600213 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530214 };
215
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600216 gpmc: gpmc@50000000 {
217 compatible = "ti,omap4430-gpmc";
218 reg = <0x50000000 0x1000>;
219 #address-cells = <2>;
220 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200221 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600222 gpmc,num-cs = <8>;
223 gpmc,num-waitpins = <4>;
224 ti,hwmods = "gpmc";
225 };
226
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530227 i2c1: i2c@48070000 {
228 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200229 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200230 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530231 #address-cells = <1>;
232 #size-cells = <0>;
233 ti,hwmods = "i2c1";
234 };
235
236 i2c2: i2c@48072000 {
237 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200238 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200239 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530240 #address-cells = <1>;
241 #size-cells = <0>;
242 ti,hwmods = "i2c2";
243 };
244
245 i2c3: i2c@48060000 {
246 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200247 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200248 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530249 #address-cells = <1>;
250 #size-cells = <0>;
251 ti,hwmods = "i2c3";
252 };
253
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200254 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530255 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200256 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200257 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530258 #address-cells = <1>;
259 #size-cells = <0>;
260 ti,hwmods = "i2c4";
261 };
262
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200263 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530264 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200265 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200266 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530267 #address-cells = <1>;
268 #size-cells = <0>;
269 ti,hwmods = "i2c5";
270 };
271
Felipe Balbi43286b12013-02-13 14:58:36 +0530272 mcspi1: spi@48098000 {
273 compatible = "ti,omap4-mcspi";
274 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530276 #address-cells = <1>;
277 #size-cells = <0>;
278 ti,hwmods = "mcspi1";
279 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500280 dmas = <&sdma 35>,
281 <&sdma 36>,
282 <&sdma 37>,
283 <&sdma 38>,
284 <&sdma 39>,
285 <&sdma 40>,
286 <&sdma 41>,
287 <&sdma 42>;
288 dma-names = "tx0", "rx0", "tx1", "rx1",
289 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530290 };
291
292 mcspi2: spi@4809a000 {
293 compatible = "ti,omap4-mcspi";
294 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200295 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530296 #address-cells = <1>;
297 #size-cells = <0>;
298 ti,hwmods = "mcspi2";
299 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500300 dmas = <&sdma 43>,
301 <&sdma 44>,
302 <&sdma 45>,
303 <&sdma 46>;
304 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530305 };
306
307 mcspi3: spi@480b8000 {
308 compatible = "ti,omap4-mcspi";
309 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200310 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530311 #address-cells = <1>;
312 #size-cells = <0>;
313 ti,hwmods = "mcspi3";
314 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500315 dmas = <&sdma 15>, <&sdma 16>;
316 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530317 };
318
319 mcspi4: spi@480ba000 {
320 compatible = "ti,omap4-mcspi";
321 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200322 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530323 #address-cells = <1>;
324 #size-cells = <0>;
325 ti,hwmods = "mcspi4";
326 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500327 dmas = <&sdma 70>, <&sdma 71>;
328 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530329 };
330
R Sricharan6b5de092012-05-10 19:46:00 +0530331 uart1: serial@4806a000 {
332 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200333 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200334 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530335 ti,hwmods = "uart1";
336 clock-frequency = <48000000>;
337 };
338
339 uart2: serial@4806c000 {
340 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200341 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200342 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530343 ti,hwmods = "uart2";
344 clock-frequency = <48000000>;
345 };
346
347 uart3: serial@48020000 {
348 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200349 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200350 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530351 ti,hwmods = "uart3";
352 clock-frequency = <48000000>;
353 };
354
355 uart4: serial@4806e000 {
356 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200357 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200358 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530359 ti,hwmods = "uart4";
360 clock-frequency = <48000000>;
361 };
362
363 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200364 compatible = "ti,omap4-uart";
365 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200366 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530367 ti,hwmods = "uart5";
368 clock-frequency = <48000000>;
369 };
370
371 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200372 compatible = "ti,omap4-uart";
373 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200374 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530375 ti,hwmods = "uart6";
376 clock-frequency = <48000000>;
377 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530378
379 mmc1: mmc@4809c000 {
380 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200381 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200382 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530383 ti,hwmods = "mmc1";
384 ti,dual-volt;
385 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500386 dmas = <&sdma 61>, <&sdma 62>;
387 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530388 };
389
390 mmc2: mmc@480b4000 {
391 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200392 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200393 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530394 ti,hwmods = "mmc2";
395 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500396 dmas = <&sdma 47>, <&sdma 48>;
397 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530398 };
399
400 mmc3: mmc@480ad000 {
401 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200402 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200403 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530404 ti,hwmods = "mmc3";
405 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500406 dmas = <&sdma 77>, <&sdma 78>;
407 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530408 };
409
410 mmc4: mmc@480d1000 {
411 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200412 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200413 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530414 ti,hwmods = "mmc4";
415 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500416 dmas = <&sdma 57>, <&sdma 58>;
417 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530418 };
419
420 mmc5: mmc@480d5000 {
421 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200422 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200423 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530424 ti,hwmods = "mmc5";
425 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500426 dmas = <&sdma 59>, <&sdma 60>;
427 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530428 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530429
430 keypad: keypad@4ae1c000 {
431 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530432 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530433 ti,hwmods = "kbd";
434 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300435
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300436 mcpdm: mcpdm@40132000 {
437 compatible = "ti,omap4-mcpdm";
438 reg = <0x40132000 0x7f>, /* MPU private access */
439 <0x49032000 0x7f>; /* L3 Interconnect */
440 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200441 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300442 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100443 dmas = <&sdma 65>,
444 <&sdma 66>;
445 dma-names = "up_link", "dn_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300446 };
447
448 dmic: dmic@4012e000 {
449 compatible = "ti,omap4-dmic";
450 reg = <0x4012e000 0x7f>, /* MPU private access */
451 <0x4902e000 0x7f>; /* L3 Interconnect */
452 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200453 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300454 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100455 dmas = <&sdma 67>;
456 dma-names = "up_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300457 };
458
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300459 mcbsp1: mcbsp@40122000 {
460 compatible = "ti,omap4-mcbsp";
461 reg = <0x40122000 0xff>, /* MPU private access */
462 <0x49022000 0xff>; /* L3 Interconnect */
463 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200464 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300465 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300466 ti,buffer-size = <128>;
467 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100468 dmas = <&sdma 33>,
469 <&sdma 34>;
470 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300471 };
472
473 mcbsp2: mcbsp@40124000 {
474 compatible = "ti,omap4-mcbsp";
475 reg = <0x40124000 0xff>, /* MPU private access */
476 <0x49024000 0xff>; /* L3 Interconnect */
477 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200478 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300479 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300480 ti,buffer-size = <128>;
481 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100482 dmas = <&sdma 17>,
483 <&sdma 18>;
484 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300485 };
486
487 mcbsp3: mcbsp@40126000 {
488 compatible = "ti,omap4-mcbsp";
489 reg = <0x40126000 0xff>, /* MPU private access */
490 <0x49026000 0xff>; /* L3 Interconnect */
491 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200492 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300493 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300494 ti,buffer-size = <128>;
495 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100496 dmas = <&sdma 19>,
497 <&sdma 20>;
498 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300499 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500500
501 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500502 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500503 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200504 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500505 ti,hwmods = "timer1";
506 ti,timer-alwon;
507 };
508
509 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500510 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500511 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200512 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500513 ti,hwmods = "timer2";
514 };
515
516 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500517 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500518 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200519 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500520 ti,hwmods = "timer3";
521 };
522
523 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500524 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500525 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200526 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500527 ti,hwmods = "timer4";
528 };
529
530 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500531 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500532 reg = <0x40138000 0x80>,
533 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200534 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500535 ti,hwmods = "timer5";
536 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500537 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500538 };
539
540 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500541 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500542 reg = <0x4013a000 0x80>,
543 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200544 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500545 ti,hwmods = "timer6";
546 ti,timer-dsp;
547 ti,timer-pwm;
548 };
549
550 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500551 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500552 reg = <0x4013c000 0x80>,
553 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200554 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500555 ti,hwmods = "timer7";
556 ti,timer-dsp;
557 };
558
559 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500560 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500561 reg = <0x4013e000 0x80>,
562 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200563 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500564 ti,hwmods = "timer8";
565 ti,timer-dsp;
566 ti,timer-pwm;
567 };
568
569 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500570 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500571 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200572 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500573 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500574 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500575 };
576
577 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500578 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500579 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200580 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500581 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500582 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500583 };
584
585 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500586 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500587 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200588 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500589 ti,hwmods = "timer11";
590 ti,timer-pwm;
591 };
Lokesh Vutlae6900ddf2012-11-05 18:22:51 +0530592
Lokesh Vutla55452192013-02-27 11:54:45 +0530593 wdt2: wdt@4ae14000 {
594 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
595 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200596 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530597 ti,hwmods = "wd_timer2";
598 };
599
Lokesh Vutlae6900ddf2012-11-05 18:22:51 +0530600 emif1: emif@0x4c000000 {
601 compatible = "ti,emif-4d5";
602 ti,hwmods = "emif1";
603 phy-type = <2>; /* DDR PHY type: Intelli PHY */
604 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200605 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900ddf2012-11-05 18:22:51 +0530606 hw-caps-read-idle-ctrl;
607 hw-caps-ll-interface;
608 hw-caps-temp-alert;
609 };
610
611 emif2: emif@0x4d000000 {
612 compatible = "ti,emif-4d5";
613 ti,hwmods = "emif2";
614 phy-type = <2>; /* DDR PHY type: Intelli PHY */
615 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200616 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900ddf2012-11-05 18:22:51 +0530617 hw-caps-read-idle-ctrl;
618 hw-caps-ll-interface;
619 hw-caps-temp-alert;
620 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530621
622 omap_control_usb: omap-control-usb@4a002300 {
623 compatible = "ti,omap-control-usb";
624 reg = <0x4a002300 0x4>,
625 <0x4a002370 0x4>;
626 reg-names = "control_dev_conf", "phy_power_usb";
627 ti,type = <2>;
628 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530629
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530630 omap_dwc3@4a020000 {
631 compatible = "ti,dwc3";
632 ti,hwmods = "usb_otg_ss";
633 reg = <0x4a020000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200634 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530635 #address-cells = <1>;
636 #size-cells = <1>;
637 utmi-mode = <2>;
638 ranges;
639 dwc3@4a030000 {
640 compatible = "synopsys,dwc3";
641 reg = <0x4a030000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200642 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530643 usb-phy = <&usb2_phy>, <&usb3_phy>;
644 tx-fifo-resize;
645 };
646 };
647
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530648 ocp2scp {
649 compatible = "ti,omap-ocp2scp";
650 #address-cells = <1>;
651 #size-cells = <1>;
652 ranges;
653 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530654 usb2_phy: usb2phy@4a084000 {
655 compatible = "ti,omap-usb2";
656 reg = <0x4a084000 0x7c>;
657 ctrl-module = <&omap_control_usb>;
658 };
659
660 usb3_phy: usb3phy@4a084400 {
661 compatible = "ti,omap-usb3";
662 reg = <0x4a084400 0x80>,
663 <0x4a084800 0x64>,
664 <0x4a084c00 0x40>;
665 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
666 ctrl-module = <&omap_control_usb>;
667 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530668 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530669
670 usbhstll: usbhstll@4a062000 {
671 compatible = "ti,usbhs-tll";
672 reg = <0x4a062000 0x1000>;
673 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
674 ti,hwmods = "usb_tll_hs";
675 };
676
677 usbhshost: usbhshost@4a064000 {
678 compatible = "ti,usbhs-host";
679 reg = <0x4a064000 0x800>;
680 ti,hwmods = "usb_host_hs";
681 #address-cells = <1>;
682 #size-cells = <1>;
683 ranges;
684
685 usbhsohci: ohci@4a064800 {
686 compatible = "ti,ohci-omap3", "usb-ohci";
687 reg = <0x4a064800 0x400>;
688 interrupt-parent = <&gic>;
689 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
690 };
691
692 usbhsehci: ehci@4a064c00 {
693 compatible = "ti,ehci-omap", "usb-ehci";
694 reg = <0x4a064c00 0x400>;
695 interrupt-parent = <&gic>;
696 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
697 };
698 };
R Sricharan6b5de092012-05-10 19:46:00 +0530699 };
700};