blob: 9046a8f71d493a09607ad1c99fe732d9b1044059 [file] [log] [blame]
Laurent Pinchart881023d2012-12-15 23:51:22 +01001/*
2 * r8a7779 processor support - PFC hardware block
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <linux/kernel.h>
Laurent Pinchart881023d2012-12-15 23:51:22 +010022#include <mach/r8a7779.h>
23
Laurent Pinchartc3323802012-12-15 23:51:55 +010024#include "sh_pfc.h"
25
Laurent Pinchart881023d2012-12-15 23:51:22 +010026#define CPU_32_PORT6(fn, pfx, sfx) \
27 PORT_1(fn, pfx##0, sfx), PORT_1(fn, pfx##1, sfx), \
28 PORT_1(fn, pfx##2, sfx), PORT_1(fn, pfx##3, sfx), \
29 PORT_1(fn, pfx##4, sfx), PORT_1(fn, pfx##5, sfx), \
30 PORT_1(fn, pfx##6, sfx), PORT_1(fn, pfx##7, sfx), \
31 PORT_1(fn, pfx##8, sfx)
32
33#define CPU_ALL_PORT(fn, pfx, sfx) \
Laurent Pinchart17dffe42013-02-13 22:09:27 +010034 PORT_32(fn, pfx##_0_, sfx), \
35 PORT_32(fn, pfx##_1_, sfx), \
36 PORT_32(fn, pfx##_2_, sfx), \
37 PORT_32(fn, pfx##_3_, sfx), \
38 PORT_32(fn, pfx##_4_, sfx), \
39 PORT_32(fn, pfx##_5_, sfx), \
Laurent Pinchart881023d2012-12-15 23:51:22 +010040 CPU_32_PORT6(fn, pfx##_6_, sfx)
41
42#define _GP_GPIO(pfx, sfx) PINMUX_GPIO(GPIO_GP##pfx, GP##pfx##_DATA)
43#define _GP_DATA(pfx, sfx) PINMUX_DATA(GP##pfx##_DATA, GP##pfx##_FN, \
44 GP##pfx##_IN, GP##pfx##_OUT)
45
46#define _GP_INOUTSEL(pfx, sfx) GP##pfx##_IN, GP##pfx##_OUT
47#define _GP_INDT(pfx, sfx) GP##pfx##_DATA
48
49#define GP_ALL(str) CPU_ALL_PORT(_PORT_ALL, GP, str)
50#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, , unused)
51#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, , unused)
52
Laurent Pinchart17dffe42013-02-13 22:09:27 +010053#define GP_INOUTSEL(bank) PORT_32_REV(_GP_INOUTSEL, _##bank##_, unused)
54#define GP_INDT(bank) PORT_32_REV(_GP_INDT, _##bank##_, unused)
Laurent Pinchart881023d2012-12-15 23:51:22 +010055
56#define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
57#define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
58 FN_##ipsr, FN_##fn)
59
60enum {
61 PINMUX_RESERVED = 0,
62
63 PINMUX_DATA_BEGIN,
64 GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
65 PINMUX_DATA_END,
66
67 PINMUX_INPUT_BEGIN,
68 GP_ALL(IN), /* GP_0_0_IN -> GP_6_8_IN */
69 PINMUX_INPUT_END,
70
71 PINMUX_OUTPUT_BEGIN,
72 GP_ALL(OUT), /* GP_0_0_OUT -> GP_6_8_OUT */
73 PINMUX_OUTPUT_END,
74
75 PINMUX_FUNCTION_BEGIN,
76 GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
77
78 /* GPSR0 */
79 FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
80 FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
81 FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
82 FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
83 FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
84 FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
85 FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
86 FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
87
88 /* GPSR1 */
89 FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
90 FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
91 FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
92 FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
93 FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
94 FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
95 FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
96 FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
97
98 /* GPSR2 */
99 FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
100 FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
101 FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
102 FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
103 FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
104 FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
105 FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
106 FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
107
108 /* GPSR3 */
109 FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
110 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
111 FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
112 FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
113 FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
114 FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
115 FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
116 FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
117
118 /* GPSR4 */
119 FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
120 FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
121 FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
122 FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
123 FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
124 FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
125 FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
126 FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
127
128 /* GPSR5 */
129 FN_A1, FN_A2, FN_A3, FN_A4,
130 FN_A5, FN_A6, FN_A7, FN_A8,
131 FN_A9, FN_A10, FN_A11, FN_A12,
132 FN_A13, FN_A14, FN_A15, FN_A16,
133 FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
134 FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
135 FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
136 FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
137
138 /* GPSR6 */
139 FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
140 FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
141 FN_IP3_20,
142
143 /* IPSR0 */
144 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
145 FN_HRTS1, FN_RX4_C,
146 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
147 FN_CS0, FN_HSPI_CS2_B,
148 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
149 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
150 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
151 FN_CTS0_B,
152 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
153 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
154 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
155 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
156 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
157 FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
158 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
159 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
160 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
161 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
162 FN_SCIF_CLK, FN_TCLK0_C,
163
164 /* IPSR1 */
165 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
166 FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
167 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
168 FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
169 FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
170 FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
171 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
172 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
173 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
174 FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
175 FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
176 FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
177 FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
178 FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
179 FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
180 FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
181
182 /* IPSR2 */
183 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
184 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
185 FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
186 FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
187 FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
188 FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
189 FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
190 FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
191 FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
192 FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
193 FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
194 FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
195 FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
196 FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
197 FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
198 FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
199 FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
200 FN_DREQ1, FN_SCL2, FN_AUDATA2,
201
202 /* IPSR3 */
203 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
204 FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
205 FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
206 FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
207 FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
208 FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
209 FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
210 FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
211 FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
212 FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
213 FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
214 FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
215 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
216 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
217 FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
218 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
219 FN_TX2_C, FN_SCL2_C, FN_REMOCON,
220
221 /* IPSR4 */
222 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
223 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
224 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
225 FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
226 FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
227 FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
228 FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
229 FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
230 FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
231 FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
232 FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
233 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
234 FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
235 FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
236 FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
237 FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
238 FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
239 FN_SCK0_D,
240
241 /* IPSR5 */
242 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
243 FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
244 FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
245 FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
246 FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
247 FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
248 FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
249 FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
250 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
251 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
252 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
253 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
254 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
255 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
256 FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
257 FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
258 FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
259 FN_CAN_DEBUGOUT0, FN_MOUT0,
260
261 /* IPSR6 */
262 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
263 FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
264 FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
265 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
266 FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
267 FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
268 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
269 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
270 FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
271 FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
272 FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
273 FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
274 FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
275
276 /* IPSR7 */
277 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
278 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
279 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
280 FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
281 FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
282 FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
283 FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
284 FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
285 FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
286 FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
287 FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
288 FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
289 FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
290 FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
291
292 /* IPSR8 */
293 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
294 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
295 FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
296 FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
297 FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
298 FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
299 FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
300 FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
301 FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
302 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
303 FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
304 FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
305 FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
306 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
307 FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
308 FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
309
310 /* IPSR9 */
311 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
312 FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
313 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
314 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
315 FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
316 FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
317 FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
318 FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
319 FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
320 FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
321 FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
322 FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
323 FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
324 FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
325
326 /* IPSR10 */
327 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
328 FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
329 FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
330 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
331 FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
332 FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
333 FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
334 FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
335 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
336 FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
337 FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
338 FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
339 FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
340 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
341 FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
342 FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
343
344 /* IPSR11 */
345 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
346 FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
347 FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
348 FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
349 FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
350 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
351 FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
352 FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
353 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
354 FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
355 FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
356 FN_DU1_DOTCLKOUT1, FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
357 FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
358 FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
359
360 /* IPSR12 */
361 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
362 FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
363 FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
364 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
365 FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
366 FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
367 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
368 FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
369 FN_GPS_MAG, FN_FCE, FN_SCK4_B,
370
371 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
372 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
373 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
374 FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
375 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
376 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
377 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
378 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
379 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
380 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
381 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
382 FN_SEL_VI0_0, FN_SEL_VI0_1,
383 FN_SEL_SD2_0, FN_SEL_SD2_1,
384 FN_SEL_INT3_0, FN_SEL_INT3_1,
385 FN_SEL_INT2_0, FN_SEL_INT2_1,
386 FN_SEL_INT1_0, FN_SEL_INT1_1,
387 FN_SEL_INT0_0, FN_SEL_INT0_1,
388 FN_SEL_IE_0, FN_SEL_IE_1,
389 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
390 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
391 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
392
393 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
394 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
395 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
396 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
397 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
398 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
399 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
400 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
401 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
402 FN_SEL_ADI_0, FN_SEL_ADI_1,
403 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
404 FN_SEL_SIM_0, FN_SEL_SIM_1,
405 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
406 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
407 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
408 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
409 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
410 PINMUX_FUNCTION_END,
411
412 PINMUX_MARK_BEGIN,
413 AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
414 A19_MARK,
415
416 RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
417 HRTS1_MARK, RX4_C_MARK,
418 CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
419 CS0_MARK, HSPI_CS2_B_MARK,
420 CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
421 A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
422 HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
423 A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
424 HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
425 A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
426 A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
427 A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
428 A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
429 A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
430 BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
431 ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
432 USB_PENC2_MARK, SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
433 SCIF_CLK_MARK, TCLK0_C_MARK,
434
435 EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
436 FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
437 EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
438 ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
439 FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
440 HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
441 EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
442 ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
443 TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
444 SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
445 VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
446 SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
447 MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
448 PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
449 SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
450 CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
451
452 HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
453 SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
454 CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
455 MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
456 SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
457 CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
458 STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
459 SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
460 RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
461 CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
462 CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
463 GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
464 LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
465 AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
466 DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
467 DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
468 DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
469 DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
470
471 DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
472 AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
473 LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
474 LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
475 LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
476 SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
477 LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
478 AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
479 DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
480 DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
481 DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
482 TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
483 DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
484 SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
485 QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
486 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
487 TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
488
489 DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
490 DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
491 DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
492 VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
493 AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
494 PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
495 CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
496 VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
497 VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
498 VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
499 SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
500 DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
501 SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
502 VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
503 VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
504 VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
505 VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
506 SCK0_D_MARK,
507
508 DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
509 RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
510 DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
511 DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
512 DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
513 HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
514 SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
515 VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
516 VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
517 TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
518 VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
519 GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
520 QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
521 GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
522 RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
523 VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
524 GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
525 USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
526
527 SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
528 CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
529 MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
530 SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
531 CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
532 SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
533 SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
534 CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
535 SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
536 ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
537 SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
538 SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
539 SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
540
541 SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
542 SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
543 SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
544 HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
545 SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
546 IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
547 VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
548 ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
549 TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
550 RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
551 SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
552 TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
553 RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
554 RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
555
556 HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
557 CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
558 CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
559 AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
560 CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
561 CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
562 CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
563 CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
564 AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
565 CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
566 PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
567 VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
568 MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
569 VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
570 MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
571 RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
572
573 VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
574 VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
575 VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
576 MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
577 VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
578 MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
579 MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
580 IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
581 IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
582 MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
583 ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
584 VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
585 VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
586 VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
587 VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
588
589 VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
590 ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
591 DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
592 VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
593 ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
594 IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
595 SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
596 TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
597 HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
598 VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
599 TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
600 ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
601 TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
602 VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
603 PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
604 SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
605
606 VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
607 ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
608 SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
609 SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
610 VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
611 ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
612 SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
613 VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
614 HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
615 MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
616 SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
617 VI1_G0_MARK, VI3_DATA0_MARK, DU1_DOTCLKOUT1_MARK, TS_SCK1_MARK,
618 DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
619 VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
620 DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
621
622 VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
623 SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
624 SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
625 VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
626 SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
627 GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
628 VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
629 RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
630 GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
631 PINMUX_MARK_END,
632};
633
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100634static const pinmux_enum_t pinmux_data[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +0100635 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
636
637 PINMUX_DATA(AVS1_MARK, FN_AVS1),
638 PINMUX_DATA(AVS1_MARK, FN_AVS1),
639 PINMUX_DATA(A17_MARK, FN_A17),
640 PINMUX_DATA(A18_MARK, FN_A18),
641 PINMUX_DATA(A19_MARK, FN_A19),
642
643 PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
644 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
645 PINMUX_IPSR_DATA(IP0_2_0, PWM1),
646 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
647 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
648 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
649 PINMUX_IPSR_DATA(IP0_5_3, BS),
650 PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
651 PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
652 PINMUX_IPSR_DATA(IP0_5_3, FD2),
653 PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
654 PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
655 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
656 PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
657 PINMUX_IPSR_DATA(IP0_7_6, A0),
658 PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
659 PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
660 PINMUX_IPSR_DATA(IP0_7_6, FD3),
661 PINMUX_IPSR_DATA(IP0_9_8, A20),
662 PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
663 PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
664 PINMUX_IPSR_DATA(IP0_11_10, A21),
665 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
666 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
667 PINMUX_IPSR_DATA(IP0_13_12, A22),
668 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
669 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
670 PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
671 PINMUX_IPSR_DATA(IP0_15_14, A23),
672 PINMUX_IPSR_DATA(IP0_15_14, FCLE),
673 PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
674 PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
675 PINMUX_IPSR_DATA(IP0_18_16, A24),
676 PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
677 PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
678 PINMUX_IPSR_DATA(IP0_18_16, FD4),
679 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
680 PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
681 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
682 PINMUX_IPSR_DATA(IP0_22_19, A25),
683 PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
684 PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
685 PINMUX_IPSR_DATA(IP0_22_19, FD5),
686 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
687 PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
688 PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
689 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
690 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
691 PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
692 PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
693 PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
694 PINMUX_IPSR_DATA(IP0_25, CS0),
695 PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
696 PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
697 PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
698 PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
699 PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
700 PINMUX_IPSR_DATA(IP0_30_28, FWE),
701 PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
702 PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
703 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
704 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
705
706 PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
707 PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
708 PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
709 PINMUX_IPSR_DATA(IP1_1_0, FD6),
710 PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
711 PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
712 PINMUX_IPSR_DATA(IP1_3_2, FD7),
713 PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
714 PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
715 PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
716 PINMUX_IPSR_DATA(IP1_6_4, FALE),
717 PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
718 PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
719 PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
720 PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
721 PINMUX_IPSR_DATA(IP1_10_7, FRE),
722 PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
723 PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
724 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
725 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
726 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
727 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
728 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
729 PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
730 PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
731 PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
732 PINMUX_IPSR_DATA(IP1_14_11, FD0),
733 PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
734 PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
735 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
736 PINMUX_IPSR_DATA(IP1_14_11, HTX1),
737 PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
738 PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
739 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
740 PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
741 PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
742 PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
743 PINMUX_IPSR_DATA(IP1_18_15, FD1),
744 PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
745 PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
746 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
747 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
748 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
749 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
750 PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
751 PINMUX_IPSR_DATA(IP1_20_19, PWM2),
752 PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
753 PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
754 PINMUX_IPSR_DATA(IP1_22_21, PWM3),
755 PINMUX_IPSR_DATA(IP1_22_21, TX4),
756 PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
757 PINMUX_IPSR_DATA(IP1_24_23, PWM4),
758 PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
759 PINMUX_IPSR_DATA(IP1_28_25, HTX0),
760 PINMUX_IPSR_DATA(IP1_28_25, TX1),
761 PINMUX_IPSR_DATA(IP1_28_25, SDATA),
762 PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
763 PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
764 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
765 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
766 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
767 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
768 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
769
770 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
771 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
772 PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
773 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
774 PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
775 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
776 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
777 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
778 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
779 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
780 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
781 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
782 PINMUX_IPSR_DATA(IP2_7_4, MTS),
783 PINMUX_IPSR_DATA(IP2_7_4, PWM5),
784 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
785 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
786 PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
787 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
788 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
789 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
790 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
791 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
792 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
793 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
794 PINMUX_IPSR_DATA(IP2_11_8, STM),
795 PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
796 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
797 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
798 PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
799 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
800 PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
801 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
802 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
803 PINMUX_IPSR_DATA(IP2_15_12, MDATA),
804 PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
805 PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
806 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
807 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
808 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
809 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
810 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
811 PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
812 PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
813 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
814 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
815 PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
816 PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
817 PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
818 PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
819 PINMUX_IPSR_DATA(IP2_21_19, DACK0),
820 PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
821 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
822 PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
823 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
824 PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
825 PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
826 PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
827 PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
828 PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
829 PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
830 PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
831 PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
832 PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
833 PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
834 PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
835 PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
836 PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
837 PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
838 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
839 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
840 PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
841
842 PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
843 PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
844 PINMUX_IPSR_DATA(IP3_2_0, DACK1),
845 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
846 PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
847 PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
848 PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
849 PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
850 PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
851 PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
852 PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
853 PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
854 PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
855 PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
856 PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
857 PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
858 PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
859 PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
860 PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
861 PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
862 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
863 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
864 PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
865 PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
866 PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
867 PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
868 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
869 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
870 PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
871 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
872 PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
873 PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
874 PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
875 PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
876 PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
877 PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
878 PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
879 PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
880 PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
881 PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
882 PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
883 PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
884 PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
885 PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
886 PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
887 PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
888 PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
889 PINMUX_IPSR_DATA(IP3_23, QCLK),
890 PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
891 PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
892 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
893 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
894 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
895 PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
896 PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
897 PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
898 PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
899 PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
900 PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
901 PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
902 PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
903 PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
904 PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
905 PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
906 PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
907
908 PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
909 PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
910 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
911 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
912 PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
913 PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
914 PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
915 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
916 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
917 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
918 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
919 PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
920 PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
921 PINMUX_IPSR_DATA(IP4_7_5, PWM6),
922 PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
923 PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
924 PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
925 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
926 PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
927 PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
928 PINMUX_IPSR_DATA(IP4_10_8, PWM0),
929 PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
930 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
931 PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
932 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
933 PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
934 PINMUX_IPSR_DATA(IP4_11, VI2_G0),
935 PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
936 PINMUX_IPSR_DATA(IP4_12, VI2_G1),
937 PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
938 PINMUX_IPSR_DATA(IP4_13, VI2_G2),
939 PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
940 PINMUX_IPSR_DATA(IP4_14, VI2_G3),
941 PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
942 PINMUX_IPSR_DATA(IP4_15, VI2_G4),
943 PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
944 PINMUX_IPSR_DATA(IP4_16, VI2_G5),
945 PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
946 PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
947 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
948 PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
949 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
950 PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
951 PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
952 PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
953 PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
954 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
955 PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
956 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
957 PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
958 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
959 PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
960 PINMUX_IPSR_DATA(IP4_23, VI2_G6),
961 PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
962 PINMUX_IPSR_DATA(IP4_24, VI2_G7),
963 PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
964 PINMUX_IPSR_DATA(IP4_25, VI2_R0),
965 PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
966 PINMUX_IPSR_DATA(IP4_26, VI2_R1),
967 PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
968 PINMUX_IPSR_DATA(IP4_27, VI2_R2),
969 PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
970 PINMUX_IPSR_DATA(IP4_28, VI2_R3),
971 PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
972 PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
973 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
974 PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
975 PINMUX_IPSR_DATA(IP4_31_29, TX5),
976 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
977
978 PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
979 PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
980 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
981 PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
982 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
983 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
984 PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
985 PINMUX_IPSR_DATA(IP5_3, VI2_R4),
986 PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
987 PINMUX_IPSR_DATA(IP5_4, VI2_R5),
988 PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
989 PINMUX_IPSR_DATA(IP5_5, VI2_R6),
990 PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
991 PINMUX_IPSR_DATA(IP5_6, VI2_R7),
992 PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
993 PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
994 PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
995 PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
996 PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
997 PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
998 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
999 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
1000 PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
1001 PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
1002 PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
1003 PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
1004 PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
1005 PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
1006 PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
1007 PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
1008 PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
1009 PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1010 PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
1011 PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
1012 PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
1013 PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
1014 PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
1015 PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
1016 PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
1017 PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
1018 PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
1019 PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
1020 PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
1021 PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
1022 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
1023 PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
1024 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
1025 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
1026 PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
1027 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
1028 PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
1029 PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
1030 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
1031 PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
1032 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
1033 PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
1034 PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
1035 PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
1036 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
1037 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
1038 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
1039 PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
1040 PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
1041 PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
1042 PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
1043 PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
1044 PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
1045
1046 PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
1047 PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
1048 PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
1049 PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
1050 PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
1051 PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
1052 PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
1053 PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
1054 PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
1055 PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
1056 PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
1057 PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
1058 PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
1059 PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
1060 PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
1061 PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
1062 PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
1063 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
1064 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
1065 PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
1066 PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
1067 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
1068 PINMUX_IPSR_DATA(IP6_14_12, IETX),
1069 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
1070 PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
1071 PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
1072 PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
1073 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
1074 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
1075 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
1076 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
1077 PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
1078 PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
1079 PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
1080 PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
1081 PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
1082 PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
1083 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
1084 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
1085 PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
1086 PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
1087 PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
1088 PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
1089 PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
1090 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
1091 PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
1092 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
1093 PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
1094 PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
1095 PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
1096 PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
1097
1098 PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
1099 PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
1100 PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
1101 PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
1102 PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
1103 PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
1104 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
1105 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
1106 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
1107 PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
1108 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
1109 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
1110 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
1111 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
1112 PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
1113 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
1114 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
1115 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
1116 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
1117 PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
1118 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
1119 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
1120 PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
1121 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
1122 PINMUX_IPSR_DATA(IP7_14_13, VSP),
1123 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
1124 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
1125 PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
1126 PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
1127 PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
1128 PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
1129 PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
1130 PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
1131 PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
1132 PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
1133 PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
1134 PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
1135 PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
1136 PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
1137 PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
1138 PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
1139 PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
1140 PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
1141 PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
1142 PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
1143 PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
1144 PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
1145 PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
1146 PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
1147 PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
1148 PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
1149 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
1150 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
1151 PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
1152 PINMUX_IPSR_DATA(IP7_30_29, DACK2),
1153 PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
1154
1155 PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
1156 PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
1157 PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
1158 PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
1159 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
1160 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
1161 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
1162 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
1163 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
1164 PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
1165 PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
1166 PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
1167 PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
1168 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
1169 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
1170 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
1171 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
1172 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
1173 PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
1174 PINMUX_IPSR_DATA(IP8_11_8, TX0),
1175 PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
1176 PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
1177 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
1178 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
1179 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
1180 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
1181 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
1182 PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
1183 PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
1184 PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
1185 PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
1186 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
1187 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
1188 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
1189 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
1190 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
1191 PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
1192 PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
1193 PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
1194 PINMUX_IPSR_DATA(IP8_18, BPFCLK),
1195 PINMUX_IPSR_DATA(IP8_18, PCMWE),
1196 PINMUX_IPSR_DATA(IP8_19, FMIN),
1197 PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
1198 PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
1199 PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
1200 PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
1201 PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
1202 PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
1203 PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
1204 PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
1205 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
1206 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
1207 PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
1208 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
1209 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
1210 PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
1211 PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
1212 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
1213 PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
1214 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
1215 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
1216 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
1217 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
1218
1219 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
1220 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
1221 PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
1222 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
1223 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
1224 PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
1225 PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
1226 PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
1227 PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
1228 PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
1229 PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
1230 PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
1231 PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
1232 PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
1233 PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
1234 PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
1235 PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
1236 PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
1237 PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
1238 PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
1239 PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
1240 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
1241 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
1242 PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
1243 PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
1244 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
1245 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
1246 PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
1247 PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
1248 PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
1249 PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
1250 PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
1251 PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
1252 PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
1253 PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
1254 PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
1255 PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
1256 PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
1257 PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
1258 PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
1259 PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
1260 PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
1261 PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
1262 PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
1263 PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
1264 PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
1265 PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
1266 PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
1267 PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
1268 PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
1269 PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
1270 PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
1271 PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
1272 PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
1273
1274 PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
1275 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
1276 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
1277 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
1278 PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
1279 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
1280 PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
1281 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
1282 PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
1283 PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
1284 PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
1285 PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
1286 PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
1287 PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
1288 PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
1289 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
1290 PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
1291 PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
1292 PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
1293 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
1294 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
1295 PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
1296 PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
1297 PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
1298 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
1299 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
1300 PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
1301 PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
1302 PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
1303 PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
1304 PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
1305 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
1306 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
1307 PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
1308 PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
1309 PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
1310 PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
1311 PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
1312 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
1313 PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
1314 PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
1315 PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
1316 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
1317 PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
1318 PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
1319 PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
1320 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
1321 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
1322 PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
1323 PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
1324 PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
1325 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
1326 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
1327 PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
1328 PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
1329 PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
1330 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
1331 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
1332 PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
1333 PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
1334 PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
1335 PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
1336 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
1337 PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
1338 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
1339
1340 PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
1341 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
1342 PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
1343 PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
1344 PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
1345 PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
1346 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
1347 PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
1348 PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
1349 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
1350 PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
1351 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
1352 PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
1353 PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
1354 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
1355 PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
1356 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
1357 PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
1358 PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
1359 PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
1360 PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
1361 PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
1362 PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
1363 PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
1364 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
1365 PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
1366 PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
1367 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
1368 PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
1369 PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
1370 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
1371 PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
1372 PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
1373 PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
1374 PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
1375 PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
1376 PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
1377 PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
1378 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
1379 PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
1380 PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
1381 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
1382 PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
1383 PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
1384 PINMUX_IPSR_DATA(IP11_26_24, DU1_DOTCLKOUT1),
1385 PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
1386 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
1387 PINMUX_IPSR_DATA(IP11_26_24, TX2),
1388 PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
1389 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
1390 PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
1391 PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
1392 PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
1393 PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
1394 PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
1395 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
1396 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
1397
1398 PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
1399 PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
1400 PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
1401 PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
1402 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
1403 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
1404 PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
1405 PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
1406 PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
1407 PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
1408 PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
1409 PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
1410 PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
1411 PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
1412 PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
1413 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
1414 PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
1415 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
1416 PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
1417 PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
1418 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
1419 PINMUX_IPSR_DATA(IP12_11_9, FSE),
1420 PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
1421 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
1422 PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
1423 PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
1424 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
1425 PINMUX_IPSR_DATA(IP12_14_12, FRB),
1426 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
1427 PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
1428 PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
1429 PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
1430 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
1431 PINMUX_IPSR_DATA(IP12_17_15, FCE),
1432 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
1433};
1434
Laurent Pincharta3db40a2013-01-02 14:53:37 +01001435static struct sh_pfc_pin pinmux_pins[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01001436 PINMUX_GPIO_GP_ALL(),
Laurent Pincharta373ed02012-11-29 13:24:07 +01001437};
1438
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001439/* - DU0 -------------------------------------------------------------------- */
1440static const unsigned int du0_rgb666_pins[] = {
1441 /* R[7:2], G[7:2], B[7:2] */
1442 188, 187, 186, 185, 184, 183,
1443 194, 193, 192, 191, 190, 189,
1444 200, 199, 198, 197, 196, 195,
1445};
1446static const unsigned int du0_rgb666_mux[] = {
1447 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1448 DU0_DR3_MARK, DU0_DR2_MARK,
1449 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1450 DU0_DG3_MARK, DU0_DG2_MARK,
1451 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1452 DU0_DB3_MARK, DU0_DB2_MARK,
1453};
1454static const unsigned int du0_rgb888_pins[] = {
1455 /* R[7:0], G[7:0], B[7:0] */
1456 188, 187, 186, 185, 184, 183, 24, 23,
1457 194, 193, 192, 191, 190, 189, 26, 25,
1458 200, 199, 198, 197, 196, 195, 28, 27,
1459};
1460static const unsigned int du0_rgb888_mux[] = {
1461 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1462 DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1463 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1464 DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1465 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1466 DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1467};
1468static const unsigned int du0_clk_0_pins[] = {
1469 /* CLKIN, CLKOUT */
1470 29, 180,
1471};
1472static const unsigned int du0_clk_0_mux[] = {
1473 DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT0_MARK,
1474};
1475static const unsigned int du0_clk_1_pins[] = {
1476 /* CLKIN, CLKOUT */
1477 29, 30,
1478};
1479static const unsigned int du0_clk_1_mux[] = {
1480 DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT1_MARK,
1481};
1482static const unsigned int du0_sync_0_pins[] = {
1483 /* VSYNC, HSYNC, DISP */
1484 182, 181, 31,
1485};
1486static const unsigned int du0_sync_0_mux[] = {
1487 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1488 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1489};
1490static const unsigned int du0_sync_1_pins[] = {
1491 /* VSYNC, HSYNC, DISP */
1492 182, 181, 32,
1493};
1494static const unsigned int du0_sync_1_mux[] = {
1495 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1496 DU0_DISP_MARK
1497};
1498static const unsigned int du0_oddf_pins[] = {
1499 /* ODDF */
1500 31,
1501};
1502static const unsigned int du0_oddf_mux[] = {
1503 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1504};
1505static const unsigned int du0_cde_pins[] = {
1506 /* CDE */
1507 33,
1508};
1509static const unsigned int du0_cde_mux[] = {
1510 DU0_CDE_MARK
1511};
1512/* - DU1 -------------------------------------------------------------------- */
1513static const unsigned int du1_rgb666_pins[] = {
1514 /* R[7:2], G[7:2], B[7:2] */
1515 41, 40, 39, 38, 37, 36,
1516 49, 48, 47, 46, 45, 44,
1517 57, 56, 55, 54, 53, 52,
1518};
1519static const unsigned int du1_rgb666_mux[] = {
1520 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1521 DU1_DR3_MARK, DU1_DR2_MARK,
1522 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1523 DU1_DG3_MARK, DU1_DG2_MARK,
1524 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1525 DU1_DB3_MARK, DU1_DB2_MARK,
1526};
1527static const unsigned int du1_rgb888_pins[] = {
1528 /* R[7:0], G[7:0], B[7:0] */
1529 41, 40, 39, 38, 37, 36, 35, 34,
1530 49, 48, 47, 46, 45, 44, 43, 32,
1531 57, 56, 55, 54, 53, 52, 51, 50,
1532};
1533static const unsigned int du1_rgb888_mux[] = {
1534 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1535 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1536 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1537 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1538 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1539 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1540};
1541static const unsigned int du1_clk_pins[] = {
1542 /* CLKIN, CLKOUT */
1543 58, 59,
1544};
1545static const unsigned int du1_clk_mux[] = {
1546 DU1_DOTCLKIN_MARK, DU1_DOTCLKOUT_MARK,
1547};
1548static const unsigned int du1_sync_0_pins[] = {
1549 /* VSYNC, HSYNC, DISP */
1550 61, 60, 62,
1551};
1552static const unsigned int du1_sync_0_mux[] = {
1553 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1554 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1555};
1556static const unsigned int du1_sync_1_pins[] = {
1557 /* VSYNC, HSYNC, DISP */
1558 61, 60, 63,
1559};
1560static const unsigned int du1_sync_1_mux[] = {
1561 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1562 DU1_DISP_MARK
1563};
1564static const unsigned int du1_oddf_pins[] = {
1565 /* ODDF */
1566 62,
1567};
1568static const unsigned int du1_oddf_mux[] = {
1569 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1570};
1571static const unsigned int du1_cde_pins[] = {
1572 /* CDE */
1573 64,
1574};
1575static const unsigned int du1_cde_mux[] = {
1576 DU1_CDE_MARK
1577};
1578
1579static const struct sh_pfc_pin_group pinmux_groups[] = {
1580 SH_PFC_PIN_GROUP(du0_rgb666),
1581 SH_PFC_PIN_GROUP(du0_rgb888),
1582 SH_PFC_PIN_GROUP(du0_clk_0),
1583 SH_PFC_PIN_GROUP(du0_clk_1),
1584 SH_PFC_PIN_GROUP(du0_sync_0),
1585 SH_PFC_PIN_GROUP(du0_sync_1),
1586 SH_PFC_PIN_GROUP(du0_oddf),
1587 SH_PFC_PIN_GROUP(du0_cde),
1588 SH_PFC_PIN_GROUP(du1_rgb666),
1589 SH_PFC_PIN_GROUP(du1_rgb888),
1590 SH_PFC_PIN_GROUP(du1_clk),
1591 SH_PFC_PIN_GROUP(du1_sync_0),
1592 SH_PFC_PIN_GROUP(du1_sync_1),
1593 SH_PFC_PIN_GROUP(du1_oddf),
1594 SH_PFC_PIN_GROUP(du1_cde),
1595};
1596
1597static const char * const du0_groups[] = {
1598 "du0_rgb666",
1599 "du0_rgb888",
1600 "du0_clk_0",
1601 "du0_clk_1",
1602 "du0_sync_0",
1603 "du0_sync_1",
1604 "du0_oddf",
1605 "du0_cde",
1606};
1607
1608static const char * const du1_groups[] = {
1609 "du1_rgb666",
1610 "du1_rgb888",
1611 "du1_clk",
1612 "du1_sync_0",
1613 "du1_sync_1",
1614 "du1_oddf",
1615 "du1_cde",
1616};
1617
1618static const struct sh_pfc_function pinmux_functions[] = {
1619 SH_PFC_FUNCTION(du0),
1620 SH_PFC_FUNCTION(du1),
1621};
1622
Laurent Pincharta373ed02012-11-29 13:24:07 +01001623#define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
1624
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01001625static const struct pinmux_func pinmux_func_gpios[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01001626 GPIO_FN(AVS1), GPIO_FN(AVS2), GPIO_FN(A17), GPIO_FN(A18),
1627 GPIO_FN(A19),
1628
1629 /* IPSR0 */
1630 GPIO_FN(USB_PENC2), GPIO_FN(SCK0), GPIO_FN(PWM1), GPIO_FN(PWMFSW0),
1631 GPIO_FN(SCIF_CLK), GPIO_FN(TCLK0_C), GPIO_FN(BS), GPIO_FN(SD1_DAT2),
1632 GPIO_FN(MMC0_D2), GPIO_FN(FD2), GPIO_FN(ATADIR0), GPIO_FN(SDSELF),
1633 GPIO_FN(HCTS1), GPIO_FN(TX4_C), GPIO_FN(A0), GPIO_FN(SD1_DAT3),
1634 GPIO_FN(MMC0_D3), GPIO_FN(FD3), GPIO_FN(A20), GPIO_FN(TX5_D),
1635 GPIO_FN(HSPI_TX2_B), GPIO_FN(A21), GPIO_FN(SCK5_D),
1636 GPIO_FN(HSPI_CLK2_B), GPIO_FN(A22), GPIO_FN(RX5_D),
1637 GPIO_FN(HSPI_RX2_B), GPIO_FN(VI1_R0), GPIO_FN(A23), GPIO_FN(FCLE),
1638 GPIO_FN(HSPI_CLK2), GPIO_FN(VI1_R1), GPIO_FN(A24), GPIO_FN(SD1_CD),
1639 GPIO_FN(MMC0_D4), GPIO_FN(FD4), GPIO_FN(HSPI_CS2), GPIO_FN(VI1_R2),
1640 GPIO_FN(SSI_WS78_B), GPIO_FN(A25), GPIO_FN(SD1_WP), GPIO_FN(MMC0_D5),
1641 GPIO_FN(FD5), GPIO_FN(HSPI_RX2), GPIO_FN(VI1_R3), GPIO_FN(TX5_B),
1642 GPIO_FN(SSI_SDATA7_B), GPIO_FN(CTS0_B), GPIO_FN(CLKOUT),
1643 GPIO_FN(TX3C_IRDA_TX_C), GPIO_FN(PWM0_B), GPIO_FN(CS0),
1644 GPIO_FN(HSPI_CS2_B), GPIO_FN(CS1_A26), GPIO_FN(HSPI_TX2),
1645 GPIO_FN(SDSELF_B), GPIO_FN(RD_WR), GPIO_FN(FWE), GPIO_FN(ATAG0),
1646 GPIO_FN(VI1_R7), GPIO_FN(HRTS1), GPIO_FN(RX4_C),
1647
1648 /* IPSR1 */
1649 GPIO_FN(EX_CS0), GPIO_FN(RX3_C_IRDA_RX_C), GPIO_FN(MMC0_D6),
1650 GPIO_FN(FD6), GPIO_FN(EX_CS1), GPIO_FN(MMC0_D7), GPIO_FN(FD7),
1651 GPIO_FN(EX_CS2), GPIO_FN(SD1_CLK), GPIO_FN(MMC0_CLK), GPIO_FN(FALE),
1652 GPIO_FN(ATACS00), GPIO_FN(EX_CS3), GPIO_FN(SD1_CMD), GPIO_FN(MMC0_CMD),
1653 GPIO_FN(FRE), GPIO_FN(ATACS10), GPIO_FN(VI1_R4), GPIO_FN(RX5_B),
1654 GPIO_FN(HSCK1), GPIO_FN(SSI_SDATA8_B), GPIO_FN(RTS0_B_TANS_B),
1655 GPIO_FN(SSI_SDATA9), GPIO_FN(EX_CS4), GPIO_FN(SD1_DAT0),
1656 GPIO_FN(MMC0_D0), GPIO_FN(FD0), GPIO_FN(ATARD0), GPIO_FN(VI1_R5),
1657 GPIO_FN(SCK5_B), GPIO_FN(HTX1), GPIO_FN(TX2_E), GPIO_FN(TX0_B),
1658 GPIO_FN(SSI_SCK9), GPIO_FN(EX_CS5), GPIO_FN(SD1_DAT1),
1659 GPIO_FN(MMC0_D1), GPIO_FN(FD1), GPIO_FN(ATAWR0), GPIO_FN(VI1_R6),
1660 GPIO_FN(HRX1), GPIO_FN(RX2_E), GPIO_FN(RX0_B), GPIO_FN(SSI_WS9),
1661 GPIO_FN(MLB_CLK), GPIO_FN(PWM2), GPIO_FN(SCK4), GPIO_FN(MLB_SIG),
1662 GPIO_FN(PWM3), GPIO_FN(TX4), GPIO_FN(MLB_DAT), GPIO_FN(PWM4),
1663 GPIO_FN(RX4), GPIO_FN(HTX0), GPIO_FN(TX1), GPIO_FN(SDATA),
1664 GPIO_FN(CTS0_C), GPIO_FN(SUB_TCK), GPIO_FN(CC5_STATE2),
1665 GPIO_FN(CC5_STATE10), GPIO_FN(CC5_STATE18), GPIO_FN(CC5_STATE26),
1666 GPIO_FN(CC5_STATE34),
1667
1668 /* IPSR2 */
1669 GPIO_FN(HRX0), GPIO_FN(RX1), GPIO_FN(SCKZ), GPIO_FN(RTS0_C_TANS_C),
1670 GPIO_FN(SUB_TDI), GPIO_FN(CC5_STATE3), GPIO_FN(CC5_STATE11),
1671 GPIO_FN(CC5_STATE19), GPIO_FN(CC5_STATE27), GPIO_FN(CC5_STATE35),
1672 GPIO_FN(HSCK0), GPIO_FN(SCK1), GPIO_FN(MTS), GPIO_FN(PWM5),
1673 GPIO_FN(SCK0_C), GPIO_FN(SSI_SDATA9_B), GPIO_FN(SUB_TDO),
1674 GPIO_FN(CC5_STATE0), GPIO_FN(CC5_STATE8), GPIO_FN(CC5_STATE16),
1675 GPIO_FN(CC5_STATE24), GPIO_FN(CC5_STATE32), GPIO_FN(HCTS0),
1676 GPIO_FN(CTS1), GPIO_FN(STM), GPIO_FN(PWM0_D), GPIO_FN(RX0_C),
1677 GPIO_FN(SCIF_CLK_C), GPIO_FN(SUB_TRST), GPIO_FN(TCLK1_B),
1678 GPIO_FN(CC5_OSCOUT), GPIO_FN(HRTS0), GPIO_FN(RTS1_TANS),
1679 GPIO_FN(MDATA), GPIO_FN(TX0_C), GPIO_FN(SUB_TMS), GPIO_FN(CC5_STATE1),
1680 GPIO_FN(CC5_STATE9), GPIO_FN(CC5_STATE17), GPIO_FN(CC5_STATE25),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001681 GPIO_FN(CC5_STATE33), GPIO_FN(LCDOUT0),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001682 GPIO_FN(DREQ0), GPIO_FN(GPS_CLK_B), GPIO_FN(AUDATA0),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001683 GPIO_FN(TX5_C), GPIO_FN(LCDOUT1), GPIO_FN(DACK0),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001684 GPIO_FN(DRACK0), GPIO_FN(GPS_SIGN_B), GPIO_FN(AUDATA1), GPIO_FN(RX5_C),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001685 GPIO_FN(LCDOUT2), GPIO_FN(LCDOUT3),
1686 GPIO_FN(LCDOUT4), GPIO_FN(LCDOUT5),
1687 GPIO_FN(LCDOUT6), GPIO_FN(LCDOUT7),
1688 GPIO_FN(LCDOUT8), GPIO_FN(DREQ1), GPIO_FN(SCL2),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001689 GPIO_FN(AUDATA2),
1690
1691 /* IPSR3 */
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001692 GPIO_FN(LCDOUT9), GPIO_FN(DACK1), GPIO_FN(SDA2),
1693 GPIO_FN(AUDATA3), GPIO_FN(LCDOUT10),
1694 GPIO_FN(LCDOUT11),
1695 GPIO_FN(LCDOUT12), GPIO_FN(LCDOUT13),
1696 GPIO_FN(LCDOUT14),
1697 GPIO_FN(LCDOUT15), GPIO_FN(LCDOUT16),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001698 GPIO_FN(EX_WAIT1), GPIO_FN(SCL1), GPIO_FN(TCLK1), GPIO_FN(AUDATA4),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001699 GPIO_FN(LCDOUT17), GPIO_FN(EX_WAIT2), GPIO_FN(SDA1),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001700 GPIO_FN(GPS_MAG_B), GPIO_FN(AUDATA5), GPIO_FN(SCK5_C),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001701 GPIO_FN(LCDOUT18),
1702 GPIO_FN(LCDOUT19), GPIO_FN(LCDOUT20),
1703 GPIO_FN(LCDOUT21),
1704 GPIO_FN(LCDOUT22), GPIO_FN(LCDOUT23),
1705 GPIO_FN(QSTVA_QVS), GPIO_FN(TX3_D_IRDA_TX_D),
1706 GPIO_FN(SCL3_B), GPIO_FN(QCLK),
1707 GPIO_FN(QSTVB_QVE), GPIO_FN(RX3_D_IRDA_RX_D),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001708 GPIO_FN(SDA3_B), GPIO_FN(SDA2_C), GPIO_FN(DACK0_B), GPIO_FN(DRACK0_B),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001709 GPIO_FN(QSTH_QHS),
1710 GPIO_FN(QSTB_QHE),
1711 GPIO_FN(QCPV_QDE),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001712 GPIO_FN(CAN1_TX), GPIO_FN(TX2_C), GPIO_FN(SCL2_C), GPIO_FN(REMOCON),
1713
1714 /* IPSR4 */
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001715 GPIO_FN(QPOLA), GPIO_FN(CAN_CLK_C), GPIO_FN(SCK2_C),
1716 GPIO_FN(QPOLB), GPIO_FN(CAN1_RX), GPIO_FN(RX2_C),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001717 GPIO_FN(DREQ0_B), GPIO_FN(SSI_SCK78_B), GPIO_FN(SCK0_B),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001718 GPIO_FN(VI2_DATA0_VI2_B0), GPIO_FN(PWM6),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001719 GPIO_FN(SD3_CLK), GPIO_FN(TX3_E_IRDA_TX_E), GPIO_FN(AUDCK),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001720 GPIO_FN(PWMFSW0_B), GPIO_FN(VI2_DATA1_VI2_B1),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001721 GPIO_FN(PWM0), GPIO_FN(SD3_CMD), GPIO_FN(RX3_E_IRDA_RX_E),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001722 GPIO_FN(AUDSYNC), GPIO_FN(CTS0_D), GPIO_FN(VI2_G0),
1723 GPIO_FN(VI2_G1), GPIO_FN(VI2_G2),
1724 GPIO_FN(VI2_G3), GPIO_FN(VI2_G4),
1725 GPIO_FN(VI2_G5),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001726 GPIO_FN(VI2_DATA2_VI2_B2), GPIO_FN(SCL1_B), GPIO_FN(SD3_DAT2),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001727 GPIO_FN(SCK3_E), GPIO_FN(AUDATA6), GPIO_FN(TX0_D),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001728 GPIO_FN(VI2_DATA3_VI2_B3), GPIO_FN(SDA1_B), GPIO_FN(SD3_DAT3),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001729 GPIO_FN(SCK5), GPIO_FN(AUDATA7), GPIO_FN(RX0_D),
1730 GPIO_FN(VI2_G6), GPIO_FN(VI2_G7),
1731 GPIO_FN(VI2_R0), GPIO_FN(VI2_R1),
1732 GPIO_FN(VI2_R2), GPIO_FN(VI2_R3),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001733 GPIO_FN(VI2_DATA4_VI2_B4), GPIO_FN(SCL2_B), GPIO_FN(SD3_DAT0),
1734 GPIO_FN(TX5), GPIO_FN(SCK0_D),
1735
1736 /* IPSR5 */
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001737 GPIO_FN(VI2_DATA5_VI2_B5), GPIO_FN(SDA2_B),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001738 GPIO_FN(SD3_DAT1), GPIO_FN(RX5), GPIO_FN(RTS0_D_TANS_D),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001739 GPIO_FN(VI2_R4), GPIO_FN(VI2_R5),
1740 GPIO_FN(VI2_R6), GPIO_FN(VI2_R7),
1741 GPIO_FN(SCL2_D), GPIO_FN(SDA2_D),
1742 GPIO_FN(VI2_CLKENB), GPIO_FN(HSPI_CS1),
1743 GPIO_FN(SCL1_D), GPIO_FN(VI2_FIELD),
1744 GPIO_FN(SDA1_D), GPIO_FN(VI2_HSYNC),
1745 GPIO_FN(VI3_HSYNC), GPIO_FN(VI2_VSYNC),
1746 GPIO_FN(VI3_VSYNC),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001747 GPIO_FN(VI2_CLK), GPIO_FN(TX3_B_IRDA_TX_B), GPIO_FN(SD3_CD),
1748 GPIO_FN(HSPI_TX1), GPIO_FN(VI1_CLKENB), GPIO_FN(VI3_CLKENB),
1749 GPIO_FN(AUDIO_CLKC), GPIO_FN(TX2_D), GPIO_FN(SPEEDIN),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001750 GPIO_FN(GPS_SIGN_D), GPIO_FN(VI2_DATA6_VI2_B6),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001751 GPIO_FN(TCLK0), GPIO_FN(QSTVA_B_QVS_B), GPIO_FN(HSPI_CLK1),
1752 GPIO_FN(SCK2_D), GPIO_FN(AUDIO_CLKOUT_B), GPIO_FN(GPS_MAG_D),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001753 GPIO_FN(VI2_DATA7_VI2_B7), GPIO_FN(RX3_B_IRDA_RX_B),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001754 GPIO_FN(SD3_WP), GPIO_FN(HSPI_RX1), GPIO_FN(VI1_FIELD),
1755 GPIO_FN(VI3_FIELD), GPIO_FN(AUDIO_CLKOUT), GPIO_FN(RX2_D),
1756 GPIO_FN(GPS_CLK_C), GPIO_FN(GPS_CLK_D), GPIO_FN(AUDIO_CLKA),
1757 GPIO_FN(CAN_TXCLK), GPIO_FN(AUDIO_CLKB), GPIO_FN(USB_OVC2),
1758 GPIO_FN(CAN_DEBUGOUT0), GPIO_FN(MOUT0),
1759
1760 /* IPSR6 */
1761 GPIO_FN(SSI_SCK0129), GPIO_FN(CAN_DEBUGOUT1), GPIO_FN(MOUT1),
1762 GPIO_FN(SSI_WS0129), GPIO_FN(CAN_DEBUGOUT2), GPIO_FN(MOUT2),
1763 GPIO_FN(SSI_SDATA0), GPIO_FN(CAN_DEBUGOUT3), GPIO_FN(MOUT5),
1764 GPIO_FN(SSI_SDATA1), GPIO_FN(CAN_DEBUGOUT4), GPIO_FN(MOUT6),
1765 GPIO_FN(SSI_SDATA2), GPIO_FN(CAN_DEBUGOUT5), GPIO_FN(SSI_SCK34),
1766 GPIO_FN(CAN_DEBUGOUT6), GPIO_FN(CAN0_TX_B), GPIO_FN(IERX),
1767 GPIO_FN(SSI_SCK9_C), GPIO_FN(SSI_WS34), GPIO_FN(CAN_DEBUGOUT7),
1768 GPIO_FN(CAN0_RX_B), GPIO_FN(IETX), GPIO_FN(SSI_WS9_C),
1769 GPIO_FN(SSI_SDATA3), GPIO_FN(PWM0_C), GPIO_FN(CAN_DEBUGOUT8),
1770 GPIO_FN(CAN_CLK_B), GPIO_FN(IECLK), GPIO_FN(SCIF_CLK_B),
1771 GPIO_FN(TCLK0_B), GPIO_FN(SSI_SDATA4), GPIO_FN(CAN_DEBUGOUT9),
1772 GPIO_FN(SSI_SDATA9_C), GPIO_FN(SSI_SCK5), GPIO_FN(ADICLK),
1773 GPIO_FN(CAN_DEBUGOUT10), GPIO_FN(SCK3), GPIO_FN(TCLK0_D),
1774 GPIO_FN(SSI_WS5), GPIO_FN(ADICS_SAMP), GPIO_FN(CAN_DEBUGOUT11),
1775 GPIO_FN(TX3_IRDA_TX), GPIO_FN(SSI_SDATA5), GPIO_FN(ADIDATA),
1776 GPIO_FN(CAN_DEBUGOUT12), GPIO_FN(RX3_IRDA_RX), GPIO_FN(SSI_SCK6),
1777 GPIO_FN(ADICHS0), GPIO_FN(CAN0_TX), GPIO_FN(IERX_B),
1778
1779 /* IPSR7 */
1780 GPIO_FN(SSI_WS6), GPIO_FN(ADICHS1), GPIO_FN(CAN0_RX), GPIO_FN(IETX_B),
1781 GPIO_FN(SSI_SDATA6), GPIO_FN(ADICHS2), GPIO_FN(CAN_CLK),
1782 GPIO_FN(IECLK_B), GPIO_FN(SSI_SCK78), GPIO_FN(CAN_DEBUGOUT13),
1783 GPIO_FN(IRQ0_B), GPIO_FN(SSI_SCK9_B), GPIO_FN(HSPI_CLK1_C),
1784 GPIO_FN(SSI_WS78), GPIO_FN(CAN_DEBUGOUT14), GPIO_FN(IRQ1_B),
1785 GPIO_FN(SSI_WS9_B), GPIO_FN(HSPI_CS1_C), GPIO_FN(SSI_SDATA7),
1786 GPIO_FN(CAN_DEBUGOUT15), GPIO_FN(IRQ2_B), GPIO_FN(TCLK1_C),
1787 GPIO_FN(HSPI_TX1_C), GPIO_FN(SSI_SDATA8), GPIO_FN(VSP),
1788 GPIO_FN(IRQ3_B), GPIO_FN(HSPI_RX1_C), GPIO_FN(SD0_CLK),
1789 GPIO_FN(ATACS01), GPIO_FN(SCK1_B), GPIO_FN(SD0_CMD), GPIO_FN(ATACS11),
1790 GPIO_FN(TX1_B), GPIO_FN(CC5_TDO), GPIO_FN(SD0_DAT0), GPIO_FN(ATADIR1),
1791 GPIO_FN(RX1_B), GPIO_FN(CC5_TRST), GPIO_FN(SD0_DAT1), GPIO_FN(ATAG1),
1792 GPIO_FN(SCK2_B), GPIO_FN(CC5_TMS), GPIO_FN(SD0_DAT2), GPIO_FN(ATARD1),
1793 GPIO_FN(TX2_B), GPIO_FN(CC5_TCK), GPIO_FN(SD0_DAT3), GPIO_FN(ATAWR1),
1794 GPIO_FN(RX2_B), GPIO_FN(CC5_TDI), GPIO_FN(SD0_CD), GPIO_FN(DREQ2),
1795 GPIO_FN(RTS1_B_TANS_B), GPIO_FN(SD0_WP), GPIO_FN(DACK2),
1796 GPIO_FN(CTS1_B),
1797
1798 /* IPSR8 */
1799 GPIO_FN(HSPI_CLK0), GPIO_FN(CTS0), GPIO_FN(USB_OVC0), GPIO_FN(AD_CLK),
1800 GPIO_FN(CC5_STATE4), GPIO_FN(CC5_STATE12), GPIO_FN(CC5_STATE20),
1801 GPIO_FN(CC5_STATE28), GPIO_FN(CC5_STATE36), GPIO_FN(HSPI_CS0),
1802 GPIO_FN(RTS0_TANS), GPIO_FN(USB_OVC1), GPIO_FN(AD_DI),
1803 GPIO_FN(CC5_STATE5), GPIO_FN(CC5_STATE13), GPIO_FN(CC5_STATE21),
1804 GPIO_FN(CC5_STATE29), GPIO_FN(CC5_STATE37), GPIO_FN(HSPI_TX0),
1805 GPIO_FN(TX0), GPIO_FN(CAN_DEBUG_HW_TRIGGER), GPIO_FN(AD_DO),
1806 GPIO_FN(CC5_STATE6), GPIO_FN(CC5_STATE14), GPIO_FN(CC5_STATE22),
1807 GPIO_FN(CC5_STATE30), GPIO_FN(CC5_STATE38), GPIO_FN(HSPI_RX0),
1808 GPIO_FN(RX0), GPIO_FN(CAN_STEP0), GPIO_FN(AD_NCS), GPIO_FN(CC5_STATE7),
1809 GPIO_FN(CC5_STATE15), GPIO_FN(CC5_STATE23), GPIO_FN(CC5_STATE31),
1810 GPIO_FN(CC5_STATE39), GPIO_FN(FMCLK), GPIO_FN(RDS_CLK), GPIO_FN(PCMOE),
1811 GPIO_FN(BPFCLK), GPIO_FN(PCMWE), GPIO_FN(FMIN), GPIO_FN(RDS_DATA),
1812 GPIO_FN(VI0_CLK), GPIO_FN(MMC1_CLK), GPIO_FN(VI0_CLKENB),
1813 GPIO_FN(TX1_C), GPIO_FN(HTX1_B), GPIO_FN(MT1_SYNC),
1814 GPIO_FN(VI0_FIELD), GPIO_FN(RX1_C), GPIO_FN(HRX1_B),
1815 GPIO_FN(VI0_HSYNC), GPIO_FN(VI0_DATA0_B_VI0_B0_B), GPIO_FN(CTS1_C),
1816 GPIO_FN(TX4_D), GPIO_FN(MMC1_CMD), GPIO_FN(HSCK1_B),
1817 GPIO_FN(VI0_VSYNC), GPIO_FN(VI0_DATA1_B_VI0_B1_B),
1818 GPIO_FN(RTS1_C_TANS_C), GPIO_FN(RX4_D), GPIO_FN(PWMFSW0_C),
1819
1820 /* IPSR9 */
1821 GPIO_FN(VI0_DATA0_VI0_B0), GPIO_FN(HRTS1_B), GPIO_FN(MT1_VCXO),
1822 GPIO_FN(VI0_DATA1_VI0_B1), GPIO_FN(HCTS1_B), GPIO_FN(MT1_PWM),
1823 GPIO_FN(VI0_DATA2_VI0_B2), GPIO_FN(MMC1_D0), GPIO_FN(VI0_DATA3_VI0_B3),
1824 GPIO_FN(MMC1_D1), GPIO_FN(VI0_DATA4_VI0_B4), GPIO_FN(MMC1_D2),
1825 GPIO_FN(VI0_DATA5_VI0_B5), GPIO_FN(MMC1_D3), GPIO_FN(VI0_DATA6_VI0_B6),
1826 GPIO_FN(MMC1_D4), GPIO_FN(ARM_TRACEDATA_0), GPIO_FN(VI0_DATA7_VI0_B7),
1827 GPIO_FN(MMC1_D5), GPIO_FN(ARM_TRACEDATA_1), GPIO_FN(VI0_G0),
1828 GPIO_FN(SSI_SCK78_C), GPIO_FN(IRQ0), GPIO_FN(ARM_TRACEDATA_2),
1829 GPIO_FN(VI0_G1), GPIO_FN(SSI_WS78_C), GPIO_FN(IRQ1),
1830 GPIO_FN(ARM_TRACEDATA_3), GPIO_FN(VI0_G2), GPIO_FN(ETH_TXD1),
1831 GPIO_FN(MMC1_D6), GPIO_FN(ARM_TRACEDATA_4), GPIO_FN(TS_SPSYNC0),
1832 GPIO_FN(VI0_G3), GPIO_FN(ETH_CRS_DV), GPIO_FN(MMC1_D7),
1833 GPIO_FN(ARM_TRACEDATA_5), GPIO_FN(TS_SDAT0), GPIO_FN(VI0_G4),
1834 GPIO_FN(ETH_TX_EN), GPIO_FN(SD2_DAT0_B), GPIO_FN(ARM_TRACEDATA_6),
1835 GPIO_FN(VI0_G5), GPIO_FN(ETH_RX_ER), GPIO_FN(SD2_DAT1_B),
1836 GPIO_FN(ARM_TRACEDATA_7), GPIO_FN(VI0_G6), GPIO_FN(ETH_RXD0),
1837 GPIO_FN(SD2_DAT2_B), GPIO_FN(ARM_TRACEDATA_8), GPIO_FN(VI0_G7),
1838 GPIO_FN(ETH_RXD1), GPIO_FN(SD2_DAT3_B), GPIO_FN(ARM_TRACEDATA_9),
1839
1840 /* IPSR10 */
1841 GPIO_FN(VI0_R0), GPIO_FN(SSI_SDATA7_C), GPIO_FN(SCK1_C),
1842 GPIO_FN(DREQ1_B), GPIO_FN(ARM_TRACEDATA_10), GPIO_FN(DREQ0_C),
1843 GPIO_FN(VI0_R1), GPIO_FN(SSI_SDATA8_C), GPIO_FN(DACK1_B),
1844 GPIO_FN(ARM_TRACEDATA_11), GPIO_FN(DACK0_C), GPIO_FN(DRACK0_C),
1845 GPIO_FN(VI0_R2), GPIO_FN(ETH_LINK), GPIO_FN(SD2_CLK_B), GPIO_FN(IRQ2),
1846 GPIO_FN(ARM_TRACEDATA_12), GPIO_FN(VI0_R3), GPIO_FN(ETH_MAGIC),
1847 GPIO_FN(SD2_CMD_B), GPIO_FN(IRQ3), GPIO_FN(ARM_TRACEDATA_13),
1848 GPIO_FN(VI0_R4), GPIO_FN(ETH_REFCLK), GPIO_FN(SD2_CD_B),
1849 GPIO_FN(HSPI_CLK1_B), GPIO_FN(ARM_TRACEDATA_14), GPIO_FN(MT1_CLK),
1850 GPIO_FN(TS_SCK0), GPIO_FN(VI0_R5), GPIO_FN(ETH_TXD0),
1851 GPIO_FN(SD2_WP_B), GPIO_FN(HSPI_CS1_B), GPIO_FN(ARM_TRACEDATA_15),
1852 GPIO_FN(MT1_D), GPIO_FN(TS_SDEN0), GPIO_FN(VI0_R6), GPIO_FN(ETH_MDC),
1853 GPIO_FN(DREQ2_C), GPIO_FN(HSPI_TX1_B), GPIO_FN(TRACECLK),
1854 GPIO_FN(MT1_BEN), GPIO_FN(PWMFSW0_D), GPIO_FN(VI0_R7),
1855 GPIO_FN(ETH_MDIO), GPIO_FN(DACK2_C), GPIO_FN(HSPI_RX1_B),
1856 GPIO_FN(SCIF_CLK_D), GPIO_FN(TRACECTL), GPIO_FN(MT1_PEN),
1857 GPIO_FN(VI1_CLK), GPIO_FN(SIM_D), GPIO_FN(SDA3), GPIO_FN(VI1_HSYNC),
1858 GPIO_FN(VI3_CLK), GPIO_FN(SSI_SCK4), GPIO_FN(GPS_SIGN_C),
1859 GPIO_FN(PWMFSW0_E), GPIO_FN(VI1_VSYNC), GPIO_FN(AUDIO_CLKOUT_C),
1860 GPIO_FN(SSI_WS4), GPIO_FN(SIM_CLK), GPIO_FN(GPS_MAG_C),
1861 GPIO_FN(SPV_TRST), GPIO_FN(SCL3),
1862
1863 /* IPSR11 */
1864 GPIO_FN(VI1_DATA0_VI1_B0), GPIO_FN(SD2_DAT0), GPIO_FN(SIM_RST),
1865 GPIO_FN(SPV_TCK), GPIO_FN(ADICLK_B), GPIO_FN(VI1_DATA1_VI1_B1),
1866 GPIO_FN(SD2_DAT1), GPIO_FN(MT0_CLK), GPIO_FN(SPV_TMS),
1867 GPIO_FN(ADICS_B_SAMP_B), GPIO_FN(VI1_DATA2_VI1_B2), GPIO_FN(SD2_DAT2),
1868 GPIO_FN(MT0_D), GPIO_FN(SPVTDI), GPIO_FN(ADIDATA_B),
1869 GPIO_FN(VI1_DATA3_VI1_B3), GPIO_FN(SD2_DAT3), GPIO_FN(MT0_BEN),
1870 GPIO_FN(SPV_TDO), GPIO_FN(ADICHS0_B), GPIO_FN(VI1_DATA4_VI1_B4),
1871 GPIO_FN(SD2_CLK), GPIO_FN(MT0_PEN), GPIO_FN(SPA_TRST),
1872 GPIO_FN(HSPI_CLK1_D), GPIO_FN(ADICHS1_B), GPIO_FN(VI1_DATA5_VI1_B5),
1873 GPIO_FN(SD2_CMD), GPIO_FN(MT0_SYNC), GPIO_FN(SPA_TCK),
1874 GPIO_FN(HSPI_CS1_D), GPIO_FN(ADICHS2_B), GPIO_FN(VI1_DATA6_VI1_B6),
1875 GPIO_FN(SD2_CD), GPIO_FN(MT0_VCXO), GPIO_FN(SPA_TMS),
1876 GPIO_FN(HSPI_TX1_D), GPIO_FN(VI1_DATA7_VI1_B7), GPIO_FN(SD2_WP),
1877 GPIO_FN(MT0_PWM), GPIO_FN(SPA_TDI), GPIO_FN(HSPI_RX1_D),
1878 GPIO_FN(VI1_G0), GPIO_FN(VI3_DATA0), GPIO_FN(DU1_DOTCLKOUT1),
1879 GPIO_FN(TS_SCK1), GPIO_FN(DREQ2_B), GPIO_FN(TX2), GPIO_FN(SPA_TDO),
1880 GPIO_FN(HCTS0_B), GPIO_FN(VI1_G1), GPIO_FN(VI3_DATA1),
1881 GPIO_FN(SSI_SCK1), GPIO_FN(TS_SDEN1), GPIO_FN(DACK2_B), GPIO_FN(RX2),
1882 GPIO_FN(HRTS0_B),
1883
1884 /* IPSR12 */
1885 GPIO_FN(VI1_G2), GPIO_FN(VI3_DATA2), GPIO_FN(SSI_WS1),
1886 GPIO_FN(TS_SPSYNC1), GPIO_FN(SCK2), GPIO_FN(HSCK0_B), GPIO_FN(VI1_G3),
1887 GPIO_FN(VI3_DATA3), GPIO_FN(SSI_SCK2), GPIO_FN(TS_SDAT1),
1888 GPIO_FN(SCL1_C), GPIO_FN(HTX0_B), GPIO_FN(VI1_G4), GPIO_FN(VI3_DATA4),
1889 GPIO_FN(SSI_WS2), GPIO_FN(SDA1_C), GPIO_FN(SIM_RST_B),
1890 GPIO_FN(HRX0_B), GPIO_FN(VI1_G5), GPIO_FN(VI3_DATA5),
1891 GPIO_FN(GPS_CLK), GPIO_FN(FSE), GPIO_FN(TX4_B), GPIO_FN(SIM_D_B),
1892 GPIO_FN(VI1_G6), GPIO_FN(VI3_DATA6), GPIO_FN(GPS_SIGN), GPIO_FN(FRB),
1893 GPIO_FN(RX4_B), GPIO_FN(SIM_CLK_B), GPIO_FN(VI1_G7),
1894 GPIO_FN(VI3_DATA7), GPIO_FN(GPS_MAG), GPIO_FN(FCE), GPIO_FN(SCK4_B),
1895};
1896
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01001897static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01001898 { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
1899 GP_0_31_FN, FN_IP3_31_29,
1900 GP_0_30_FN, FN_IP3_26_24,
1901 GP_0_29_FN, FN_IP3_22_21,
1902 GP_0_28_FN, FN_IP3_14_12,
1903 GP_0_27_FN, FN_IP3_11_9,
1904 GP_0_26_FN, FN_IP3_2_0,
1905 GP_0_25_FN, FN_IP2_30_28,
1906 GP_0_24_FN, FN_IP2_21_19,
1907 GP_0_23_FN, FN_IP2_18_16,
1908 GP_0_22_FN, FN_IP0_30_28,
1909 GP_0_21_FN, FN_IP0_5_3,
1910 GP_0_20_FN, FN_IP1_18_15,
1911 GP_0_19_FN, FN_IP1_14_11,
1912 GP_0_18_FN, FN_IP1_10_7,
1913 GP_0_17_FN, FN_IP1_6_4,
1914 GP_0_16_FN, FN_IP1_3_2,
1915 GP_0_15_FN, FN_IP1_1_0,
1916 GP_0_14_FN, FN_IP0_27_26,
1917 GP_0_13_FN, FN_IP0_25,
1918 GP_0_12_FN, FN_IP0_24_23,
1919 GP_0_11_FN, FN_IP0_22_19,
1920 GP_0_10_FN, FN_IP0_18_16,
1921 GP_0_9_FN, FN_IP0_15_14,
1922 GP_0_8_FN, FN_IP0_13_12,
1923 GP_0_7_FN, FN_IP0_11_10,
1924 GP_0_6_FN, FN_IP0_9_8,
1925 GP_0_5_FN, FN_A19,
1926 GP_0_4_FN, FN_A18,
1927 GP_0_3_FN, FN_A17,
1928 GP_0_2_FN, FN_IP0_7_6,
1929 GP_0_1_FN, FN_AVS2,
1930 GP_0_0_FN, FN_AVS1 }
1931 },
1932 { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
1933 GP_1_31_FN, FN_IP5_23_21,
1934 GP_1_30_FN, FN_IP5_20_17,
1935 GP_1_29_FN, FN_IP5_16_15,
1936 GP_1_28_FN, FN_IP5_14_13,
1937 GP_1_27_FN, FN_IP5_12_11,
1938 GP_1_26_FN, FN_IP5_10_9,
1939 GP_1_25_FN, FN_IP5_8,
1940 GP_1_24_FN, FN_IP5_7,
1941 GP_1_23_FN, FN_IP5_6,
1942 GP_1_22_FN, FN_IP5_5,
1943 GP_1_21_FN, FN_IP5_4,
1944 GP_1_20_FN, FN_IP5_3,
1945 GP_1_19_FN, FN_IP5_2_0,
1946 GP_1_18_FN, FN_IP4_31_29,
1947 GP_1_17_FN, FN_IP4_28,
1948 GP_1_16_FN, FN_IP4_27,
1949 GP_1_15_FN, FN_IP4_26,
1950 GP_1_14_FN, FN_IP4_25,
1951 GP_1_13_FN, FN_IP4_24,
1952 GP_1_12_FN, FN_IP4_23,
1953 GP_1_11_FN, FN_IP4_22_20,
1954 GP_1_10_FN, FN_IP4_19_17,
1955 GP_1_9_FN, FN_IP4_16,
1956 GP_1_8_FN, FN_IP4_15,
1957 GP_1_7_FN, FN_IP4_14,
1958 GP_1_6_FN, FN_IP4_13,
1959 GP_1_5_FN, FN_IP4_12,
1960 GP_1_4_FN, FN_IP4_11,
1961 GP_1_3_FN, FN_IP4_10_8,
1962 GP_1_2_FN, FN_IP4_7_5,
1963 GP_1_1_FN, FN_IP4_4_2,
1964 GP_1_0_FN, FN_IP4_1_0 }
1965 },
1966 { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
1967 GP_2_31_FN, FN_IP10_28_26,
1968 GP_2_30_FN, FN_IP10_25_24,
1969 GP_2_29_FN, FN_IP10_23_21,
1970 GP_2_28_FN, FN_IP10_20_18,
1971 GP_2_27_FN, FN_IP10_17_15,
1972 GP_2_26_FN, FN_IP10_14_12,
1973 GP_2_25_FN, FN_IP10_11_9,
1974 GP_2_24_FN, FN_IP10_8_6,
1975 GP_2_23_FN, FN_IP10_5_3,
1976 GP_2_22_FN, FN_IP10_2_0,
1977 GP_2_21_FN, FN_IP9_29_28,
1978 GP_2_20_FN, FN_IP9_27_26,
1979 GP_2_19_FN, FN_IP9_25_24,
1980 GP_2_18_FN, FN_IP9_23_22,
1981 GP_2_17_FN, FN_IP9_21_19,
1982 GP_2_16_FN, FN_IP9_18_16,
1983 GP_2_15_FN, FN_IP9_15_14,
1984 GP_2_14_FN, FN_IP9_13_12,
1985 GP_2_13_FN, FN_IP9_11_10,
1986 GP_2_12_FN, FN_IP9_9_8,
1987 GP_2_11_FN, FN_IP9_7,
1988 GP_2_10_FN, FN_IP9_6,
1989 GP_2_9_FN, FN_IP9_5,
1990 GP_2_8_FN, FN_IP9_4,
1991 GP_2_7_FN, FN_IP9_3_2,
1992 GP_2_6_FN, FN_IP9_1_0,
1993 GP_2_5_FN, FN_IP8_30_28,
1994 GP_2_4_FN, FN_IP8_27_25,
1995 GP_2_3_FN, FN_IP8_24_23,
1996 GP_2_2_FN, FN_IP8_22_21,
1997 GP_2_1_FN, FN_IP8_20,
1998 GP_2_0_FN, FN_IP5_27_24 }
1999 },
2000 { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
2001 GP_3_31_FN, FN_IP6_3_2,
2002 GP_3_30_FN, FN_IP6_1_0,
2003 GP_3_29_FN, FN_IP5_30_29,
2004 GP_3_28_FN, FN_IP5_28,
2005 GP_3_27_FN, FN_IP1_24_23,
2006 GP_3_26_FN, FN_IP1_22_21,
2007 GP_3_25_FN, FN_IP1_20_19,
2008 GP_3_24_FN, FN_IP7_26_25,
2009 GP_3_23_FN, FN_IP7_24_23,
2010 GP_3_22_FN, FN_IP7_22_21,
2011 GP_3_21_FN, FN_IP7_20_19,
2012 GP_3_20_FN, FN_IP7_30_29,
2013 GP_3_19_FN, FN_IP7_28_27,
2014 GP_3_18_FN, FN_IP7_18_17,
2015 GP_3_17_FN, FN_IP7_16_15,
2016 GP_3_16_FN, FN_IP12_17_15,
2017 GP_3_15_FN, FN_IP12_14_12,
2018 GP_3_14_FN, FN_IP12_11_9,
2019 GP_3_13_FN, FN_IP12_8_6,
2020 GP_3_12_FN, FN_IP12_5_3,
2021 GP_3_11_FN, FN_IP12_2_0,
2022 GP_3_10_FN, FN_IP11_29_27,
2023 GP_3_9_FN, FN_IP11_26_24,
2024 GP_3_8_FN, FN_IP11_23_21,
2025 GP_3_7_FN, FN_IP11_20_18,
2026 GP_3_6_FN, FN_IP11_17_15,
2027 GP_3_5_FN, FN_IP11_14_12,
2028 GP_3_4_FN, FN_IP11_11_9,
2029 GP_3_3_FN, FN_IP11_8_6,
2030 GP_3_2_FN, FN_IP11_5_3,
2031 GP_3_1_FN, FN_IP11_2_0,
2032 GP_3_0_FN, FN_IP10_31_29 }
2033 },
2034 { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
2035 GP_4_31_FN, FN_IP8_19,
2036 GP_4_30_FN, FN_IP8_18,
2037 GP_4_29_FN, FN_IP8_17_16,
2038 GP_4_28_FN, FN_IP0_2_0,
2039 GP_4_27_FN, FN_USB_PENC1,
2040 GP_4_26_FN, FN_USB_PENC0,
2041 GP_4_25_FN, FN_IP8_15_12,
2042 GP_4_24_FN, FN_IP8_11_8,
2043 GP_4_23_FN, FN_IP8_7_4,
2044 GP_4_22_FN, FN_IP8_3_0,
2045 GP_4_21_FN, FN_IP2_3_0,
2046 GP_4_20_FN, FN_IP1_28_25,
2047 GP_4_19_FN, FN_IP2_15_12,
2048 GP_4_18_FN, FN_IP2_11_8,
2049 GP_4_17_FN, FN_IP2_7_4,
2050 GP_4_16_FN, FN_IP7_14_13,
2051 GP_4_15_FN, FN_IP7_12_10,
2052 GP_4_14_FN, FN_IP7_9_7,
2053 GP_4_13_FN, FN_IP7_6_4,
2054 GP_4_12_FN, FN_IP7_3_2,
2055 GP_4_11_FN, FN_IP7_1_0,
2056 GP_4_10_FN, FN_IP6_30_29,
2057 GP_4_9_FN, FN_IP6_26_25,
2058 GP_4_8_FN, FN_IP6_24_23,
2059 GP_4_7_FN, FN_IP6_22_20,
2060 GP_4_6_FN, FN_IP6_19_18,
2061 GP_4_5_FN, FN_IP6_17_15,
2062 GP_4_4_FN, FN_IP6_14_12,
2063 GP_4_3_FN, FN_IP6_11_9,
2064 GP_4_2_FN, FN_IP6_8,
2065 GP_4_1_FN, FN_IP6_7_6,
2066 GP_4_0_FN, FN_IP6_5_4 }
2067 },
2068 { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
2069 GP_5_31_FN, FN_IP3_5,
2070 GP_5_30_FN, FN_IP3_4,
2071 GP_5_29_FN, FN_IP3_3,
2072 GP_5_28_FN, FN_IP2_27,
2073 GP_5_27_FN, FN_IP2_26,
2074 GP_5_26_FN, FN_IP2_25,
2075 GP_5_25_FN, FN_IP2_24,
2076 GP_5_24_FN, FN_IP2_23,
2077 GP_5_23_FN, FN_IP2_22,
2078 GP_5_22_FN, FN_IP3_28,
2079 GP_5_21_FN, FN_IP3_27,
2080 GP_5_20_FN, FN_IP3_23,
2081 GP_5_19_FN, FN_EX_WAIT0,
2082 GP_5_18_FN, FN_WE1,
2083 GP_5_17_FN, FN_WE0,
2084 GP_5_16_FN, FN_RD,
2085 GP_5_15_FN, FN_A16,
2086 GP_5_14_FN, FN_A15,
2087 GP_5_13_FN, FN_A14,
2088 GP_5_12_FN, FN_A13,
2089 GP_5_11_FN, FN_A12,
2090 GP_5_10_FN, FN_A11,
2091 GP_5_9_FN, FN_A10,
2092 GP_5_8_FN, FN_A9,
2093 GP_5_7_FN, FN_A8,
2094 GP_5_6_FN, FN_A7,
2095 GP_5_5_FN, FN_A6,
2096 GP_5_4_FN, FN_A5,
2097 GP_5_3_FN, FN_A4,
2098 GP_5_2_FN, FN_A3,
2099 GP_5_1_FN, FN_A2,
2100 GP_5_0_FN, FN_A1 }
2101 },
2102 { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
2103 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2104 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2105 0, 0, 0, 0, 0, 0, 0, 0,
2106 0, 0,
2107 0, 0,
2108 0, 0,
2109 GP_6_8_FN, FN_IP3_20,
2110 GP_6_7_FN, FN_IP3_19,
2111 GP_6_6_FN, FN_IP3_18,
2112 GP_6_5_FN, FN_IP3_17,
2113 GP_6_4_FN, FN_IP3_16,
2114 GP_6_3_FN, FN_IP3_15,
2115 GP_6_2_FN, FN_IP3_8,
2116 GP_6_1_FN, FN_IP3_7,
2117 GP_6_0_FN, FN_IP3_6 }
2118 },
2119
2120 { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
2121 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
2122 /* IP0_31 [1] */
2123 0, 0,
2124 /* IP0_30_28 [3] */
2125 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
2126 FN_HRTS1, FN_RX4_C, 0, 0,
2127 /* IP0_27_26 [2] */
2128 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
2129 /* IP0_25 [1] */
2130 FN_CS0, FN_HSPI_CS2_B,
2131 /* IP0_24_23 [2] */
2132 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
2133 /* IP0_22_19 [4] */
2134 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
2135 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
2136 FN_CTS0_B, 0, 0, 0,
2137 0, 0, 0, 0,
2138 /* IP0_18_16 [3] */
2139 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
2140 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
2141 /* IP0_15_14 [2] */
2142 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
2143 /* IP0_13_12 [2] */
2144 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
2145 /* IP0_11_10 [2] */
2146 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
2147 /* IP0_9_8 [2] */
2148 FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
2149 /* IP0_7_6 [2] */
2150 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
2151 /* IP0_5_3 [3] */
2152 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
2153 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
2154 /* IP0_2_0 [3] */
2155 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
2156 FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
2157 },
2158 { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
2159 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
2160 /* IP1_31_29 [3] */
2161 0, 0, 0, 0, 0, 0, 0, 0,
2162 /* IP1_28_25 [4] */
2163 FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
2164 FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
2165 FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
2166 0, 0, 0, 0,
2167 /* IP1_24_23 [2] */
2168 FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
2169 /* IP1_22_21 [2] */
2170 FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
2171 /* IP1_20_19 [2] */
2172 FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
2173 /* IP1_18_15 [4] */
2174 FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
2175 FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
2176 FN_RX0_B, FN_SSI_WS9, 0, 0,
2177 0, 0, 0, 0,
2178 /* IP1_14_11 [4] */
2179 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
2180 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
2181 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
2182 0, 0, 0, 0,
2183 /* IP1_10_7 [4] */
2184 FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
2185 FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
2186 FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
2187 0, 0, 0, 0,
2188 /* IP1_6_4 [3] */
2189 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
2190 FN_ATACS00, 0, 0, 0,
2191 /* IP1_3_2 [2] */
2192 FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
2193 /* IP1_1_0 [2] */
2194 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
2195 },
2196 { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
2197 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
2198 /* IP2_31 [1] */
2199 0, 0,
2200 /* IP2_30_28 [3] */
2201 FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
2202 FN_AUDATA2, 0, 0, 0,
2203 /* IP2_27 [1] */
2204 FN_DU0_DR7, FN_LCDOUT7,
2205 /* IP2_26 [1] */
2206 FN_DU0_DR6, FN_LCDOUT6,
2207 /* IP2_25 [1] */
2208 FN_DU0_DR5, FN_LCDOUT5,
2209 /* IP2_24 [1] */
2210 FN_DU0_DR4, FN_LCDOUT4,
2211 /* IP2_23 [1] */
2212 FN_DU0_DR3, FN_LCDOUT3,
2213 /* IP2_22 [1] */
2214 FN_DU0_DR2, FN_LCDOUT2,
2215 /* IP2_21_19 [3] */
2216 FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
2217 FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
2218 /* IP2_18_16 [3] */
2219 FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
2220 FN_AUDATA0, FN_TX5_C, 0, 0,
2221 /* IP2_15_12 [4] */
2222 FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
2223 FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
2224 FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
2225 0, 0, 0, 0,
2226 /* IP2_11_8 [4] */
2227 FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
2228 FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
2229 FN_CC5_OSCOUT, 0, 0, 0,
2230 0, 0, 0, 0,
2231 /* IP2_7_4 [4] */
2232 FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
2233 FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
2234 FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
2235 0, 0, 0, 0,
2236 /* IP2_3_0 [4] */
2237 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
2238 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
2239 FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
2240 0, 0, 0, 0 }
2241 },
2242 { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
2243 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
2244 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
2245 /* IP3_31_29 [3] */
2246 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
2247 FN_SCL2_C, FN_REMOCON, 0, 0,
2248 /* IP3_28 [1] */
2249 FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
2250 /* IP3_27 [1] */
2251 FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
2252 /* IP3_26_24 [3] */
2253 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
2254 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
2255 /* IP3_23 [1] */
2256 FN_DU0_DOTCLKOUT0, FN_QCLK,
2257 /* IP3_22_21 [2] */
2258 FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
2259 /* IP3_20 [1] */
2260 FN_DU0_DB7, FN_LCDOUT23,
2261 /* IP3_19 [1] */
2262 FN_DU0_DB6, FN_LCDOUT22,
2263 /* IP3_18 [1] */
2264 FN_DU0_DB5, FN_LCDOUT21,
2265 /* IP3_17 [1] */
2266 FN_DU0_DB4, FN_LCDOUT20,
2267 /* IP3_16 [1] */
2268 FN_DU0_DB3, FN_LCDOUT19,
2269 /* IP3_15 [1] */
2270 FN_DU0_DB2, FN_LCDOUT18,
2271 /* IP3_14_12 [3] */
2272 FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
2273 FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
2274 /* IP3_11_9 [3] */
2275 FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
2276 FN_TCLK1, FN_AUDATA4, 0, 0,
2277 /* IP3_8 [1] */
2278 FN_DU0_DG7, FN_LCDOUT15,
2279 /* IP3_7 [1] */
2280 FN_DU0_DG6, FN_LCDOUT14,
2281 /* IP3_6 [1] */
2282 FN_DU0_DG5, FN_LCDOUT13,
2283 /* IP3_5 [1] */
2284 FN_DU0_DG4, FN_LCDOUT12,
2285 /* IP3_4 [1] */
2286 FN_DU0_DG3, FN_LCDOUT11,
2287 /* IP3_3 [1] */
2288 FN_DU0_DG2, FN_LCDOUT10,
2289 /* IP3_2_0 [3] */
2290 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
2291 FN_AUDATA3, 0, 0, 0 }
2292 },
2293 { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
2294 3, 1, 1, 1, 1, 1, 1, 3, 3,
2295 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
2296 /* IP4_31_29 [3] */
2297 FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
2298 FN_TX5, FN_SCK0_D, 0, 0,
2299 /* IP4_28 [1] */
2300 FN_DU1_DG7, FN_VI2_R3,
2301 /* IP4_27 [1] */
2302 FN_DU1_DG6, FN_VI2_R2,
2303 /* IP4_26 [1] */
2304 FN_DU1_DG5, FN_VI2_R1,
2305 /* IP4_25 [1] */
2306 FN_DU1_DG4, FN_VI2_R0,
2307 /* IP4_24 [1] */
2308 FN_DU1_DG3, FN_VI2_G7,
2309 /* IP4_23 [1] */
2310 FN_DU1_DG2, FN_VI2_G6,
2311 /* IP4_22_20 [3] */
2312 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
2313 FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
2314 /* IP4_19_17 [3] */
2315 FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
2316 FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
2317 /* IP4_16 [1] */
2318 FN_DU1_DR7, FN_VI2_G5,
2319 /* IP4_15 [1] */
2320 FN_DU1_DR6, FN_VI2_G4,
2321 /* IP4_14 [1] */
2322 FN_DU1_DR5, FN_VI2_G3,
2323 /* IP4_13 [1] */
2324 FN_DU1_DR4, FN_VI2_G2,
2325 /* IP4_12 [1] */
2326 FN_DU1_DR3, FN_VI2_G1,
2327 /* IP4_11 [1] */
2328 FN_DU1_DR2, FN_VI2_G0,
2329 /* IP4_10_8 [3] */
2330 FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
2331 FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
2332 /* IP4_7_5 [3] */
2333 FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
2334 FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
2335 /* IP4_4_2 [3] */
2336 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
2337 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
2338 /* IP4_1_0 [2] */
2339 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
2340 },
2341 { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
2342 1, 2, 1, 4, 3, 4, 2, 2,
2343 2, 2, 1, 1, 1, 1, 1, 1, 3) {
2344 /* IP5_31 [1] */
2345 0, 0,
2346 /* IP5_30_29 [2] */
2347 FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
2348 /* IP5_28 [1] */
2349 FN_AUDIO_CLKA, FN_CAN_TXCLK,
2350 /* IP5_27_24 [4] */
2351 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
2352 FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
2353 FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
2354 0, 0, 0, 0,
2355 /* IP5_23_21 [3] */
2356 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
2357 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
2358 /* IP5_20_17 [4] */
2359 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
2360 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
2361 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
2362 0, 0, 0, 0,
2363 /* IP5_16_15 [2] */
2364 FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
2365 /* IP5_14_13 [2] */
2366 FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
2367 /* IP5_12_11 [2] */
2368 FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
2369 /* IP5_10_9 [2] */
2370 FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
2371 /* IP5_8 [1] */
2372 FN_DU1_DB7, FN_SDA2_D,
2373 /* IP5_7 [1] */
2374 FN_DU1_DB6, FN_SCL2_D,
2375 /* IP5_6 [1] */
2376 FN_DU1_DB5, FN_VI2_R7,
2377 /* IP5_5 [1] */
2378 FN_DU1_DB4, FN_VI2_R6,
2379 /* IP5_4 [1] */
2380 FN_DU1_DB3, FN_VI2_R5,
2381 /* IP5_3 [1] */
2382 FN_DU1_DB2, FN_VI2_R4,
2383 /* IP5_2_0 [3] */
2384 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
2385 FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
2386 },
2387 { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
2388 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
2389 /* IP6_31 [1] */
2390 0, 0,
2391 /* IP6_30_29 [2] */
2392 FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
2393 /* IP_28_27 [2] */
2394 0, 0, 0, 0,
2395 /* IP6_26_25 [2] */
2396 FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
2397 /* IP6_24_23 [2] */
2398 FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
2399 /* IP6_22_20 [3] */
2400 FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
2401 FN_TCLK0_D, 0, 0, 0,
2402 /* IP6_19_18 [2] */
2403 FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
2404 /* IP6_17_15 [3] */
2405 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
2406 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
2407 /* IP6_14_12 [3] */
2408 FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
2409 FN_SSI_WS9_C, 0, 0, 0,
2410 /* IP6_11_9 [3] */
2411 FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
2412 FN_SSI_SCK9_C, 0, 0, 0,
2413 /* IP6_8 [1] */
2414 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
2415 /* IP6_7_6 [2] */
2416 FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
2417 /* IP6_5_4 [2] */
2418 FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
2419 /* IP6_3_2 [2] */
2420 FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
2421 /* IP6_1_0 [2] */
2422 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
2423 },
2424 { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
2425 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
2426 /* IP7_31 [1] */
2427 0, 0,
2428 /* IP7_30_29 [2] */
2429 FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
2430 /* IP7_28_27 [2] */
2431 FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
2432 /* IP7_26_25 [2] */
2433 FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
2434 /* IP7_24_23 [2] */
2435 FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
2436 /* IP7_22_21 [2] */
2437 FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
2438 /* IP7_20_19 [2] */
2439 FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
2440 /* IP7_18_17 [2] */
2441 FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
2442 /* IP7_16_15 [2] */
2443 FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
2444 /* IP7_14_13 [2] */
2445 FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
2446 /* IP7_12_10 [3] */
2447 FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
2448 FN_HSPI_TX1_C, 0, 0, 0,
2449 /* IP7_9_7 [3] */
2450 FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
2451 FN_HSPI_CS1_C, 0, 0, 0,
2452 /* IP7_6_4 [3] */
2453 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
2454 FN_HSPI_CLK1_C, 0, 0, 0,
2455 /* IP7_3_2 [2] */
2456 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
2457 /* IP7_1_0 [2] */
2458 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
2459 },
2460 { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
2461 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
2462 /* IP8_31 [1] */
2463 0, 0,
2464 /* IP8_30_28 [3] */
2465 FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
2466 FN_PWMFSW0_C, 0, 0, 0,
2467 /* IP8_27_25 [3] */
2468 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
2469 FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
2470 /* IP8_24_23 [2] */
2471 FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
2472 /* IP8_22_21 [2] */
2473 FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
2474 /* IP8_20 [1] */
2475 FN_VI0_CLK, FN_MMC1_CLK,
2476 /* IP8_19 [1] */
2477 FN_FMIN, FN_RDS_DATA,
2478 /* IP8_18 [1] */
2479 FN_BPFCLK, FN_PCMWE,
2480 /* IP8_17_16 [2] */
2481 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
2482 /* IP8_15_12 [4] */
2483 FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
2484 FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
2485 FN_CC5_STATE39, 0, 0, 0,
2486 0, 0, 0, 0,
2487 /* IP8_11_8 [4] */
2488 FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
2489 FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
2490 FN_CC5_STATE38, 0, 0, 0,
2491 0, 0, 0, 0,
2492 /* IP8_7_4 [4] */
2493 FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
2494 FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
2495 FN_CC5_STATE37, 0, 0, 0,
2496 0, 0, 0, 0,
2497 /* IP8_3_0 [4] */
2498 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
2499 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
2500 FN_CC5_STATE36, 0, 0, 0,
2501 0, 0, 0, 0 }
2502 },
2503 { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
2504 2, 2, 2, 2, 2, 3, 3, 2, 2,
2505 2, 2, 1, 1, 1, 1, 2, 2) {
2506 /* IP9_31_30 [2] */
2507 0, 0, 0, 0,
2508 /* IP9_29_28 [2] */
2509 FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
2510 /* IP9_27_26 [2] */
2511 FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
2512 /* IP9_25_24 [2] */
2513 FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
2514 /* IP9_23_22 [2] */
2515 FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
2516 /* IP9_21_19 [3] */
2517 FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
2518 FN_TS_SDAT0, 0, 0, 0,
2519 /* IP9_18_16 [3] */
2520 FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
2521 FN_TS_SPSYNC0, 0, 0, 0,
2522 /* IP9_15_14 [2] */
2523 FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
2524 /* IP9_13_12 [2] */
2525 FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
2526 /* IP9_11_10 [2] */
2527 FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
2528 /* IP9_9_8 [2] */
2529 FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
2530 /* IP9_7 [1] */
2531 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
2532 /* IP9_6 [1] */
2533 FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
2534 /* IP9_5 [1] */
2535 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
2536 /* IP9_4 [1] */
2537 FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
2538 /* IP9_3_2 [2] */
2539 FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
2540 /* IP9_1_0 [2] */
2541 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
2542 },
2543 { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
2544 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
2545 /* IP10_31_29 [3] */
2546 FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
2547 FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
2548 /* IP10_28_26 [3] */
2549 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
2550 FN_PWMFSW0_E, 0, 0, 0,
2551 /* IP10_25_24 [2] */
2552 FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
2553 /* IP10_23_21 [3] */
2554 FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
2555 FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
2556 /* IP10_20_18 [3] */
2557 FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
2558 FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
2559 /* IP10_17_15 [3] */
2560 FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
2561 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
2562 /* IP10_14_12 [3] */
2563 FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
2564 FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
2565 /* IP10_11_9 [3] */
2566 FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
2567 FN_ARM_TRACEDATA_13, 0, 0, 0,
2568 /* IP10_8_6 [3] */
2569 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
2570 FN_ARM_TRACEDATA_12, 0, 0, 0,
2571 /* IP10_5_3 [3] */
2572 FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
2573 FN_DACK0_C, FN_DRACK0_C, 0, 0,
2574 /* IP10_2_0 [3] */
2575 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
2576 FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
2577 },
2578 { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
2579 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
2580 /* IP11_31_30 [2] */
2581 0, 0, 0, 0,
2582 /* IP11_29_27 [3] */
2583 FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
2584 FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
2585 /* IP11_26_24 [3] */
2586 FN_VI1_G0, FN_VI3_DATA0, FN_DU1_DOTCLKOUT1, FN_TS_SCK1,
2587 FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
2588 /* IP11_23_21 [3] */
2589 FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
2590 FN_HSPI_RX1_D, 0, 0, 0,
2591 /* IP11_20_18 [3] */
2592 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
2593 FN_HSPI_TX1_D, 0, 0, 0,
2594 /* IP11_17_15 [3] */
2595 FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
2596 FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
2597 /* IP11_14_12 [3] */
2598 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
2599 FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
2600 /* IP11_11_9 [3] */
2601 FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
2602 FN_ADICHS0_B, 0, 0, 0,
2603 /* IP11_8_6 [3] */
2604 FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
2605 FN_ADIDATA_B, 0, 0, 0,
2606 /* IP11_5_3 [3] */
2607 FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
2608 FN_ADICS_B_SAMP_B, 0, 0, 0,
2609 /* IP11_2_0 [3] */
2610 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
2611 FN_ADICLK_B, 0, 0, 0 }
2612 },
2613 { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
2614 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
2615 /* IP12_31_28 [4] */
2616 0, 0, 0, 0, 0, 0, 0, 0,
2617 0, 0, 0, 0, 0, 0, 0, 0,
2618 /* IP12_27_24 [4] */
2619 0, 0, 0, 0, 0, 0, 0, 0,
2620 0, 0, 0, 0, 0, 0, 0, 0,
2621 /* IP12_23_20 [4] */
2622 0, 0, 0, 0, 0, 0, 0, 0,
2623 0, 0, 0, 0, 0, 0, 0, 0,
2624 /* IP12_19_18 [2] */
2625 0, 0, 0, 0,
2626 /* IP12_17_15 [3] */
2627 FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
2628 FN_SCK4_B, 0, 0, 0,
2629 /* IP12_14_12 [3] */
2630 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
2631 FN_RX4_B, FN_SIM_CLK_B, 0, 0,
2632 /* IP12_11_9 [3] */
2633 FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
2634 FN_TX4_B, FN_SIM_D_B, 0, 0,
2635 /* IP12_8_6 [3] */
2636 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
2637 FN_SIM_RST_B, FN_HRX0_B, 0, 0,
2638 /* IP12_5_3 [3] */
2639 FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
2640 FN_SCL1_C, FN_HTX0_B, 0, 0,
2641 /* IP12_2_0 [3] */
2642 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
2643 FN_SCK2, FN_HSCK0_B, 0, 0 }
2644 },
2645 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
2646 2, 2, 3, 3, 2, 2, 2, 2, 2,
2647 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
2648 /* SEL_SCIF5 [2] */
2649 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
2650 /* SEL_SCIF4 [2] */
2651 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
2652 /* SEL_SCIF3 [3] */
2653 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
2654 FN_SEL_SCIF3_4, 0, 0, 0,
2655 /* SEL_SCIF2 [3] */
2656 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
2657 FN_SEL_SCIF2_4, 0, 0, 0,
2658 /* SEL_SCIF1 [2] */
2659 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
2660 /* SEL_SCIF0 [2] */
2661 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
2662 /* SEL_SSI9 [2] */
2663 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
2664 /* SEL_SSI8 [2] */
2665 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
2666 /* SEL_SSI7 [2] */
2667 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
2668 /* SEL_VI0 [1] */
2669 FN_SEL_VI0_0, FN_SEL_VI0_1,
2670 /* SEL_SD2 [1] */
2671 FN_SEL_SD2_0, FN_SEL_SD2_1,
2672 /* SEL_INT3 [1] */
2673 FN_SEL_INT3_0, FN_SEL_INT3_1,
2674 /* SEL_INT2 [1] */
2675 FN_SEL_INT2_0, FN_SEL_INT2_1,
2676 /* SEL_INT1 [1] */
2677 FN_SEL_INT1_0, FN_SEL_INT1_1,
2678 /* SEL_INT0 [1] */
2679 FN_SEL_INT0_0, FN_SEL_INT0_1,
2680 /* SEL_IE [1] */
2681 FN_SEL_IE_0, FN_SEL_IE_1,
2682 /* SEL_EXBUS2 [2] */
2683 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
2684 /* SEL_EXBUS1 [1] */
2685 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
2686 /* SEL_EXBUS0 [2] */
2687 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
2688 },
2689 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
2690 2, 2, 2, 2, 1, 1, 1, 3, 1,
2691 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
2692 /* SEL_TMU1 [2] */
2693 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
2694 /* SEL_TMU0 [2] */
2695 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
2696 /* SEL_SCIF [2] */
2697 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
2698 /* SEL_CANCLK [2] */
2699 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
2700 /* SEL_CAN0 [1] */
2701 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
2702 /* SEL_HSCIF1 [1] */
2703 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
2704 /* SEL_HSCIF0 [1] */
2705 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
2706 /* SEL_PWMFSW [3] */
2707 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
2708 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
2709 /* SEL_ADI [1] */
2710 FN_SEL_ADI_0, FN_SEL_ADI_1,
2711 /* [2] */
2712 0, 0, 0, 0,
2713 /* [2] */
2714 0, 0, 0, 0,
2715 /* [2] */
2716 0, 0, 0, 0,
2717 /* SEL_GPS [2] */
2718 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
2719 /* SEL_SIM [1] */
2720 FN_SEL_SIM_0, FN_SEL_SIM_1,
2721 /* SEL_HSPI2 [1] */
2722 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
2723 /* SEL_HSPI1 [2] */
2724 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
2725 /* SEL_I2C3 [1] */
2726 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
2727 /* SEL_I2C2 [2] */
2728 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
2729 /* SEL_I2C1 [2] */
2730 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
2731 },
2732 { PINMUX_CFG_REG("INOUTSEL0", 0xffc40004, 32, 1) { GP_INOUTSEL(0) } },
2733 { PINMUX_CFG_REG("INOUTSEL1", 0xffc41004, 32, 1) { GP_INOUTSEL(1) } },
2734 { PINMUX_CFG_REG("INOUTSEL2", 0xffc42004, 32, 1) { GP_INOUTSEL(2) } },
2735 { PINMUX_CFG_REG("INOUTSEL3", 0xffc43004, 32, 1) { GP_INOUTSEL(3) } },
2736 { PINMUX_CFG_REG("INOUTSEL4", 0xffc44004, 32, 1) { GP_INOUTSEL(4) } },
2737 { PINMUX_CFG_REG("INOUTSEL5", 0xffc45004, 32, 1) { GP_INOUTSEL(5) } },
2738 { PINMUX_CFG_REG("INOUTSEL6", 0xffc46004, 32, 1) {
2739 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2740 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2741 0, 0, 0, 0, 0, 0, 0, 0,
2742 0, 0,
2743 0, 0,
2744 0, 0,
2745 GP_6_8_IN, GP_6_8_OUT,
2746 GP_6_7_IN, GP_6_7_OUT,
2747 GP_6_6_IN, GP_6_6_OUT,
2748 GP_6_5_IN, GP_6_5_OUT,
2749 GP_6_4_IN, GP_6_4_OUT,
2750 GP_6_3_IN, GP_6_3_OUT,
2751 GP_6_2_IN, GP_6_2_OUT,
2752 GP_6_1_IN, GP_6_1_OUT,
2753 GP_6_0_IN, GP_6_0_OUT, }
2754 },
2755 { },
2756};
2757
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01002758static const struct pinmux_data_reg pinmux_data_regs[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01002759 { PINMUX_DATA_REG("INDT0", 0xffc40008, 32) { GP_INDT(0) } },
2760 { PINMUX_DATA_REG("INDT1", 0xffc41008, 32) { GP_INDT(1) } },
2761 { PINMUX_DATA_REG("INDT2", 0xffc42008, 32) { GP_INDT(2) } },
2762 { PINMUX_DATA_REG("INDT3", 0xffc43008, 32) { GP_INDT(3) } },
2763 { PINMUX_DATA_REG("INDT4", 0xffc44008, 32) { GP_INDT(4) } },
2764 { PINMUX_DATA_REG("INDT5", 0xffc45008, 32) { GP_INDT(5) } },
2765 { PINMUX_DATA_REG("INDT6", 0xffc46008, 32) {
2766 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2767 0, 0, 0, 0, 0, 0, 0, GP_6_8_DATA,
2768 GP_6_7_DATA, GP_6_6_DATA, GP_6_5_DATA, GP_6_4_DATA,
2769 GP_6_3_DATA, GP_6_2_DATA, GP_6_1_DATA, GP_6_0_DATA }
2770 },
2771 { },
2772};
2773
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01002774const struct sh_pfc_soc_info r8a7779_pinmux_info = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01002775 .name = "r8a7779_pfc",
2776
2777 .unlock_reg = 0xfffc0000, /* PMMR */
2778
Laurent Pinchart881023d2012-12-15 23:51:22 +01002779 .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
2780 .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
Laurent Pinchart881023d2012-12-15 23:51:22 +01002781 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
2782
Laurent Pincharta373ed02012-11-29 13:24:07 +01002783 .pins = pinmux_pins,
2784 .nr_pins = ARRAY_SIZE(pinmux_pins),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002785 .groups = pinmux_groups,
2786 .nr_groups = ARRAY_SIZE(pinmux_groups),
2787 .functions = pinmux_functions,
2788 .nr_functions = ARRAY_SIZE(pinmux_functions),
2789
Laurent Pincharta373ed02012-11-29 13:24:07 +01002790 .func_gpios = pinmux_func_gpios,
2791 .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +01002792
Laurent Pinchart881023d2012-12-15 23:51:22 +01002793 .cfg_regs = pinmux_config_regs,
2794 .data_regs = pinmux_data_regs,
2795
2796 .gpio_data = pinmux_data,
2797 .gpio_data_size = ARRAY_SIZE(pinmux_data),
2798};