blob: 953b6a1ce5497a14ec9a78550ed5a0416f93a716 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Catalin Marinas60ffc302012-03-05 11:49:27 +00002/*
3 * Based on arch/arm/include/asm/ptrace.h
4 *
5 * Copyright (C) 1996-2003 Russell King
6 * Copyright (C) 2012 ARM Ltd.
Catalin Marinas60ffc302012-03-05 11:49:27 +00007 */
8#ifndef __ASM_PTRACE_H
9#define __ASM_PTRACE_H
10
Julien Thierry133d0512019-01-31 14:58:46 +000011#include <asm/cpufeature.h>
12
David Howells4262a722012-10-11 11:05:13 +010013#include <uapi/asm/ptrace.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000014
Marc Zyngier974c8e42014-06-06 14:16:21 +010015/* Current Exception Level values, as contained in CurrentEL */
16#define CurrentEL_EL1 (1 << 2)
17#define CurrentEL_EL2 (2 << 2)
18
Julien Thierrycdbc81d2019-01-31 14:58:45 +000019/*
20 * PMR values used to mask/unmask interrupts.
21 *
22 * GIC priority masking works as follows: if an IRQ's priority is a higher value
23 * than the value held in PMR, that IRQ is masked. Lowering the value of PMR
24 * means masking more IRQs (or at least that the same IRQs remain masked).
25 *
26 * To mask interrupts, we clear the most significant bit of PMR.
Julien Thierrybd82d4b2019-06-11 10:38:10 +010027 *
28 * Some code sections either automatically switch back to PSR.I or explicitly
29 * require to not use priority masking. If bit GIC_PRIO_PSR_I_SET is included
30 * in the the priority mask, it indicates that PSR.I should be set and
31 * interrupt disabling temporarily does not rely on IRQ priorities.
Julien Thierrycdbc81d2019-01-31 14:58:45 +000032 */
Julien Thierry677379b2019-07-29 15:57:46 +010033#define GIC_PRIO_IRQON 0xe0
Julien Thierrybd82d4b2019-06-11 10:38:10 +010034#define GIC_PRIO_IRQOFF (GIC_PRIO_IRQON & ~0x80)
35#define GIC_PRIO_PSR_I_SET (1 << 4)
Julien Thierrycdbc81d2019-01-31 14:58:45 +000036
Christoffer Dalle4e11cc2018-10-17 20:21:16 +020037/* Additional SPSR bits not exposed in the UABI */
Marc Zyngierd9d7d842020-04-21 18:32:02 +010038#define PSR_MODE_THREAD_BIT (1 << 0)
Christoffer Dalle4e11cc2018-10-17 20:21:16 +020039#define PSR_IL_BIT (1 << 20)
40
Catalin Marinas60ffc302012-03-05 11:49:27 +000041/* AArch32-specific ptrace requests */
Will Deacon27aa55c2012-09-27 11:38:12 +010042#define COMPAT_PTRACE_GETREGS 12
43#define COMPAT_PTRACE_SETREGS 13
44#define COMPAT_PTRACE_GET_THREAD_AREA 22
45#define COMPAT_PTRACE_SET_SYSCALL 23
Catalin Marinas60ffc302012-03-05 11:49:27 +000046#define COMPAT_PTRACE_GETVFPREGS 27
47#define COMPAT_PTRACE_SETVFPREGS 28
Will Deacon27aa55c2012-09-27 11:38:12 +010048#define COMPAT_PTRACE_GETHBPREGS 29
49#define COMPAT_PTRACE_SETHBPREGS 30
Marc Zyngier9ec218b2012-10-04 16:28:52 +010050
Mark Rutland25086262018-07-05 15:16:48 +010051/* SPSR_ELx bits for exceptions taken from AArch32 */
52#define PSR_AA32_MODE_MASK 0x0000001f
53#define PSR_AA32_MODE_USR 0x00000010
54#define PSR_AA32_MODE_FIQ 0x00000011
55#define PSR_AA32_MODE_IRQ 0x00000012
56#define PSR_AA32_MODE_SVC 0x00000013
57#define PSR_AA32_MODE_ABT 0x00000017
58#define PSR_AA32_MODE_HYP 0x0000001a
59#define PSR_AA32_MODE_UND 0x0000001b
60#define PSR_AA32_MODE_SYS 0x0000001f
61#define PSR_AA32_T_BIT 0x00000020
62#define PSR_AA32_F_BIT 0x00000040
63#define PSR_AA32_I_BIT 0x00000080
64#define PSR_AA32_A_BIT 0x00000100
65#define PSR_AA32_E_BIT 0x00000200
Mark Rutland3c2483f2020-01-08 13:43:23 +000066#define PSR_AA32_PAN_BIT 0x00400000
Will Deacon8f04e8e2018-08-07 13:47:06 +010067#define PSR_AA32_SSBS_BIT 0x00800000
Mark Rutland25086262018-07-05 15:16:48 +010068#define PSR_AA32_DIT_BIT 0x01000000
69#define PSR_AA32_Q_BIT 0x08000000
70#define PSR_AA32_V_BIT 0x10000000
71#define PSR_AA32_C_BIT 0x20000000
72#define PSR_AA32_Z_BIT 0x40000000
73#define PSR_AA32_N_BIT 0x80000000
74#define PSR_AA32_IT_MASK 0x0600fc00 /* If-Then execution state mask */
75#define PSR_AA32_GE_MASK 0x000f0000
76
77#ifdef CONFIG_CPU_BIG_ENDIAN
78#define PSR_AA32_ENDSTATE PSR_AA32_E_BIT
79#else
80#define PSR_AA32_ENDSTATE 0
81#endif
82
83/* AArch32 CPSR bits, as seen in AArch32 */
Mark Rutland25086262018-07-05 15:16:48 +010084#define COMPAT_PSR_DIT_BIT 0x00200000
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +000085
Catalin Marinas60ffc302012-03-05 11:49:27 +000086/*
87 * These are 'magic' values for PTRACE_PEEKUSR that return info about where a
88 * process is located in memory.
89 */
Catalin Marinas7606c372012-10-10 15:50:03 +010090#define COMPAT_PT_TEXT_ADDR 0x10000
91#define COMPAT_PT_DATA_ADDR 0x10004
92#define COMPAT_PT_TEXT_END_ADDR 0x10008
Dave Martin17c28952017-08-01 15:35:54 +010093
94/*
95 * If pt_regs.syscallno == NO_SYSCALL, then the thread is not executing
96 * a syscall -- i.e., its most recent entry into the kernel from
97 * userspace was not via SVC, or otherwise a tracer cancelled the syscall.
98 *
99 * This must have the value -1, for ABI compatibility with ptrace etc.
100 */
101#define NO_SYSCALL (-1)
102
Catalin Marinas60ffc302012-03-05 11:49:27 +0000103#ifndef __ASSEMBLY__
David A. Long0a8ea522016-07-08 12:35:45 -0400104#include <linux/bug.h>
Dave Martin17c28952017-08-01 15:35:54 +0100105#include <linux/types.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +0000106
Catalin Marinas60ffc302012-03-05 11:49:27 +0000107/* sizeof(struct user) for AArch32 */
108#define COMPAT_USER_SZ 296
Marc Zyngier88483ec2012-10-03 15:54:09 +0100109
110/* Architecturally defined mapping between AArch32 and AArch64 registers */
111#define compat_usr(x) regs[(x)]
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100112#define compat_fp regs[11]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000113#define compat_sp regs[13]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000114#define compat_lr regs[14]
Marc Zyngier88483ec2012-10-03 15:54:09 +0100115#define compat_sp_hyp regs[15]
Robin Murphy5accd172015-10-22 15:41:52 +0100116#define compat_lr_irq regs[16]
117#define compat_sp_irq regs[17]
118#define compat_lr_svc regs[18]
119#define compat_sp_svc regs[19]
120#define compat_lr_abt regs[20]
121#define compat_sp_abt regs[21]
122#define compat_lr_und regs[22]
123#define compat_sp_und regs[23]
Marc Zyngier88483ec2012-10-03 15:54:09 +0100124#define compat_r8_fiq regs[24]
125#define compat_r9_fiq regs[25]
126#define compat_r10_fiq regs[26]
127#define compat_r11_fiq regs[27]
128#define compat_r12_fiq regs[28]
129#define compat_sp_fiq regs[29]
130#define compat_lr_fiq regs[30]
Catalin Marinas60ffc302012-03-05 11:49:27 +0000131
Mark Rutland25086262018-07-05 15:16:48 +0100132static inline unsigned long compat_psr_to_pstate(const unsigned long psr)
133{
134 unsigned long pstate;
135
136 pstate = psr & ~COMPAT_PSR_DIT_BIT;
137
138 if (psr & COMPAT_PSR_DIT_BIT)
139 pstate |= PSR_AA32_DIT_BIT;
140
141 return pstate;
142}
143
144static inline unsigned long pstate_to_compat_psr(const unsigned long pstate)
145{
146 unsigned long psr;
147
148 psr = pstate & ~PSR_AA32_DIT_BIT;
149
150 if (pstate & PSR_AA32_DIT_BIT)
151 psr |= COMPAT_PSR_DIT_BIT;
152
153 return psr;
154}
155
Catalin Marinas60ffc302012-03-05 11:49:27 +0000156/*
157 * This struct defines the way the registers are stored on the stack during an
158 * exception. Note that sizeof(struct pt_regs) has to be a multiple of 16 (for
159 * stack alignment). struct user_pt_regs must form a prefix of struct pt_regs.
160 */
161struct pt_regs {
162 union {
163 struct user_pt_regs user_regs;
164 struct {
165 u64 regs[31];
166 u64 sp;
167 u64 pc;
168 u64 pstate;
169 };
170 };
171 u64 orig_x0;
Dave Martin35d0e6f2017-08-01 15:35:53 +0100172#ifdef __AARCH64EB__
173 u32 unused2;
174 s32 syscallno;
175#else
176 s32 syscallno;
177 u32 unused2;
178#endif
179
James Morsee19a6ee2016-06-20 18:28:01 +0100180 u64 orig_addr_limit;
Julien Thierry133d0512019-01-31 14:58:46 +0000181 /* Only valid when ARM64_HAS_IRQ_PRIO_MASKING is enabled. */
182 u64 pmr_save;
Ard Biesheuvel73267492017-07-22 18:45:33 +0100183 u64 stackframe[2];
Catalin Marinas60ffc302012-03-05 11:49:27 +0000184};
185
Dave Martin17c28952017-08-01 15:35:54 +0100186static inline bool in_syscall(struct pt_regs const *regs)
187{
188 return regs->syscallno != NO_SYSCALL;
189}
190
191static inline void forget_syscall(struct pt_regs *regs)
192{
193 regs->syscallno = NO_SYSCALL;
194}
195
David A. Long0a8ea522016-07-08 12:35:45 -0400196#define MAX_REG_OFFSET offsetof(struct pt_regs, pstate)
197
Catalin Marinas60ffc302012-03-05 11:49:27 +0000198#define arch_has_single_step() (1)
199
200#ifdef CONFIG_COMPAT
201#define compat_thumb_mode(regs) \
Mark Rutlandd64567f2018-07-05 15:16:52 +0100202 (((regs)->pstate & PSR_AA32_T_BIT))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000203#else
204#define compat_thumb_mode(regs) (0)
205#endif
206
207#define user_mode(regs) \
208 (((regs)->pstate & PSR_MODE_MASK) == PSR_MODE_EL0t)
209
210#define compat_user_mode(regs) \
211 (((regs)->pstate & (PSR_MODE32_BIT | PSR_MODE_MASK)) == \
212 (PSR_MODE32_BIT | PSR_MODE_EL0t))
213
214#define processor_mode(regs) \
215 ((regs)->pstate & PSR_MODE_MASK)
216
Julien Thierry133d0512019-01-31 14:58:46 +0000217#define irqs_priority_unmasked(regs) \
218 (system_uses_irq_prio_masking() ? \
219 (regs)->pmr_save == GIC_PRIO_IRQON : \
220 true)
221
222#define interrupts_enabled(regs) \
223 (!((regs)->pstate & PSR_I_BIT) && irqs_priority_unmasked(regs))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000224
225#define fast_interrupts_enabled(regs) \
226 (!((regs)->pstate & PSR_F_BIT))
227
Christoph Hellwig56a5d002019-06-24 07:47:24 +0200228static inline unsigned long user_stack_pointer(struct pt_regs *regs)
229{
230 if (compat_user_mode(regs))
231 return regs->compat_sp;
232 return regs->sp;
233}
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400234
David A. Long0a8ea522016-07-08 12:35:45 -0400235extern int regs_query_register_offset(const char *name);
David A. Long0a8ea522016-07-08 12:35:45 -0400236extern unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
237 unsigned int n);
238
239/**
240 * regs_get_register() - get register value from its offset
241 * @regs: pt_regs from which register value is gotten
242 * @offset: offset of the register.
243 *
244 * regs_get_register returns the value of a register whose offset from @regs.
245 * The @offset is the offset of the register in struct pt_regs.
246 * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
247 */
248static inline u64 regs_get_register(struct pt_regs *regs, unsigned int offset)
249{
250 u64 val = 0;
251
252 WARN_ON(offset & 7);
253
254 offset >>= 3;
255 switch (offset) {
256 case 0 ... 30:
257 val = regs->regs[offset];
258 break;
259 case offsetof(struct pt_regs, sp) >> 3:
260 val = regs->sp;
261 break;
262 case offsetof(struct pt_regs, pc) >> 3:
263 val = regs->pc;
264 break;
265 case offsetof(struct pt_regs, pstate) >> 3:
266 val = regs->pstate;
267 break;
268 default:
269 val = 0;
270 }
271
272 return val;
273}
274
Mark Rutland6c23e2f2017-02-09 15:19:18 +0000275/*
276 * Read a register given an architectural register index r.
277 * This handles the common case where 31 means XZR, not SP.
278 */
279static inline unsigned long pt_regs_read_reg(const struct pt_regs *regs, int r)
280{
281 return (r == 31) ? 0 : regs->regs[r];
282}
283
284/*
285 * Write a register given an architectural register index r.
286 * This handles the common case where 31 means XZR, not SP.
287 */
288static inline void pt_regs_write_reg(struct pt_regs *regs, int r,
289 unsigned long val)
290{
291 if (r != 31)
292 regs->regs[r] = val;
293}
294
David A. Long0a8ea522016-07-08 12:35:45 -0400295/* Valid only for Kernel mode traps. */
296static inline unsigned long kernel_stack_pointer(struct pt_regs *regs)
297{
298 return regs->sp;
299}
300
AKASHI Takahirod34a3eb2014-04-30 10:51:31 +0100301static inline unsigned long regs_return_value(struct pt_regs *regs)
302{
303 return regs->regs[0];
304}
305
Leo Yan42d038c2019-08-06 18:00:14 +0800306static inline void regs_set_return_value(struct pt_regs *regs, unsigned long rc)
307{
308 regs->regs[0] = rc;
309}
310
Masami Hiramatsua823c352019-04-12 23:22:01 +0900311/**
312 * regs_get_kernel_argument() - get Nth function argument in kernel
313 * @regs: pt_regs of that context
314 * @n: function argument number (start from 0)
315 *
316 * regs_get_argument() returns @n th argument of the function call.
317 *
318 * Note that this chooses the most likely register mapping. In very rare
319 * cases this may not return correct data, for example, if one of the
320 * function parameters is 16 bytes or bigger. In such cases, we cannot
321 * get access the parameter correctly and the register assignment of
322 * subsequent parameters will be shifted.
323 */
324static inline unsigned long regs_get_kernel_argument(struct pt_regs *regs,
325 unsigned int n)
326{
327#define NR_REG_ARGUMENTS 8
328 if (n < NR_REG_ARGUMENTS)
329 return pt_regs_read_reg(regs, n);
330 return 0;
331}
332
Mark Rutlanddbd4d7c2016-03-01 14:18:50 +0000333/* We must avoid circular header include via sched.h */
334struct task_struct;
335int valid_user_regs(struct user_pt_regs *regs, struct task_struct *task);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000336
Christoph Hellwig56a5d002019-06-24 07:47:24 +0200337static inline unsigned long instruction_pointer(struct pt_regs *regs)
338{
339 return regs->pc;
340}
341static inline void instruction_pointer_set(struct pt_regs *regs,
342 unsigned long val)
343{
344 regs->pc = val;
345}
Catalin Marinas60ffc302012-03-05 11:49:27 +0000346
Christoph Hellwig56a5d002019-06-24 07:47:24 +0200347static inline unsigned long frame_pointer(struct pt_regs *regs)
348{
349 return regs->regs[29];
350}
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400351
Pratyush Anand9842cea2016-11-02 14:40:46 +0530352#define procedure_link_pointer(regs) ((regs)->regs[30])
353
354static inline void procedure_link_pointer_set(struct pt_regs *regs,
355 unsigned long val)
356{
357 procedure_link_pointer(regs) = val;
358}
359
Catalin Marinas60ffc302012-03-05 11:49:27 +0000360extern unsigned long profile_pc(struct pt_regs *regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000361
Catalin Marinas60ffc302012-03-05 11:49:27 +0000362#endif /* __ASSEMBLY__ */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000363#endif