blob: b9b1139da356bcf37f55f6de0e422d896570aa88 [file] [log] [blame]
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010026#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/radeon_drm.h>
Christian Koenigdafc3bd2009-10-11 23:49:13 +020029#include "radeon.h"
Daniel Vetter3574dda2011-02-18 17:59:19 +010030#include "radeon_asic.h"
Rafał Miłeckic6543a62012-04-28 23:35:24 +020031#include "r600d.h"
Christian Koenigdafc3bd2009-10-11 23:49:13 +020032#include "atom.h"
33
34/*
35 * HDMI color format
36 */
37enum r600_hdmi_color_format {
38 RGB = 0,
39 YCC_422 = 1,
40 YCC_444 = 2
41};
42
43/*
44 * IEC60958 status bits
45 */
46enum r600_hdmi_iec_status_bits {
47 AUDIO_STATUS_DIG_ENABLE = 0x01,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000048 AUDIO_STATUS_V = 0x02,
49 AUDIO_STATUS_VCFG = 0x04,
Christian Koenigdafc3bd2009-10-11 23:49:13 +020050 AUDIO_STATUS_EMPHASIS = 0x08,
51 AUDIO_STATUS_COPYRIGHT = 0x10,
52 AUDIO_STATUS_NONAUDIO = 0x20,
53 AUDIO_STATUS_PROFESSIONAL = 0x40,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000054 AUDIO_STATUS_LEVEL = 0x80
Christian Koenigdafc3bd2009-10-11 23:49:13 +020055};
56
Lauri Kasanen1109ca02012-08-31 13:43:50 -040057static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
Christian Koenigdafc3bd2009-10-11 23:49:13 +020058 /* 32kHz 44.1kHz 48kHz */
59 /* Clock N CTS N CTS N CTS */
60 { 25174, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
61 { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
62 { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
63 { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
64 { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
65 { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
66 { 74175, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
67 { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
68 { 148351, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
69 { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
70 { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
71};
72
73/*
74 * calculate CTS value if it's not found in the table
75 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +020076static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
Christian Koenigdafc3bd2009-10-11 23:49:13 +020077{
78 if (*CTS == 0)
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000079 *CTS = clock * N / (128 * freq) * 1000;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020080 DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
81 N, *CTS, freq);
82}
83
Rafał Miłecki1b688d02012-04-30 15:44:54 +020084struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
85{
86 struct radeon_hdmi_acr res;
87 u8 i;
88
89 for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
90 r600_hdmi_predefined_acr[i].clock != 0; i++)
91 ;
92 res = r600_hdmi_predefined_acr[i];
93
94 /* In case some CTS are missing */
95 r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
96 r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
97 r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
98
99 return res;
100}
101
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200102/*
103 * update the N and CTS parameters for a given pixel clock rate
104 */
105static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
106{
107 struct drm_device *dev = encoder->dev;
108 struct radeon_device *rdev = dev->dev_private;
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200109 struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200110 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
111 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
112 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200113
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200114 WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
115 WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200116
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200117 WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
118 WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200119
Rafał Miłecki1b688d02012-04-30 15:44:54 +0200120 WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
121 WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200122}
123
124/*
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200125 * build a HDMI Video Info Frame
126 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100127static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
128 void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200129{
130 struct drm_device *dev = encoder->dev;
131 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200132 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
133 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
134 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100135 uint8_t *frame = buffer + 3;
Alex Deucherf1003802013-06-07 10:41:03 -0400136 uint8_t *header = buffer;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200137
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200138 WREG32(HDMI0_AVI_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200139 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200140 WREG32(HDMI0_AVI_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200141 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200142 WREG32(HDMI0_AVI_INFO2 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200143 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200144 WREG32(HDMI0_AVI_INFO3 + offset,
Alex Deucherf1003802013-06-07 10:41:03 -0400145 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200146}
147
148/*
149 * build a Audio Info Frame
150 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100151static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
152 const void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200153{
154 struct drm_device *dev = encoder->dev;
155 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200156 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
157 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
158 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100159 const u8 *frame = buffer + 3;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200160
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200161 WREG32(HDMI0_AUDIO_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200162 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200163 WREG32(HDMI0_AUDIO_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200164 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
165}
166
167/*
168 * test if audio buffer is filled enough to start playing
169 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200170static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200171{
172 struct drm_device *dev = encoder->dev;
173 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200174 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
175 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
176 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200177
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200178 return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200179}
180
181/*
182 * have buffer status changed since last call?
183 */
184int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
185{
186 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200187 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200188 int status, result;
189
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200190 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200191 return 0;
192
193 status = r600_hdmi_is_audio_buffer_filled(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200194 result = dig->afmt->last_buffer_filled_status != status;
195 dig->afmt->last_buffer_filled_status = status;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200196
197 return result;
198}
199
200/*
201 * write the audio workaround status to the hardware
202 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200203static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200204{
205 struct drm_device *dev = encoder->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200208 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
209 uint32_t offset = dig->afmt->offset;
210 bool hdmi_audio_workaround = false; /* FIXME */
211 u32 value;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200212
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200213 if (!hdmi_audio_workaround ||
214 r600_hdmi_is_audio_buffer_filled(encoder))
215 value = 0; /* disable workaround */
216 else
217 value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
218 WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
219 value, ~HDMI0_AUDIO_TEST_EN);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200220}
221
Alex Deucherb1f6f472013-04-18 10:50:55 -0400222void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
223{
224 struct drm_device *dev = encoder->dev;
225 struct radeon_device *rdev = dev->dev_private;
226 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
227 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher731da212013-05-13 11:35:26 -0400228 u32 base_rate = 24000;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400229
230 if (!dig || !dig->afmt)
231 return;
232
233 /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
234 * doesn't matter which one you use. Just use the first one.
235 */
Alex Deucherb1f6f472013-04-18 10:50:55 -0400236 /* XXX two dtos; generally use dto0 for hdmi */
237 /* Express [24MHz / target pixel clock] as an exact rational
238 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
239 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
240 */
Alex Deucher15865052013-04-22 09:42:07 -0400241 if (ASIC_IS_DCE3(rdev)) {
242 /* according to the reg specs, this should DCE3.2 only, but in
243 * practice it seems to cover DCE3.0 as well.
244 */
Alex Deuchere1accbf2013-07-29 18:56:13 -0400245 if (dig->dig_encoder == 0) {
246 WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
247 WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
248 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
249 } else {
250 WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100);
251 WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
252 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
253 }
Alex Deucher15865052013-04-22 09:42:07 -0400254 } else {
255 /* according to the reg specs, this should be DCE2.0 and DCE3.0 */
Alex Deucher731da212013-05-13 11:35:26 -0400256 WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
257 AUDIO_DTO_MODULE(clock / 10));
Alex Deucher15865052013-04-22 09:42:07 -0400258 }
Alex Deucherb1f6f472013-04-18 10:50:55 -0400259}
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200260
261/*
262 * update the info frames with the data from the current display mode
263 */
264void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
265{
266 struct drm_device *dev = encoder->dev;
267 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200268 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
269 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100270 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
271 struct hdmi_avi_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200272 uint32_t offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100273 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200274
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400275 if (!dig || !dig->afmt)
276 return;
277
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200278 /* Silent, r600_hdmi_enable will raise WARN for us */
279 if (!dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200280 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200281 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200282
Alex Deucherb1f6f472013-04-18 10:50:55 -0400283 r600_audio_set_dto(encoder, mode->clock);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200284
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200285 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
286 HDMI0_NULL_SEND); /* send null packets when required */
287
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200288 WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
Rafał Miłeckia273a902012-04-30 15:44:52 +0200289
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200290 if (ASIC_IS_DCE32(rdev)) {
291 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
292 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
293 HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
294 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
295 AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
296 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
297 } else {
298 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
299 HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
300 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200301 HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
302 HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
303 }
Rafał Miłeckia273a902012-04-30 15:44:52 +0200304
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200305 WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
306 HDMI0_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
307 HDMI0_ACR_SOURCE); /* select SW CTS value */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200308
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200309 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
310 HDMI0_NULL_SEND | /* send null packets when required */
311 HDMI0_GC_SEND | /* send general control packets */
312 HDMI0_GC_CONT); /* send general control packets every frame */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200313
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200314 /* TODO: HDMI0_AUDIO_INFO_UPDATE */
315 WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
316 HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
317 HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
318 HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
319 HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200320
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200321 WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
322 HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
323 HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
324
325 WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200326
Thierry Redinge3b2e032013-01-14 13:36:30 +0100327 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
328 if (err < 0) {
329 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
330 return;
331 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200332
Thierry Redinge3b2e032013-01-14 13:36:30 +0100333 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
334 if (err < 0) {
335 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
336 return;
337 }
338
339 r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200340 r600_hdmi_update_ACR(encoder, mode->clock);
341
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300342 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200343 WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
344 WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
345 WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
346 WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200347
348 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200349}
350
351/*
352 * update settings with current parameters from audio engine
353 */
Christian König58bd0862010-04-05 22:14:55 +0200354void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200355{
356 struct drm_device *dev = encoder->dev;
357 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200358 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
359 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200360 struct r600_audio audio = r600_audio_status(rdev);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100361 uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
362 struct hdmi_audio_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200363 uint32_t offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200364 uint32_t iec;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100365 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200366
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200367 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200368 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200369 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200370
371 DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
372 r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200373 audio.channels, audio.rate, audio.bits_per_sample);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200374 DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200375 (int)audio.status_bits, (int)audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200376
377 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200378 if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200379 iec |= 1 << 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200380 if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200381 iec |= 1 << 1;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200382 if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200383 iec |= 1 << 2;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200384 if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200385 iec |= 1 << 3;
386
Rafał Miłecki3299de92012-05-14 21:25:57 +0200387 iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200388
Rafał Miłecki3299de92012-05-14 21:25:57 +0200389 switch (audio.rate) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200390 case 32000:
391 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
392 break;
393 case 44100:
394 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
395 break;
396 case 48000:
397 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
398 break;
399 case 88200:
400 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
401 break;
402 case 96000:
403 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
404 break;
405 case 176400:
406 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
407 break;
408 case 192000:
409 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
410 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200411 }
412
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200413 WREG32(HDMI0_60958_0 + offset, iec);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200414
415 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200416 switch (audio.bits_per_sample) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200417 case 16:
418 iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
419 break;
420 case 20:
421 iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
422 break;
423 case 24:
424 iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
425 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200426 }
Rafał Miłecki3299de92012-05-14 21:25:57 +0200427 if (audio.status_bits & AUDIO_STATUS_V)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200428 iec |= 0x5 << 16;
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200429 WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200430
Thierry Redinge3b2e032013-01-14 13:36:30 +0100431 err = hdmi_audio_infoframe_init(&frame);
432 if (err < 0) {
433 DRM_ERROR("failed to setup audio infoframe\n");
434 return;
435 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200436
Thierry Redinge3b2e032013-01-14 13:36:30 +0100437 frame.channels = audio.channels;
438
439 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
440 if (err < 0) {
441 DRM_ERROR("failed to pack audio infoframe\n");
442 return;
443 }
444
445 r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200446 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200447}
448
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200449/*
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000450 * enable the HDMI engine
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200451 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400452void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200453{
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000454 struct drm_device *dev = encoder->dev;
455 struct radeon_device *rdev = dev->dev_private;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200456 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200457 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deuchera973bea2013-04-18 11:32:16 -0400458 u32 hdmi = HDMI0_ERROR_ACK;
Alex Deucher16823d12010-04-16 11:35:30 -0400459
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400460 if (!dig || !dig->afmt)
461 return;
462
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200463 /* Silent, r600_hdmi_enable will raise WARN for us */
Alex Deuchera973bea2013-04-18 11:32:16 -0400464 if (enable && dig->afmt->enabled)
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200465 return;
Alex Deuchera973bea2013-04-18 11:32:16 -0400466 if (!enable && !dig->afmt->enabled)
467 return;
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200468
469 /* Older chipsets require setting HDMI and routing manually */
Alex Deuchera973bea2013-04-18 11:32:16 -0400470 if (!ASIC_IS_DCE3(rdev)) {
471 if (enable)
472 hdmi |= HDMI0_ENABLE;
Rafał Miłecki5715f672010-03-06 13:03:35 +0000473 switch (radeon_encoder->encoder_id) {
474 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400475 if (enable) {
476 WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
477 hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
478 } else {
479 WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
480 }
Rafał Miłecki5715f672010-03-06 13:03:35 +0000481 break;
482 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400483 if (enable) {
484 WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
485 hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
486 } else {
487 WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
488 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200489 break;
490 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deuchera973bea2013-04-18 11:32:16 -0400491 if (enable) {
492 WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
493 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
494 } else {
495 WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
496 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200497 break;
498 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400499 if (enable)
500 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000501 break;
502 default:
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200503 dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
504 radeon_encoder->encoder_id);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000505 break;
506 }
Alex Deuchera973bea2013-04-18 11:32:16 -0400507 WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000508 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200509
Alex Deucherf122c612012-03-30 08:59:57 -0400510 if (rdev->irq.installed) {
Christian Koenigf2594932010-04-10 03:13:16 +0200511 /* if irq is available use it */
Alex Deucher9054ae12013-04-18 09:42:13 -0400512 /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400513 if (enable)
Alex Deucher9054ae12013-04-18 09:42:13 -0400514 radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
Alex Deuchera973bea2013-04-18 11:32:16 -0400515 else
516 radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
Christian Koenigf2594932010-04-10 03:13:16 +0200517 }
Christian König58bd0862010-04-05 22:14:55 +0200518
Alex Deuchera973bea2013-04-18 11:32:16 -0400519 dig->afmt->enabled = enable;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200520
Alex Deuchera973bea2013-04-18 11:32:16 -0400521 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
522 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000523}
524