Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 2 | |
| 3 | #define pr_fmt(fmt) "DMAR-IR: " fmt |
| 4 | |
Yinghai Lu | 5aeecaf | 2008-08-19 20:49:59 -0700 | [diff] [blame] | 5 | #include <linux/interrupt.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 6 | #include <linux/dmar.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 7 | #include <linux/spinlock.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 8 | #include <linux/slab.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 9 | #include <linux/jiffies.h> |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 10 | #include <linux/hpet.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 11 | #include <linux/pci.h> |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 12 | #include <linux/irq.h> |
Lv Zheng | 8b48463 | 2013-12-03 08:49:16 +0800 | [diff] [blame] | 13 | #include <linux/intel-iommu.h> |
| 14 | #include <linux/acpi.h> |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 15 | #include <linux/irqdomain.h> |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 16 | #include <linux/crash_dump.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 17 | #include <asm/io_apic.h> |
Ingo Molnar | 13c0113 | 2020-08-06 14:34:32 +0200 | [diff] [blame] | 18 | #include <asm/apic.h> |
Yinghai Lu | 17483a1 | 2008-12-12 13:14:18 -0800 | [diff] [blame] | 19 | #include <asm/smp.h> |
Jaswinder Singh Rajput | 6d652ea | 2009-01-07 21:38:59 +0530 | [diff] [blame] | 20 | #include <asm/cpu.h> |
Suresh Siddha | 8a8f422 | 2012-03-30 11:47:08 -0700 | [diff] [blame] | 21 | #include <asm/irq_remapping.h> |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 22 | #include <asm/pci-direct.h> |
Joerg Roedel | 5e2b930 | 2012-03-30 11:47:05 -0700 | [diff] [blame] | 23 | #include <asm/msidef.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 24 | |
Joerg Roedel | 672cf6d | 2020-06-09 15:03:03 +0200 | [diff] [blame] | 25 | #include "../irq_remapping.h" |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 26 | |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 27 | enum irq_mode { |
| 28 | IRQ_REMAPPING, |
| 29 | IRQ_POSTING, |
| 30 | }; |
| 31 | |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 32 | struct ioapic_scope { |
| 33 | struct intel_iommu *iommu; |
| 34 | unsigned int id; |
| 35 | unsigned int bus; /* PCI bus number */ |
| 36 | unsigned int devfn; /* PCI devfn number */ |
| 37 | }; |
| 38 | |
| 39 | struct hpet_scope { |
| 40 | struct intel_iommu *iommu; |
| 41 | u8 id; |
| 42 | unsigned int bus; |
| 43 | unsigned int devfn; |
| 44 | }; |
| 45 | |
Jiang Liu | 099c5c0 | 2015-04-14 10:29:51 +0800 | [diff] [blame] | 46 | struct irq_2_iommu { |
| 47 | struct intel_iommu *iommu; |
| 48 | u16 irte_index; |
| 49 | u16 sub_handle; |
| 50 | u8 irte_mask; |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 51 | enum irq_mode mode; |
Jiang Liu | 099c5c0 | 2015-04-14 10:29:51 +0800 | [diff] [blame] | 52 | }; |
| 53 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 54 | struct intel_ir_data { |
| 55 | struct irq_2_iommu irq_2_iommu; |
| 56 | struct irte irte_entry; |
| 57 | union { |
| 58 | struct msi_msg msi_entry; |
| 59 | }; |
| 60 | }; |
| 61 | |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 62 | #define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0) |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 63 | #define IRTE_DEST(dest) ((eim_mode) ? dest : dest << 8) |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 64 | |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 65 | static int __read_mostly eim_mode; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 66 | static struct ioapic_scope ir_ioapic[MAX_IO_APICS]; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 67 | static struct hpet_scope ir_hpet[MAX_HPET_TBS]; |
Chris Wright | d1423d5 | 2010-07-20 11:06:49 -0700 | [diff] [blame] | 68 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 69 | /* |
| 70 | * Lock ordering: |
| 71 | * ->dmar_global_lock |
| 72 | * ->irq_2_ir_lock |
| 73 | * ->qi->q_lock |
| 74 | * ->iommu->register_lock |
| 75 | * Note: |
| 76 | * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called |
| 77 | * in single-threaded environment with interrupt disabled, so no need to tabke |
| 78 | * the dmar_global_lock. |
| 79 | */ |
Sohil Mehta | 26b8609 | 2018-09-11 17:11:36 -0700 | [diff] [blame] | 80 | DEFINE_RAW_SPINLOCK(irq_2_ir_lock); |
Tobias Klauser | 71bb620 | 2017-05-24 16:31:23 +0200 | [diff] [blame] | 81 | static const struct irq_domain_ops intel_ir_domain_ops; |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 82 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 83 | static void iommu_disable_irq_remapping(struct intel_iommu *iommu); |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 84 | static int __init parse_ioapics_under_ir(void); |
| 85 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 86 | static bool ir_pre_enabled(struct intel_iommu *iommu) |
| 87 | { |
| 88 | return (iommu->flags & VTD_FLAG_IRQ_REMAP_PRE_ENABLED); |
| 89 | } |
| 90 | |
| 91 | static void clear_ir_pre_enabled(struct intel_iommu *iommu) |
| 92 | { |
| 93 | iommu->flags &= ~VTD_FLAG_IRQ_REMAP_PRE_ENABLED; |
| 94 | } |
| 95 | |
| 96 | static void init_ir_status(struct intel_iommu *iommu) |
| 97 | { |
| 98 | u32 gsts; |
| 99 | |
| 100 | gsts = readl(iommu->reg + DMAR_GSTS_REG); |
| 101 | if (gsts & DMA_GSTS_IRES) |
| 102 | iommu->flags |= VTD_FLAG_IRQ_REMAP_PRE_ENABLED; |
| 103 | } |
| 104 | |
Jacob Pan | 0bcfa62 | 2019-06-24 13:17:42 -0700 | [diff] [blame] | 105 | static int alloc_irte(struct intel_iommu *iommu, |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 106 | struct irq_2_iommu *irq_iommu, u16 count) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 107 | { |
| 108 | struct ir_table *table = iommu->ir_table; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 109 | unsigned int mask = 0; |
Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 110 | unsigned long flags; |
Dan Carpenter | 9f4c744 | 2014-01-09 08:32:36 +0300 | [diff] [blame] | 111 | int index; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 112 | |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 113 | if (!count || !irq_iommu) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 114 | return -1; |
| 115 | |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 116 | if (count > 1) { |
| 117 | count = __roundup_pow_of_two(count); |
| 118 | mask = ilog2(count); |
| 119 | } |
| 120 | |
| 121 | if (mask > ecap_max_handle_mask(iommu->ecap)) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 122 | pr_err("Requested mask %x exceeds the max invalidation handle" |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 123 | " mask value %Lx\n", mask, |
| 124 | ecap_max_handle_mask(iommu->ecap)); |
| 125 | return -1; |
| 126 | } |
| 127 | |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 128 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 129 | index = bitmap_find_free_region(table->bitmap, |
| 130 | INTR_REMAP_TABLE_ENTRIES, mask); |
| 131 | if (index < 0) { |
| 132 | pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id); |
| 133 | } else { |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 134 | irq_iommu->iommu = iommu; |
| 135 | irq_iommu->irte_index = index; |
| 136 | irq_iommu->sub_handle = 0; |
| 137 | irq_iommu->irte_mask = mask; |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 138 | irq_iommu->mode = IRQ_REMAPPING; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 139 | } |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 140 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 141 | |
| 142 | return index; |
| 143 | } |
| 144 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 145 | static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 146 | { |
| 147 | struct qi_desc desc; |
| 148 | |
Lu Baolu | 5d308fc | 2018-12-10 09:58:58 +0800 | [diff] [blame] | 149 | desc.qw0 = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 150 | | QI_IEC_SELECTIVE; |
Lu Baolu | 5d308fc | 2018-12-10 09:58:58 +0800 | [diff] [blame] | 151 | desc.qw1 = 0; |
| 152 | desc.qw2 = 0; |
| 153 | desc.qw3 = 0; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 154 | |
Lu Baolu | 8a1d824 | 2020-05-16 14:20:55 +0800 | [diff] [blame] | 155 | return qi_submit_sync(iommu, &desc, 1, 0); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 156 | } |
| 157 | |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 158 | static int modify_irte(struct irq_2_iommu *irq_iommu, |
| 159 | struct irte *irte_modified) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 160 | { |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 161 | struct intel_iommu *iommu; |
Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 162 | unsigned long flags; |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 163 | struct irte *irte; |
| 164 | int rc, index; |
| 165 | |
| 166 | if (!irq_iommu) |
| 167 | return -1; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 168 | |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 169 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 170 | |
Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 171 | iommu = irq_iommu->iommu; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 172 | |
Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 173 | index = irq_iommu->irte_index + irq_iommu->sub_handle; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 174 | irte = &iommu->ir_table->base[index]; |
| 175 | |
Feng Wu | 344cb4e | 2015-10-15 10:19:11 +0800 | [diff] [blame] | 176 | #if defined(CONFIG_HAVE_CMPXCHG_DOUBLE) |
| 177 | if ((irte->pst == 1) || (irte_modified->pst == 1)) { |
| 178 | bool ret; |
| 179 | |
| 180 | ret = cmpxchg_double(&irte->low, &irte->high, |
| 181 | irte->low, irte->high, |
| 182 | irte_modified->low, irte_modified->high); |
| 183 | /* |
| 184 | * We use cmpxchg16 to atomically update the 128-bit IRTE, |
| 185 | * and it cannot be updated by the hardware or other processors |
| 186 | * behind us, so the return value of cmpxchg16 should be the |
| 187 | * same as the old value. |
| 188 | */ |
| 189 | WARN_ON(!ret); |
| 190 | } else |
| 191 | #endif |
| 192 | { |
| 193 | set_64bit(&irte->low, irte_modified->low); |
| 194 | set_64bit(&irte->high, irte_modified->high); |
| 195 | } |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 196 | __iommu_flush_cache(iommu, irte, sizeof(*irte)); |
| 197 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 198 | rc = qi_flush_iec(iommu, index, 0); |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame] | 199 | |
| 200 | /* Update iommu mode according to the IRTE mode */ |
| 201 | irq_iommu->mode = irte->pst ? IRQ_POSTING : IRQ_REMAPPING; |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 202 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 203 | |
| 204 | return rc; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 205 | } |
| 206 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 207 | static struct intel_iommu *map_hpet_to_ir(u8 hpet_id) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 208 | { |
| 209 | int i; |
| 210 | |
| 211 | for (i = 0; i < MAX_HPET_TBS; i++) |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 212 | if (ir_hpet[i].id == hpet_id && ir_hpet[i].iommu) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 213 | return ir_hpet[i].iommu; |
| 214 | return NULL; |
| 215 | } |
| 216 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 217 | static struct intel_iommu *map_ioapic_to_ir(int apic) |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 218 | { |
| 219 | int i; |
| 220 | |
| 221 | for (i = 0; i < MAX_IO_APICS; i++) |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 222 | if (ir_ioapic[i].id == apic && ir_ioapic[i].iommu) |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 223 | return ir_ioapic[i].iommu; |
| 224 | return NULL; |
| 225 | } |
| 226 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 227 | static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev) |
Suresh Siddha | 75c46fa | 2008-07-10 11:16:57 -0700 | [diff] [blame] | 228 | { |
| 229 | struct dmar_drhd_unit *drhd; |
| 230 | |
| 231 | drhd = dmar_find_matched_drhd_unit(dev); |
| 232 | if (!drhd) |
| 233 | return NULL; |
| 234 | |
| 235 | return drhd->iommu; |
| 236 | } |
| 237 | |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 238 | static int clear_entries(struct irq_2_iommu *irq_iommu) |
| 239 | { |
| 240 | struct irte *start, *entry, *end; |
| 241 | struct intel_iommu *iommu; |
| 242 | int index; |
| 243 | |
| 244 | if (irq_iommu->sub_handle) |
| 245 | return 0; |
| 246 | |
| 247 | iommu = irq_iommu->iommu; |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 248 | index = irq_iommu->irte_index; |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 249 | |
| 250 | start = iommu->ir_table->base + index; |
| 251 | end = start + (1 << irq_iommu->irte_mask); |
| 252 | |
| 253 | for (entry = start; entry < end; entry++) { |
Linus Torvalds | c513b67 | 2010-08-06 11:02:31 -0700 | [diff] [blame] | 254 | set_64bit(&entry->low, 0); |
| 255 | set_64bit(&entry->high, 0); |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 256 | } |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 257 | bitmap_release_region(iommu->ir_table->bitmap, index, |
| 258 | irq_iommu->irte_mask); |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 259 | |
| 260 | return qi_flush_iec(iommu, index, irq_iommu->irte_mask); |
| 261 | } |
| 262 | |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 263 | /* |
| 264 | * source validation type |
| 265 | */ |
| 266 | #define SVT_NO_VERIFY 0x0 /* no verification is required */ |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 267 | #define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */ |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 268 | #define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */ |
| 269 | |
| 270 | /* |
| 271 | * source-id qualifier |
| 272 | */ |
| 273 | #define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */ |
| 274 | #define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore |
| 275 | * the third least significant bit |
| 276 | */ |
| 277 | #define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore |
| 278 | * the second and third least significant bits |
| 279 | */ |
| 280 | #define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore |
| 281 | * the least three significant bits |
| 282 | */ |
| 283 | |
| 284 | /* |
| 285 | * set SVT, SQ and SID fields of irte to verify |
| 286 | * source ids of interrupt requests |
| 287 | */ |
| 288 | static void set_irte_sid(struct irte *irte, unsigned int svt, |
| 289 | unsigned int sq, unsigned int sid) |
| 290 | { |
Chris Wright | d1423d5 | 2010-07-20 11:06:49 -0700 | [diff] [blame] | 291 | if (disable_sourceid_checking) |
| 292 | svt = SVT_NO_VERIFY; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 293 | irte->svt = svt; |
| 294 | irte->sq = sq; |
| 295 | irte->sid = sid; |
| 296 | } |
| 297 | |
Logan Gunthorpe | 9ca8261 | 2019-02-13 10:54:45 -0700 | [diff] [blame] | 298 | /* |
| 299 | * Set an IRTE to match only the bus number. Interrupt requests that reference |
| 300 | * this IRTE must have a requester-id whose bus number is between or equal |
| 301 | * to the start_bus and end_bus arguments. |
| 302 | */ |
| 303 | static void set_irte_verify_bus(struct irte *irte, unsigned int start_bus, |
| 304 | unsigned int end_bus) |
| 305 | { |
| 306 | set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16, |
| 307 | (start_bus << 8) | end_bus); |
| 308 | } |
| 309 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 310 | static int set_ioapic_sid(struct irte *irte, int apic) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 311 | { |
| 312 | int i; |
| 313 | u16 sid = 0; |
| 314 | |
| 315 | if (!irte) |
| 316 | return -1; |
| 317 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 318 | down_read(&dmar_global_lock); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 319 | for (i = 0; i < MAX_IO_APICS; i++) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 320 | if (ir_ioapic[i].iommu && ir_ioapic[i].id == apic) { |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 321 | sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn; |
| 322 | break; |
| 323 | } |
| 324 | } |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 325 | up_read(&dmar_global_lock); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 326 | |
| 327 | if (sid == 0) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 328 | pr_warn("Failed to set source-id of IOAPIC (%d)\n", apic); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 329 | return -1; |
| 330 | } |
| 331 | |
Jiang Liu | 2fe2c60 | 2014-01-06 14:18:17 +0800 | [diff] [blame] | 332 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 333 | |
| 334 | return 0; |
| 335 | } |
| 336 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 337 | static int set_hpet_sid(struct irte *irte, u8 id) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 338 | { |
| 339 | int i; |
| 340 | u16 sid = 0; |
| 341 | |
| 342 | if (!irte) |
| 343 | return -1; |
| 344 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 345 | down_read(&dmar_global_lock); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 346 | for (i = 0; i < MAX_HPET_TBS; i++) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 347 | if (ir_hpet[i].iommu && ir_hpet[i].id == id) { |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 348 | sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn; |
| 349 | break; |
| 350 | } |
| 351 | } |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 352 | up_read(&dmar_global_lock); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 353 | |
| 354 | if (sid == 0) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 355 | pr_warn("Failed to set source-id of HPET block (%d)\n", id); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 356 | return -1; |
| 357 | } |
| 358 | |
| 359 | /* |
| 360 | * Should really use SQ_ALL_16. Some platforms are broken. |
| 361 | * While we figure out the right quirks for these broken platforms, use |
| 362 | * SQ_13_IGNORE_3 for now. |
| 363 | */ |
| 364 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid); |
| 365 | |
| 366 | return 0; |
| 367 | } |
| 368 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 369 | struct set_msi_sid_data { |
| 370 | struct pci_dev *pdev; |
| 371 | u16 alias; |
Logan Gunthorpe | 3f0c625 | 2019-02-13 10:54:46 -0700 | [diff] [blame] | 372 | int count; |
| 373 | int busmatch_count; |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 374 | }; |
| 375 | |
| 376 | static int set_msi_sid_cb(struct pci_dev *pdev, u16 alias, void *opaque) |
| 377 | { |
| 378 | struct set_msi_sid_data *data = opaque; |
| 379 | |
Nadav Amit | 2c70010 | 2019-08-20 01:53:17 -0700 | [diff] [blame] | 380 | if (data->count == 0 || PCI_BUS_NUM(alias) == PCI_BUS_NUM(data->alias)) |
| 381 | data->busmatch_count++; |
| 382 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 383 | data->pdev = pdev; |
| 384 | data->alias = alias; |
Logan Gunthorpe | 3f0c625 | 2019-02-13 10:54:46 -0700 | [diff] [blame] | 385 | data->count++; |
| 386 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 387 | return 0; |
| 388 | } |
| 389 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 390 | static int set_msi_sid(struct irte *irte, struct pci_dev *dev) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 391 | { |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 392 | struct set_msi_sid_data data; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 393 | |
| 394 | if (!irte || !dev) |
| 395 | return -1; |
| 396 | |
Logan Gunthorpe | 3f0c625 | 2019-02-13 10:54:46 -0700 | [diff] [blame] | 397 | data.count = 0; |
| 398 | data.busmatch_count = 0; |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 399 | pci_for_each_dma_alias(dev, set_msi_sid_cb, &data); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 400 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 401 | /* |
| 402 | * DMA alias provides us with a PCI device and alias. The only case |
| 403 | * where the it will return an alias on a different bus than the |
| 404 | * device is the case of a PCIe-to-PCI bridge, where the alias is for |
| 405 | * the subordinate bus. In this case we can only verify the bus. |
| 406 | * |
Logan Gunthorpe | 3f0c625 | 2019-02-13 10:54:46 -0700 | [diff] [blame] | 407 | * If there are multiple aliases, all with the same bus number, |
| 408 | * then all we can do is verify the bus. This is typical in NTB |
| 409 | * hardware which use proxy IDs where the device will generate traffic |
| 410 | * from multiple devfn numbers on the same bus. |
| 411 | * |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 412 | * If the alias device is on a different bus than our source device |
| 413 | * then we have a topology based alias, use it. |
| 414 | * |
| 415 | * Otherwise, the alias is for a device DMA quirk and we cannot |
| 416 | * assume that MSI uses the same requester ID. Therefore use the |
| 417 | * original device. |
| 418 | */ |
| 419 | if (PCI_BUS_NUM(data.alias) != data.pdev->bus->number) |
Logan Gunthorpe | 9ca8261 | 2019-02-13 10:54:45 -0700 | [diff] [blame] | 420 | set_irte_verify_bus(irte, PCI_BUS_NUM(data.alias), |
| 421 | dev->bus->number); |
Logan Gunthorpe | 3f0c625 | 2019-02-13 10:54:46 -0700 | [diff] [blame] | 422 | else if (data.count >= 2 && data.busmatch_count == data.count) |
| 423 | set_irte_verify_bus(irte, dev->bus->number, dev->bus->number); |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 424 | else if (data.pdev->bus->number != dev->bus->number) |
| 425 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, data.alias); |
| 426 | else |
| 427 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, |
Heiner Kallweit | cc49baa | 2019-04-24 21:16:10 +0200 | [diff] [blame] | 428 | pci_dev_id(dev)); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 429 | |
| 430 | return 0; |
| 431 | } |
| 432 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 433 | static int iommu_load_old_irte(struct intel_iommu *iommu) |
| 434 | { |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 435 | struct irte *old_ir_table; |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 436 | phys_addr_t irt_phys; |
Joerg Roedel | 7c3c987 | 2015-06-12 15:06:26 +0200 | [diff] [blame] | 437 | unsigned int i; |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 438 | size_t size; |
| 439 | u64 irta; |
| 440 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 441 | /* Check whether the old ir-table has the same size as ours */ |
| 442 | irta = dmar_readq(iommu->reg + DMAR_IRTA_REG); |
| 443 | if ((irta & INTR_REMAP_TABLE_REG_SIZE_MASK) |
| 444 | != INTR_REMAP_TABLE_REG_SIZE) |
| 445 | return -EINVAL; |
| 446 | |
| 447 | irt_phys = irta & VTD_PAGE_MASK; |
| 448 | size = INTR_REMAP_TABLE_ENTRIES*sizeof(struct irte); |
| 449 | |
| 450 | /* Map the old IR table */ |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 451 | old_ir_table = memremap(irt_phys, size, MEMREMAP_WB); |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 452 | if (!old_ir_table) |
| 453 | return -ENOMEM; |
| 454 | |
| 455 | /* Copy data over */ |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 456 | memcpy(iommu->ir_table->base, old_ir_table, size); |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 457 | |
| 458 | __iommu_flush_cache(iommu, iommu->ir_table->base, size); |
| 459 | |
Joerg Roedel | 7c3c987 | 2015-06-12 15:06:26 +0200 | [diff] [blame] | 460 | /* |
| 461 | * Now check the table for used entries and mark those as |
| 462 | * allocated in the bitmap |
| 463 | */ |
| 464 | for (i = 0; i < INTR_REMAP_TABLE_ENTRIES; i++) { |
| 465 | if (iommu->ir_table->base[i].present) |
| 466 | bitmap_set(iommu->ir_table->bitmap, i, 1); |
| 467 | } |
| 468 | |
Dan Williams | dfddb96 | 2015-10-09 18:16:46 -0400 | [diff] [blame] | 469 | memunmap(old_ir_table); |
Dan Williams | 5069076 | 2015-07-30 12:54:01 -0400 | [diff] [blame] | 470 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 471 | return 0; |
| 472 | } |
| 473 | |
| 474 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 475 | static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 476 | { |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 477 | unsigned long flags; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 478 | u64 addr; |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 479 | u32 sts; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 480 | |
| 481 | addr = virt_to_phys((void *)iommu->ir_table->base); |
| 482 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 483 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 484 | |
| 485 | dmar_writeq(iommu->reg + DMAR_IRTA_REG, |
| 486 | (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE); |
| 487 | |
| 488 | /* Set interrupt-remapping table pointer */ |
Jan Kiszka | f63ef69 | 2014-08-11 13:13:25 +0200 | [diff] [blame] | 489 | writel(iommu->gcmd | DMA_GCMD_SIRTP, iommu->reg + DMAR_GCMD_REG); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 490 | |
| 491 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 492 | readl, (sts & DMA_GSTS_IRTPS), sts); |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 493 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 494 | |
| 495 | /* |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 496 | * Global invalidation of interrupt entry cache to make sure the |
| 497 | * hardware uses the new irq remapping table. |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 498 | */ |
| 499 | qi_global_iec(iommu); |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 500 | } |
| 501 | |
| 502 | static void iommu_enable_irq_remapping(struct intel_iommu *iommu) |
| 503 | { |
| 504 | unsigned long flags; |
| 505 | u32 sts; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 506 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 507 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 508 | |
| 509 | /* Enable interrupt-remapping */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 510 | iommu->gcmd |= DMA_GCMD_IRE; |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 511 | iommu->gcmd &= ~DMA_GCMD_CFI; /* Block compatibility-format MSIs */ |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 512 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 513 | |
| 514 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 515 | readl, (sts & DMA_GSTS_IRES), sts); |
| 516 | |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 517 | /* |
| 518 | * With CFI clear in the Global Command register, we should be |
| 519 | * protected from dangerous (i.e. compatibility) interrupts |
| 520 | * regardless of x2apic status. Check just to be sure. |
| 521 | */ |
| 522 | if (sts & DMA_GSTS_CFIS) |
| 523 | WARN(1, KERN_WARNING |
| 524 | "Compatibility-format IRQs enabled despite intr remapping;\n" |
| 525 | "you are vulnerable to IRQ injection.\n"); |
| 526 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 527 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 528 | } |
| 529 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 530 | static int intel_setup_irq_remapping(struct intel_iommu *iommu) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 531 | { |
| 532 | struct ir_table *ir_table; |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 533 | struct fwnode_handle *fn; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 534 | unsigned long *bitmap; |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 535 | struct page *pages; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 536 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 537 | if (iommu->ir_table) |
| 538 | return 0; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 539 | |
Thomas Gleixner | e3a981d | 2015-01-07 15:31:30 +0800 | [diff] [blame] | 540 | ir_table = kzalloc(sizeof(struct ir_table), GFP_KERNEL); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 541 | if (!ir_table) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 542 | return -ENOMEM; |
| 543 | |
Thomas Gleixner | e3a981d | 2015-01-07 15:31:30 +0800 | [diff] [blame] | 544 | pages = alloc_pages_node(iommu->node, GFP_KERNEL | __GFP_ZERO, |
Suresh Siddha | 824cd75 | 2009-10-02 11:01:23 -0700 | [diff] [blame] | 545 | INTR_REMAP_PAGE_ORDER); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 546 | if (!pages) { |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 547 | pr_err("IR%d: failed to allocate pages of order %d\n", |
| 548 | iommu->seq_id, INTR_REMAP_PAGE_ORDER); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 549 | goto out_free_table; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 550 | } |
| 551 | |
Andy Shevchenko | 5aba6c4 | 2019-03-04 11:07:37 +0200 | [diff] [blame] | 552 | bitmap = bitmap_zalloc(INTR_REMAP_TABLE_ENTRIES, GFP_ATOMIC); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 553 | if (bitmap == NULL) { |
| 554 | pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 555 | goto out_free_pages; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 556 | } |
| 557 | |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 558 | fn = irq_domain_alloc_named_id_fwnode("INTEL-IR", iommu->seq_id); |
| 559 | if (!fn) |
| 560 | goto out_free_bitmap; |
| 561 | |
| 562 | iommu->ir_domain = |
| 563 | irq_domain_create_hierarchy(arch_get_ir_parent_domain(), |
| 564 | 0, INTR_REMAP_TABLE_ENTRIES, |
| 565 | fn, &intel_ir_domain_ops, |
| 566 | iommu); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 567 | if (!iommu->ir_domain) { |
Thomas Gleixner | e3beca48 | 2020-07-09 11:53:06 +0200 | [diff] [blame] | 568 | irq_domain_free_fwnode(fn); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 569 | pr_err("IR%d: failed to allocate irqdomain\n", iommu->seq_id); |
| 570 | goto out_free_bitmap; |
| 571 | } |
Thomas Gleixner | cea29b6 | 2017-06-20 01:37:11 +0200 | [diff] [blame] | 572 | iommu->ir_msi_domain = |
| 573 | arch_create_remap_msi_irq_domain(iommu->ir_domain, |
| 574 | "INTEL-IR-MSI", |
| 575 | iommu->seq_id); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 576 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 577 | ir_table->base = page_address(pages); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 578 | ir_table->bitmap = bitmap; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 579 | iommu->ir_table = ir_table; |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 580 | |
| 581 | /* |
| 582 | * If the queued invalidation is already initialized, |
| 583 | * shouldn't disable it. |
| 584 | */ |
| 585 | if (!iommu->qi) { |
| 586 | /* |
| 587 | * Clear previous faults. |
| 588 | */ |
| 589 | dmar_fault(-1, iommu); |
| 590 | dmar_disable_qi(iommu); |
| 591 | |
| 592 | if (dmar_enable_qi(iommu)) { |
| 593 | pr_err("Failed to enable queued invalidation\n"); |
| 594 | goto out_free_bitmap; |
| 595 | } |
| 596 | } |
| 597 | |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 598 | init_ir_status(iommu); |
| 599 | |
| 600 | if (ir_pre_enabled(iommu)) { |
Qiuxu Zhuo | 8e12188 | 2017-04-28 01:16:15 +0800 | [diff] [blame] | 601 | if (!is_kdump_kernel()) { |
| 602 | pr_warn("IRQ remapping was enabled on %s but we are not in kdump mode\n", |
| 603 | iommu->name); |
| 604 | clear_ir_pre_enabled(iommu); |
| 605 | iommu_disable_irq_remapping(iommu); |
| 606 | } else if (iommu_load_old_irte(iommu)) |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 607 | pr_err("Failed to copy IR table for %s from previous kernel\n", |
| 608 | iommu->name); |
| 609 | else |
| 610 | pr_info("Copied IR table for %s from previous kernel\n", |
| 611 | iommu->name); |
| 612 | } |
| 613 | |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 614 | iommu_set_irq_remapping(iommu, eim_mode); |
| 615 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 616 | return 0; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 617 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 618 | out_free_bitmap: |
Andy Shevchenko | 5aba6c4 | 2019-03-04 11:07:37 +0200 | [diff] [blame] | 619 | bitmap_free(bitmap); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 620 | out_free_pages: |
| 621 | __free_pages(pages, INTR_REMAP_PAGE_ORDER); |
| 622 | out_free_table: |
| 623 | kfree(ir_table); |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 624 | |
| 625 | iommu->ir_table = NULL; |
| 626 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 627 | return -ENOMEM; |
| 628 | } |
| 629 | |
| 630 | static void intel_teardown_irq_remapping(struct intel_iommu *iommu) |
| 631 | { |
Jon Derrick | ec01608 | 2020-07-21 14:26:09 -0600 | [diff] [blame] | 632 | struct fwnode_handle *fn; |
| 633 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 634 | if (iommu && iommu->ir_table) { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 635 | if (iommu->ir_msi_domain) { |
Jon Derrick | ec01608 | 2020-07-21 14:26:09 -0600 | [diff] [blame] | 636 | fn = iommu->ir_msi_domain->fwnode; |
| 637 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 638 | irq_domain_remove(iommu->ir_msi_domain); |
Jon Derrick | ec01608 | 2020-07-21 14:26:09 -0600 | [diff] [blame] | 639 | irq_domain_free_fwnode(fn); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 640 | iommu->ir_msi_domain = NULL; |
| 641 | } |
| 642 | if (iommu->ir_domain) { |
Jon Derrick | ec01608 | 2020-07-21 14:26:09 -0600 | [diff] [blame] | 643 | fn = iommu->ir_domain->fwnode; |
| 644 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 645 | irq_domain_remove(iommu->ir_domain); |
Jon Derrick | ec01608 | 2020-07-21 14:26:09 -0600 | [diff] [blame] | 646 | irq_domain_free_fwnode(fn); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 647 | iommu->ir_domain = NULL; |
| 648 | } |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 649 | free_pages((unsigned long)iommu->ir_table->base, |
| 650 | INTR_REMAP_PAGE_ORDER); |
Andy Shevchenko | 5aba6c4 | 2019-03-04 11:07:37 +0200 | [diff] [blame] | 651 | bitmap_free(iommu->ir_table->bitmap); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 652 | kfree(iommu->ir_table); |
| 653 | iommu->ir_table = NULL; |
| 654 | } |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 655 | } |
| 656 | |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 657 | /* |
| 658 | * Disable Interrupt Remapping. |
| 659 | */ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 660 | static void iommu_disable_irq_remapping(struct intel_iommu *iommu) |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 661 | { |
| 662 | unsigned long flags; |
| 663 | u32 sts; |
| 664 | |
| 665 | if (!ecap_ir_support(iommu->ecap)) |
| 666 | return; |
| 667 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 668 | /* |
| 669 | * global invalidation of interrupt entry cache before disabling |
| 670 | * interrupt-remapping. |
| 671 | */ |
| 672 | qi_global_iec(iommu); |
| 673 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 674 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 675 | |
CQ Tang | fda3bec | 2016-01-13 21:15:03 +0000 | [diff] [blame] | 676 | sts = readl(iommu->reg + DMAR_GSTS_REG); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 677 | if (!(sts & DMA_GSTS_IRES)) |
| 678 | goto end; |
| 679 | |
| 680 | iommu->gcmd &= ~DMA_GCMD_IRE; |
| 681 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
| 682 | |
| 683 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 684 | readl, !(sts & DMA_GSTS_IRES), sts); |
| 685 | |
| 686 | end: |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 687 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 688 | } |
| 689 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 690 | static int __init dmar_x2apic_optout(void) |
| 691 | { |
| 692 | struct acpi_table_dmar *dmar; |
| 693 | dmar = (struct acpi_table_dmar *)dmar_tbl; |
| 694 | if (!dmar || no_x2apic_optout) |
| 695 | return 0; |
| 696 | return dmar->flags & DMAR_X2APIC_OPT_OUT; |
| 697 | } |
| 698 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 699 | static void __init intel_cleanup_irq_remapping(void) |
| 700 | { |
| 701 | struct dmar_drhd_unit *drhd; |
| 702 | struct intel_iommu *iommu; |
| 703 | |
| 704 | for_each_iommu(iommu, drhd) { |
| 705 | if (ecap_ir_support(iommu->ecap)) { |
| 706 | iommu_disable_irq_remapping(iommu); |
| 707 | intel_teardown_irq_remapping(iommu); |
| 708 | } |
| 709 | } |
| 710 | |
| 711 | if (x2apic_supported()) |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 712 | pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n"); |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 713 | } |
| 714 | |
| 715 | static int __init intel_prepare_irq_remapping(void) |
| 716 | { |
| 717 | struct dmar_drhd_unit *drhd; |
| 718 | struct intel_iommu *iommu; |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 719 | int eim = 0; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 720 | |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 721 | if (irq_remap_broken) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 722 | pr_warn("This system BIOS has enabled interrupt remapping\n" |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 723 | "on a chipset that contains an erratum making that\n" |
| 724 | "feature unstable. To maintain system stability\n" |
| 725 | "interrupt remapping is being disabled. Please\n" |
| 726 | "contact your BIOS vendor for an update\n"); |
| 727 | add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK); |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 728 | return -ENODEV; |
| 729 | } |
| 730 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 731 | if (dmar_table_init() < 0) |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 732 | return -ENODEV; |
| 733 | |
| 734 | if (!dmar_ir_support()) |
| 735 | return -ENODEV; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 736 | |
Joerg Roedel | b61e5e8 | 2015-11-02 19:57:31 +0900 | [diff] [blame] | 737 | if (parse_ioapics_under_ir()) { |
Joerg Roedel | 9f10e5b | 2015-06-12 09:57:06 +0200 | [diff] [blame] | 738 | pr_info("Not enabling interrupt remapping\n"); |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 739 | goto error; |
| 740 | } |
| 741 | |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 742 | /* First make sure all IOMMUs support IRQ remapping */ |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 743 | for_each_iommu(iommu, drhd) |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 744 | if (!ecap_ir_support(iommu->ecap)) |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 745 | goto error; |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 746 | |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 747 | /* Detect remapping mode: lapic or x2apic */ |
| 748 | if (x2apic_supported()) { |
| 749 | eim = !dmar_x2apic_optout(); |
| 750 | if (!eim) { |
| 751 | pr_info("x2apic is disabled because BIOS sets x2apic opt out bit."); |
| 752 | pr_info("Use 'intremap=no_x2apic_optout' to override the BIOS setting.\n"); |
| 753 | } |
| 754 | } |
| 755 | |
| 756 | for_each_iommu(iommu, drhd) { |
| 757 | if (eim && !ecap_eim_support(iommu->ecap)) { |
| 758 | pr_info("%s does not support EIM\n", iommu->name); |
| 759 | eim = 0; |
| 760 | } |
| 761 | } |
| 762 | |
| 763 | eim_mode = eim; |
| 764 | if (eim) |
| 765 | pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n"); |
| 766 | |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 767 | /* Do the initializations early */ |
| 768 | for_each_iommu(iommu, drhd) { |
| 769 | if (intel_setup_irq_remapping(iommu)) { |
| 770 | pr_err("Failed to setup irq remapping for %s\n", |
| 771 | iommu->name); |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 772 | goto error; |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 773 | } |
| 774 | } |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 775 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 776 | return 0; |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 777 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 778 | error: |
| 779 | intel_cleanup_irq_remapping(); |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 780 | return -ENODEV; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 781 | } |
| 782 | |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 783 | /* |
| 784 | * Set Posted-Interrupts capability. |
| 785 | */ |
| 786 | static inline void set_irq_posting_cap(void) |
| 787 | { |
| 788 | struct dmar_drhd_unit *drhd; |
| 789 | struct intel_iommu *iommu; |
| 790 | |
| 791 | if (!disable_irq_post) { |
Feng Wu | 344cb4e | 2015-10-15 10:19:11 +0800 | [diff] [blame] | 792 | /* |
| 793 | * If IRTE is in posted format, the 'pda' field goes across the |
| 794 | * 64-bit boundary, we need use cmpxchg16b to atomically update |
| 795 | * it. We only expose posted-interrupt when X86_FEATURE_CX16 |
| 796 | * is supported. Actually, hardware platforms supporting PI |
| 797 | * should have X86_FEATURE_CX16 support, this has been confirmed |
| 798 | * with Intel hardware guys. |
| 799 | */ |
Borislav Petkov | 362f924 | 2015-12-07 10:39:41 +0100 | [diff] [blame] | 800 | if (boot_cpu_has(X86_FEATURE_CX16)) |
Feng Wu | 344cb4e | 2015-10-15 10:19:11 +0800 | [diff] [blame] | 801 | intel_irq_remap_ops.capability |= 1 << IRQ_POSTING_CAP; |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 802 | |
| 803 | for_each_iommu(iommu, drhd) |
| 804 | if (!cap_pi_support(iommu->cap)) { |
| 805 | intel_irq_remap_ops.capability &= |
| 806 | ~(1 << IRQ_POSTING_CAP); |
| 807 | break; |
| 808 | } |
| 809 | } |
| 810 | } |
| 811 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 812 | static int __init intel_enable_irq_remapping(void) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 813 | { |
| 814 | struct dmar_drhd_unit *drhd; |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 815 | struct intel_iommu *iommu; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 816 | bool setup = false; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 817 | |
| 818 | /* |
| 819 | * Setup Interrupt-remapping for all the DRHD's now. |
| 820 | */ |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 821 | for_each_iommu(iommu, drhd) { |
Joerg Roedel | 571dbbd | 2015-06-12 15:15:34 +0200 | [diff] [blame] | 822 | if (!ir_pre_enabled(iommu)) |
| 823 | iommu_enable_irq_remapping(iommu); |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 824 | setup = true; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 825 | } |
| 826 | |
| 827 | if (!setup) |
| 828 | goto error; |
| 829 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 830 | irq_remapping_enabled = 1; |
Joerg Roedel | afcc8a4 | 2012-09-26 12:44:36 +0200 | [diff] [blame] | 831 | |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 832 | set_irq_posting_cap(); |
| 833 | |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 834 | pr_info("Enabled IRQ remapping in %s mode\n", eim_mode ? "x2apic" : "xapic"); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 835 | |
Joerg Roedel | 23256d0 | 2015-06-12 14:15:49 +0200 | [diff] [blame] | 836 | return eim_mode ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 837 | |
| 838 | error: |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 839 | intel_cleanup_irq_remapping(); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 840 | return -1; |
| 841 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 842 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 843 | static int ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope, |
| 844 | struct intel_iommu *iommu, |
| 845 | struct acpi_dmar_hardware_unit *drhd) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 846 | { |
| 847 | struct acpi_dmar_pci_path *path; |
| 848 | u8 bus; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 849 | int count, free = -1; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 850 | |
| 851 | bus = scope->bus; |
| 852 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 853 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 854 | / sizeof(struct acpi_dmar_pci_path); |
| 855 | |
| 856 | while (--count > 0) { |
| 857 | /* |
| 858 | * Access PCI directly due to the PCI |
| 859 | * subsystem isn't initialized yet. |
| 860 | */ |
Lv Zheng | fa5f508 | 2013-10-31 09:30:22 +0800 | [diff] [blame] | 861 | bus = read_pci_config_byte(bus, path->device, path->function, |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 862 | PCI_SECONDARY_BUS); |
| 863 | path++; |
| 864 | } |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 865 | |
| 866 | for (count = 0; count < MAX_HPET_TBS; count++) { |
| 867 | if (ir_hpet[count].iommu == iommu && |
| 868 | ir_hpet[count].id == scope->enumeration_id) |
| 869 | return 0; |
| 870 | else if (ir_hpet[count].iommu == NULL && free == -1) |
| 871 | free = count; |
| 872 | } |
| 873 | if (free == -1) { |
| 874 | pr_warn("Exceeded Max HPET blocks\n"); |
| 875 | return -ENOSPC; |
| 876 | } |
| 877 | |
| 878 | ir_hpet[free].iommu = iommu; |
| 879 | ir_hpet[free].id = scope->enumeration_id; |
| 880 | ir_hpet[free].bus = bus; |
| 881 | ir_hpet[free].devfn = PCI_DEVFN(path->device, path->function); |
| 882 | pr_info("HPET id %d under DRHD base 0x%Lx\n", |
| 883 | scope->enumeration_id, drhd->address); |
| 884 | |
| 885 | return 0; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 886 | } |
| 887 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 888 | static int ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope, |
| 889 | struct intel_iommu *iommu, |
| 890 | struct acpi_dmar_hardware_unit *drhd) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 891 | { |
| 892 | struct acpi_dmar_pci_path *path; |
| 893 | u8 bus; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 894 | int count, free = -1; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 895 | |
| 896 | bus = scope->bus; |
| 897 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 898 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 899 | / sizeof(struct acpi_dmar_pci_path); |
| 900 | |
| 901 | while (--count > 0) { |
| 902 | /* |
| 903 | * Access PCI directly due to the PCI |
| 904 | * subsystem isn't initialized yet. |
| 905 | */ |
Lv Zheng | fa5f508 | 2013-10-31 09:30:22 +0800 | [diff] [blame] | 906 | bus = read_pci_config_byte(bus, path->device, path->function, |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 907 | PCI_SECONDARY_BUS); |
| 908 | path++; |
| 909 | } |
| 910 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 911 | for (count = 0; count < MAX_IO_APICS; count++) { |
| 912 | if (ir_ioapic[count].iommu == iommu && |
| 913 | ir_ioapic[count].id == scope->enumeration_id) |
| 914 | return 0; |
| 915 | else if (ir_ioapic[count].iommu == NULL && free == -1) |
| 916 | free = count; |
| 917 | } |
| 918 | if (free == -1) { |
| 919 | pr_warn("Exceeded Max IO APICS\n"); |
| 920 | return -ENOSPC; |
| 921 | } |
| 922 | |
| 923 | ir_ioapic[free].bus = bus; |
| 924 | ir_ioapic[free].devfn = PCI_DEVFN(path->device, path->function); |
| 925 | ir_ioapic[free].iommu = iommu; |
| 926 | ir_ioapic[free].id = scope->enumeration_id; |
| 927 | pr_info("IOAPIC id %d under DRHD base 0x%Lx IOMMU %d\n", |
| 928 | scope->enumeration_id, drhd->address, iommu->seq_id); |
| 929 | |
| 930 | return 0; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 931 | } |
| 932 | |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 933 | static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header, |
| 934 | struct intel_iommu *iommu) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 935 | { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 936 | int ret = 0; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 937 | struct acpi_dmar_hardware_unit *drhd; |
| 938 | struct acpi_dmar_device_scope *scope; |
| 939 | void *start, *end; |
| 940 | |
| 941 | drhd = (struct acpi_dmar_hardware_unit *)header; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 942 | start = (void *)(drhd + 1); |
| 943 | end = ((void *)drhd) + header->length; |
| 944 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 945 | while (start < end && ret == 0) { |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 946 | scope = start; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 947 | if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) |
| 948 | ret = ir_parse_one_ioapic_scope(scope, iommu, drhd); |
| 949 | else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) |
| 950 | ret = ir_parse_one_hpet_scope(scope, iommu, drhd); |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 951 | start += scope->length; |
| 952 | } |
| 953 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 954 | return ret; |
| 955 | } |
| 956 | |
| 957 | static void ir_remove_ioapic_hpet_scope(struct intel_iommu *iommu) |
| 958 | { |
| 959 | int i; |
| 960 | |
| 961 | for (i = 0; i < MAX_HPET_TBS; i++) |
| 962 | if (ir_hpet[i].iommu == iommu) |
| 963 | ir_hpet[i].iommu = NULL; |
| 964 | |
| 965 | for (i = 0; i < MAX_IO_APICS; i++) |
| 966 | if (ir_ioapic[i].iommu == iommu) |
| 967 | ir_ioapic[i].iommu = NULL; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 968 | } |
| 969 | |
| 970 | /* |
| 971 | * Finds the assocaition between IOAPIC's and its Interrupt-remapping |
| 972 | * hardware unit. |
| 973 | */ |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 974 | static int __init parse_ioapics_under_ir(void) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 975 | { |
| 976 | struct dmar_drhd_unit *drhd; |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 977 | struct intel_iommu *iommu; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 978 | bool ir_supported = false; |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 979 | int ioapic_idx; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 980 | |
Joerg Roedel | 66ef950 | 2015-10-23 11:57:13 +0200 | [diff] [blame] | 981 | for_each_iommu(iommu, drhd) { |
| 982 | int ret; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 983 | |
Joerg Roedel | 66ef950 | 2015-10-23 11:57:13 +0200 | [diff] [blame] | 984 | if (!ecap_ir_support(iommu->ecap)) |
| 985 | continue; |
| 986 | |
| 987 | ret = ir_parse_ioapic_hpet_scope(drhd->hdr, iommu); |
| 988 | if (ret) |
| 989 | return ret; |
| 990 | |
| 991 | ir_supported = true; |
| 992 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 993 | |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 994 | if (!ir_supported) |
Baoquan He | a13c8f2 | 2015-10-22 14:00:51 +0800 | [diff] [blame] | 995 | return -ENODEV; |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 996 | |
| 997 | for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) { |
| 998 | int ioapic_id = mpc_ioapic_id(ioapic_idx); |
| 999 | if (!map_ioapic_to_ir(ioapic_id)) { |
| 1000 | pr_err(FW_BUG "ioapic %d has no mapping iommu, " |
| 1001 | "interrupt remapping will be disabled\n", |
| 1002 | ioapic_id); |
| 1003 | return -1; |
| 1004 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 1005 | } |
| 1006 | |
Baoquan He | a13c8f2 | 2015-10-22 14:00:51 +0800 | [diff] [blame] | 1007 | return 0; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 1008 | } |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1009 | |
Rashika Kheria | 6a7885c | 2013-12-18 12:04:27 +0530 | [diff] [blame] | 1010 | static int __init ir_dev_scope_init(void) |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 1011 | { |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 1012 | int ret; |
| 1013 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1014 | if (!irq_remapping_enabled) |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 1015 | return 0; |
| 1016 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 1017 | down_write(&dmar_global_lock); |
| 1018 | ret = dmar_dev_scope_init(); |
| 1019 | up_write(&dmar_global_lock); |
| 1020 | |
| 1021 | return ret; |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 1022 | } |
| 1023 | rootfs_initcall(ir_dev_scope_init); |
| 1024 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1025 | static void disable_irq_remapping(void) |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1026 | { |
| 1027 | struct dmar_drhd_unit *drhd; |
| 1028 | struct intel_iommu *iommu = NULL; |
| 1029 | |
| 1030 | /* |
| 1031 | * Disable Interrupt-remapping for all the DRHD's now. |
| 1032 | */ |
| 1033 | for_each_iommu(iommu, drhd) { |
| 1034 | if (!ecap_ir_support(iommu->ecap)) |
| 1035 | continue; |
| 1036 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1037 | iommu_disable_irq_remapping(iommu); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1038 | } |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 1039 | |
| 1040 | /* |
| 1041 | * Clear Posted-Interrupts capability. |
| 1042 | */ |
| 1043 | if (!disable_irq_post) |
| 1044 | intel_irq_remap_ops.capability &= ~(1 << IRQ_POSTING_CAP); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1045 | } |
| 1046 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1047 | static int reenable_irq_remapping(int eim) |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1048 | { |
| 1049 | struct dmar_drhd_unit *drhd; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 1050 | bool setup = false; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1051 | struct intel_iommu *iommu = NULL; |
| 1052 | |
| 1053 | for_each_iommu(iommu, drhd) |
| 1054 | if (iommu->qi) |
| 1055 | dmar_reenable_qi(iommu); |
| 1056 | |
| 1057 | /* |
| 1058 | * Setup Interrupt-remapping for all the DRHD's now. |
| 1059 | */ |
| 1060 | for_each_iommu(iommu, drhd) { |
| 1061 | if (!ecap_ir_support(iommu->ecap)) |
| 1062 | continue; |
| 1063 | |
| 1064 | /* Set up interrupt remapping for iommu.*/ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1065 | iommu_set_irq_remapping(iommu, eim); |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 1066 | iommu_enable_irq_remapping(iommu); |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 1067 | setup = true; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1068 | } |
| 1069 | |
| 1070 | if (!setup) |
| 1071 | goto error; |
| 1072 | |
Feng Wu | 3d9b98f | 2015-06-09 13:20:35 +0800 | [diff] [blame] | 1073 | set_irq_posting_cap(); |
| 1074 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1075 | return 0; |
| 1076 | |
| 1077 | error: |
| 1078 | /* |
| 1079 | * handle error condition gracefully here! |
| 1080 | */ |
| 1081 | return -1; |
| 1082 | } |
| 1083 | |
Jiang Liu | 3c6e567 | 2015-04-14 10:29:47 +0800 | [diff] [blame] | 1084 | static void prepare_irte(struct irte *irte, int vector, unsigned int dest) |
Joerg Roedel | 0c3f173 | 2012-03-30 11:47:02 -0700 | [diff] [blame] | 1085 | { |
| 1086 | memset(irte, 0, sizeof(*irte)); |
| 1087 | |
| 1088 | irte->present = 1; |
| 1089 | irte->dst_mode = apic->irq_dest_mode; |
| 1090 | /* |
| 1091 | * Trigger mode in the IRTE will always be edge, and for IO-APIC, the |
| 1092 | * actual level or edge trigger will be setup in the IO-APIC |
| 1093 | * RTE. This will help simplify level triggered irq migration. |
| 1094 | * For more details, see the comments (in io_apic.c) explainig IO-APIC |
| 1095 | * irq migration in the presence of interrupt-remapping. |
| 1096 | */ |
| 1097 | irte->trigger_mode = 0; |
| 1098 | irte->dlvry_mode = apic->irq_delivery_mode; |
| 1099 | irte->vector = vector; |
| 1100 | irte->dest_id = IRTE_DEST(dest); |
| 1101 | irte->redir_hint = 1; |
| 1102 | } |
| 1103 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1104 | static struct irq_domain *intel_get_ir_irq_domain(struct irq_alloc_info *info) |
| 1105 | { |
| 1106 | struct intel_iommu *iommu = NULL; |
| 1107 | |
| 1108 | if (!info) |
| 1109 | return NULL; |
| 1110 | |
| 1111 | switch (info->type) { |
| 1112 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 1113 | iommu = map_ioapic_to_ir(info->ioapic_id); |
| 1114 | break; |
| 1115 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 1116 | iommu = map_hpet_to_ir(info->hpet_id); |
| 1117 | break; |
| 1118 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1119 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1120 | iommu = map_dev_to_ir(info->msi_dev); |
| 1121 | break; |
| 1122 | default: |
| 1123 | BUG_ON(1); |
| 1124 | break; |
| 1125 | } |
| 1126 | |
| 1127 | return iommu ? iommu->ir_domain : NULL; |
| 1128 | } |
| 1129 | |
| 1130 | static struct irq_domain *intel_get_irq_domain(struct irq_alloc_info *info) |
| 1131 | { |
| 1132 | struct intel_iommu *iommu; |
| 1133 | |
| 1134 | if (!info) |
| 1135 | return NULL; |
| 1136 | |
| 1137 | switch (info->type) { |
| 1138 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1139 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1140 | iommu = map_dev_to_ir(info->msi_dev); |
| 1141 | if (iommu) |
| 1142 | return iommu->ir_msi_domain; |
| 1143 | break; |
| 1144 | default: |
| 1145 | break; |
| 1146 | } |
| 1147 | |
| 1148 | return NULL; |
| 1149 | } |
| 1150 | |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 1151 | struct irq_remap_ops intel_irq_remap_ops = { |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 1152 | .prepare = intel_prepare_irq_remapping, |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 1153 | .enable = intel_enable_irq_remapping, |
| 1154 | .disable = disable_irq_remapping, |
| 1155 | .reenable = reenable_irq_remapping, |
Joerg Roedel | 4f3d8b6 | 2012-03-30 11:47:01 -0700 | [diff] [blame] | 1156 | .enable_faulting = enable_drhd_fault_handling, |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1157 | .get_ir_irq_domain = intel_get_ir_irq_domain, |
| 1158 | .get_irq_domain = intel_get_irq_domain, |
| 1159 | }; |
| 1160 | |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1161 | static void intel_ir_reconfigure_irte(struct irq_data *irqd, bool force) |
| 1162 | { |
| 1163 | struct intel_ir_data *ir_data = irqd->chip_data; |
| 1164 | struct irte *irte = &ir_data->irte_entry; |
| 1165 | struct irq_cfg *cfg = irqd_cfg(irqd); |
| 1166 | |
| 1167 | /* |
| 1168 | * Atomically updates the IRTE with the new destination, vector |
| 1169 | * and flushes the interrupt entry cache. |
| 1170 | */ |
| 1171 | irte->vector = cfg->vector; |
| 1172 | irte->dest_id = IRTE_DEST(cfg->dest_apicid); |
| 1173 | |
| 1174 | /* Update the hardware only if the interrupt is in remapped mode. */ |
Jagannathan Raman | aa7528f | 2018-03-06 17:39:41 -0500 | [diff] [blame] | 1175 | if (force || ir_data->irq_2_iommu.mode == IRQ_REMAPPING) |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1176 | modify_irte(&ir_data->irq_2_iommu, irte); |
| 1177 | } |
| 1178 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1179 | /* |
| 1180 | * Migrate the IO-APIC irq in the presence of intr-remapping. |
| 1181 | * |
| 1182 | * For both level and edge triggered, irq migration is a simple atomic |
| 1183 | * update(of vector and cpu destination) of IRTE and flush the hardware cache. |
| 1184 | * |
| 1185 | * For level triggered, we eliminate the io-apic RTE modification (with the |
| 1186 | * updated vector information), by using a virtual vector (io-apic pin number). |
| 1187 | * Real vector that is used for interrupting cpu will be coming from |
| 1188 | * the interrupt-remapping table entry. |
| 1189 | * |
| 1190 | * As the migration is a simple atomic update of IRTE, the same mechanism |
| 1191 | * is used to migrate MSI irq's in the presence of interrupt-remapping. |
| 1192 | */ |
| 1193 | static int |
| 1194 | intel_ir_set_affinity(struct irq_data *data, const struct cpumask *mask, |
| 1195 | bool force) |
| 1196 | { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1197 | struct irq_data *parent = data->parent_data; |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1198 | struct irq_cfg *cfg = irqd_cfg(data); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1199 | int ret; |
| 1200 | |
| 1201 | ret = parent->chip->irq_set_affinity(parent, mask, force); |
| 1202 | if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE) |
| 1203 | return ret; |
| 1204 | |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1205 | intel_ir_reconfigure_irte(data, false); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1206 | /* |
| 1207 | * After this point, all the interrupts will start arriving |
| 1208 | * at the new destination. So, time to cleanup the previous |
| 1209 | * vector allocation. |
| 1210 | */ |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 1211 | send_cleanup_vector(cfg); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1212 | |
| 1213 | return IRQ_SET_MASK_OK_DONE; |
| 1214 | } |
| 1215 | |
| 1216 | static void intel_ir_compose_msi_msg(struct irq_data *irq_data, |
| 1217 | struct msi_msg *msg) |
| 1218 | { |
| 1219 | struct intel_ir_data *ir_data = irq_data->chip_data; |
| 1220 | |
| 1221 | *msg = ir_data->msi_entry; |
| 1222 | } |
| 1223 | |
Feng Wu | 8541186 | 2015-06-09 13:20:31 +0800 | [diff] [blame] | 1224 | static int intel_ir_set_vcpu_affinity(struct irq_data *data, void *info) |
| 1225 | { |
| 1226 | struct intel_ir_data *ir_data = data->chip_data; |
| 1227 | struct vcpu_data *vcpu_pi_info = info; |
| 1228 | |
| 1229 | /* stop posting interrupts, back to remapping mode */ |
| 1230 | if (!vcpu_pi_info) { |
| 1231 | modify_irte(&ir_data->irq_2_iommu, &ir_data->irte_entry); |
| 1232 | } else { |
| 1233 | struct irte irte_pi; |
| 1234 | |
| 1235 | /* |
| 1236 | * We are not caching the posted interrupt entry. We |
| 1237 | * copy the data from the remapped entry and modify |
| 1238 | * the fields which are relevant for posted mode. The |
| 1239 | * cached remapped entry is used for switching back to |
| 1240 | * remapped mode. |
| 1241 | */ |
| 1242 | memset(&irte_pi, 0, sizeof(irte_pi)); |
| 1243 | dmar_copy_shared_irte(&irte_pi, &ir_data->irte_entry); |
| 1244 | |
| 1245 | /* Update the posted mode fields */ |
| 1246 | irte_pi.p_pst = 1; |
| 1247 | irte_pi.p_urgent = 0; |
| 1248 | irte_pi.p_vector = vcpu_pi_info->vector; |
| 1249 | irte_pi.pda_l = (vcpu_pi_info->pi_desc_addr >> |
| 1250 | (32 - PDA_LOW_BIT)) & ~(-1UL << PDA_LOW_BIT); |
| 1251 | irte_pi.pda_h = (vcpu_pi_info->pi_desc_addr >> 32) & |
| 1252 | ~(-1UL << PDA_HIGH_BIT); |
| 1253 | |
| 1254 | modify_irte(&ir_data->irq_2_iommu, &irte_pi); |
| 1255 | } |
| 1256 | |
| 1257 | return 0; |
| 1258 | } |
| 1259 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1260 | static struct irq_chip intel_ir_chip = { |
Thomas Gleixner | 1bb3a5a | 2017-06-20 01:37:03 +0200 | [diff] [blame] | 1261 | .name = "INTEL-IR", |
Thomas Gleixner | 8a2b7d1 | 2018-06-04 17:33:56 +0200 | [diff] [blame] | 1262 | .irq_ack = apic_ack_irq, |
Thomas Gleixner | 1bb3a5a | 2017-06-20 01:37:03 +0200 | [diff] [blame] | 1263 | .irq_set_affinity = intel_ir_set_affinity, |
| 1264 | .irq_compose_msi_msg = intel_ir_compose_msi_msg, |
| 1265 | .irq_set_vcpu_affinity = intel_ir_set_vcpu_affinity, |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1266 | }; |
| 1267 | |
| 1268 | static void intel_irq_remapping_prepare_irte(struct intel_ir_data *data, |
| 1269 | struct irq_cfg *irq_cfg, |
| 1270 | struct irq_alloc_info *info, |
| 1271 | int index, int sub_handle) |
| 1272 | { |
| 1273 | struct IR_IO_APIC_route_entry *entry; |
| 1274 | struct irte *irte = &data->irte_entry; |
| 1275 | struct msi_msg *msg = &data->msi_entry; |
| 1276 | |
| 1277 | prepare_irte(irte, irq_cfg->vector, irq_cfg->dest_apicid); |
| 1278 | switch (info->type) { |
| 1279 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 1280 | /* Set source-id of interrupt request */ |
| 1281 | set_ioapic_sid(irte, info->ioapic_id); |
| 1282 | apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: Set IRTE entry (P:%d FPD:%d Dst_Mode:%d Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X Avail:%X Vector:%02X Dest:%08X SID:%04X SQ:%X SVT:%X)\n", |
| 1283 | info->ioapic_id, irte->present, irte->fpd, |
| 1284 | irte->dst_mode, irte->redir_hint, |
| 1285 | irte->trigger_mode, irte->dlvry_mode, |
| 1286 | irte->avail, irte->vector, irte->dest_id, |
| 1287 | irte->sid, irte->sq, irte->svt); |
| 1288 | |
| 1289 | entry = (struct IR_IO_APIC_route_entry *)info->ioapic_entry; |
| 1290 | info->ioapic_entry = NULL; |
| 1291 | memset(entry, 0, sizeof(*entry)); |
| 1292 | entry->index2 = (index >> 15) & 0x1; |
| 1293 | entry->zero = 0; |
| 1294 | entry->format = 1; |
| 1295 | entry->index = (index & 0x7fff); |
| 1296 | /* |
| 1297 | * IO-APIC RTE will be configured with virtual vector. |
| 1298 | * irq handler will do the explicit EOI to the io-apic. |
| 1299 | */ |
| 1300 | entry->vector = info->ioapic_pin; |
| 1301 | entry->mask = 0; /* enable IRQ */ |
| 1302 | entry->trigger = info->ioapic_trigger; |
| 1303 | entry->polarity = info->ioapic_polarity; |
| 1304 | if (info->ioapic_trigger) |
| 1305 | entry->mask = 1; /* Mask level triggered irqs. */ |
| 1306 | break; |
| 1307 | |
| 1308 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 1309 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1310 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1311 | if (info->type == X86_IRQ_ALLOC_TYPE_HPET) |
| 1312 | set_hpet_sid(irte, info->hpet_id); |
| 1313 | else |
| 1314 | set_msi_sid(irte, info->msi_dev); |
| 1315 | |
| 1316 | msg->address_hi = MSI_ADDR_BASE_HI; |
| 1317 | msg->data = sub_handle; |
| 1318 | msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT | |
| 1319 | MSI_ADDR_IR_SHV | |
| 1320 | MSI_ADDR_IR_INDEX1(index) | |
| 1321 | MSI_ADDR_IR_INDEX2(index); |
| 1322 | break; |
| 1323 | |
| 1324 | default: |
| 1325 | BUG_ON(1); |
| 1326 | break; |
| 1327 | } |
| 1328 | } |
| 1329 | |
| 1330 | static void intel_free_irq_resources(struct irq_domain *domain, |
| 1331 | unsigned int virq, unsigned int nr_irqs) |
| 1332 | { |
| 1333 | struct irq_data *irq_data; |
| 1334 | struct intel_ir_data *data; |
| 1335 | struct irq_2_iommu *irq_iommu; |
| 1336 | unsigned long flags; |
| 1337 | int i; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1338 | for (i = 0; i < nr_irqs; i++) { |
| 1339 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 1340 | if (irq_data && irq_data->chip_data) { |
| 1341 | data = irq_data->chip_data; |
| 1342 | irq_iommu = &data->irq_2_iommu; |
| 1343 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
| 1344 | clear_entries(irq_iommu); |
| 1345 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
| 1346 | irq_domain_reset_irq_data(irq_data); |
| 1347 | kfree(data); |
| 1348 | } |
| 1349 | } |
| 1350 | } |
| 1351 | |
| 1352 | static int intel_irq_remapping_alloc(struct irq_domain *domain, |
| 1353 | unsigned int virq, unsigned int nr_irqs, |
| 1354 | void *arg) |
| 1355 | { |
| 1356 | struct intel_iommu *iommu = domain->host_data; |
| 1357 | struct irq_alloc_info *info = arg; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1358 | struct intel_ir_data *data, *ird; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1359 | struct irq_data *irq_data; |
| 1360 | struct irq_cfg *irq_cfg; |
| 1361 | int i, ret, index; |
| 1362 | |
| 1363 | if (!info || !iommu) |
| 1364 | return -EINVAL; |
| 1365 | if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI && |
| 1366 | info->type != X86_IRQ_ALLOC_TYPE_MSIX) |
| 1367 | return -EINVAL; |
| 1368 | |
| 1369 | /* |
| 1370 | * With IRQ remapping enabled, don't need contiguous CPU vectors |
| 1371 | * to support multiple MSI interrupts. |
| 1372 | */ |
| 1373 | if (info->type == X86_IRQ_ALLOC_TYPE_MSI) |
| 1374 | info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS; |
| 1375 | |
| 1376 | ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg); |
| 1377 | if (ret < 0) |
| 1378 | return ret; |
| 1379 | |
| 1380 | ret = -ENOMEM; |
| 1381 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 1382 | if (!data) |
| 1383 | goto out_free_parent; |
| 1384 | |
| 1385 | down_read(&dmar_global_lock); |
Jacob Pan | 0bcfa62 | 2019-06-24 13:17:42 -0700 | [diff] [blame] | 1386 | index = alloc_irte(iommu, &data->irq_2_iommu, nr_irqs); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1387 | up_read(&dmar_global_lock); |
| 1388 | if (index < 0) { |
| 1389 | pr_warn("Failed to allocate IRTE\n"); |
| 1390 | kfree(data); |
| 1391 | goto out_free_parent; |
| 1392 | } |
| 1393 | |
| 1394 | for (i = 0; i < nr_irqs; i++) { |
| 1395 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 1396 | irq_cfg = irqd_cfg(irq_data); |
| 1397 | if (!irq_data || !irq_cfg) { |
| 1398 | ret = -EINVAL; |
| 1399 | goto out_free_data; |
| 1400 | } |
| 1401 | |
| 1402 | if (i > 0) { |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1403 | ird = kzalloc(sizeof(*ird), GFP_KERNEL); |
| 1404 | if (!ird) |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1405 | goto out_free_data; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1406 | /* Initialize the common data */ |
| 1407 | ird->irq_2_iommu = data->irq_2_iommu; |
| 1408 | ird->irq_2_iommu.sub_handle = i; |
| 1409 | } else { |
| 1410 | ird = data; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1411 | } |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1412 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1413 | irq_data->hwirq = (index << 16) + i; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1414 | irq_data->chip_data = ird; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1415 | irq_data->chip = &intel_ir_chip; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1416 | intel_irq_remapping_prepare_irte(ird, irq_cfg, info, index, i); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1417 | irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT); |
| 1418 | } |
| 1419 | return 0; |
| 1420 | |
| 1421 | out_free_data: |
| 1422 | intel_free_irq_resources(domain, virq, i); |
| 1423 | out_free_parent: |
| 1424 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 1425 | return ret; |
| 1426 | } |
| 1427 | |
| 1428 | static void intel_irq_remapping_free(struct irq_domain *domain, |
| 1429 | unsigned int virq, unsigned int nr_irqs) |
| 1430 | { |
| 1431 | intel_free_irq_resources(domain, virq, nr_irqs); |
| 1432 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 1433 | } |
| 1434 | |
Thomas Gleixner | 7249164 | 2017-09-13 23:29:10 +0200 | [diff] [blame] | 1435 | static int intel_irq_remapping_activate(struct irq_domain *domain, |
Thomas Gleixner | 702cb0a | 2017-12-29 16:59:06 +0100 | [diff] [blame] | 1436 | struct irq_data *irq_data, bool reserve) |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1437 | { |
Thomas Gleixner | d491bdf | 2017-09-13 23:29:47 +0200 | [diff] [blame] | 1438 | intel_ir_reconfigure_irte(irq_data, true); |
Thomas Gleixner | 7249164 | 2017-09-13 23:29:10 +0200 | [diff] [blame] | 1439 | return 0; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1440 | } |
| 1441 | |
| 1442 | static void intel_irq_remapping_deactivate(struct irq_domain *domain, |
| 1443 | struct irq_data *irq_data) |
| 1444 | { |
| 1445 | struct intel_ir_data *data = irq_data->chip_data; |
| 1446 | struct irte entry; |
| 1447 | |
| 1448 | memset(&entry, 0, sizeof(entry)); |
| 1449 | modify_irte(&data->irq_2_iommu, &entry); |
| 1450 | } |
| 1451 | |
Tobias Klauser | 71bb620 | 2017-05-24 16:31:23 +0200 | [diff] [blame] | 1452 | static const struct irq_domain_ops intel_ir_domain_ops = { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1453 | .alloc = intel_irq_remapping_alloc, |
| 1454 | .free = intel_irq_remapping_free, |
| 1455 | .activate = intel_irq_remapping_activate, |
| 1456 | .deactivate = intel_irq_remapping_deactivate, |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 1457 | }; |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1458 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1459 | /* |
| 1460 | * Support of Interrupt Remapping Unit Hotplug |
| 1461 | */ |
| 1462 | static int dmar_ir_add(struct dmar_drhd_unit *dmaru, struct intel_iommu *iommu) |
| 1463 | { |
| 1464 | int ret; |
| 1465 | int eim = x2apic_enabled(); |
| 1466 | |
| 1467 | if (eim && !ecap_eim_support(iommu->ecap)) { |
| 1468 | pr_info("DRHD %Lx: EIM not supported by DRHD, ecap %Lx\n", |
| 1469 | iommu->reg_phys, iommu->ecap); |
| 1470 | return -ENODEV; |
| 1471 | } |
| 1472 | |
| 1473 | if (ir_parse_ioapic_hpet_scope(dmaru->hdr, iommu)) { |
| 1474 | pr_warn("DRHD %Lx: failed to parse managed IOAPIC/HPET\n", |
| 1475 | iommu->reg_phys); |
| 1476 | return -ENODEV; |
| 1477 | } |
| 1478 | |
| 1479 | /* TODO: check all IOAPICs are covered by IOMMU */ |
| 1480 | |
| 1481 | /* Setup Interrupt-remapping now. */ |
| 1482 | ret = intel_setup_irq_remapping(iommu); |
| 1483 | if (ret) { |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 1484 | pr_err("Failed to setup irq remapping for %s\n", |
| 1485 | iommu->name); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1486 | intel_teardown_irq_remapping(iommu); |
| 1487 | ir_remove_ioapic_hpet_scope(iommu); |
Joerg Roedel | 9e4e49d | 2015-06-12 14:23:56 +0200 | [diff] [blame] | 1488 | } else { |
Joerg Roedel | d4d1c0f | 2015-06-12 14:35:54 +0200 | [diff] [blame] | 1489 | iommu_enable_irq_remapping(iommu); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1490 | } |
| 1491 | |
| 1492 | return ret; |
| 1493 | } |
| 1494 | |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1495 | int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert) |
| 1496 | { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1497 | int ret = 0; |
| 1498 | struct intel_iommu *iommu = dmaru->iommu; |
| 1499 | |
| 1500 | if (!irq_remapping_enabled) |
| 1501 | return 0; |
| 1502 | if (iommu == NULL) |
| 1503 | return -EINVAL; |
| 1504 | if (!ecap_ir_support(iommu->ecap)) |
| 1505 | return 0; |
Feng Wu | c1d9933 | 2015-06-09 13:20:37 +0800 | [diff] [blame] | 1506 | if (irq_remapping_cap(IRQ_POSTING_CAP) && |
| 1507 | !cap_pi_support(iommu->cap)) |
| 1508 | return -EBUSY; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1509 | |
| 1510 | if (insert) { |
| 1511 | if (!iommu->ir_table) |
| 1512 | ret = dmar_ir_add(dmaru, iommu); |
| 1513 | } else { |
| 1514 | if (iommu->ir_table) { |
| 1515 | if (!bitmap_empty(iommu->ir_table->bitmap, |
| 1516 | INTR_REMAP_TABLE_ENTRIES)) { |
| 1517 | ret = -EBUSY; |
| 1518 | } else { |
| 1519 | iommu_disable_irq_remapping(iommu); |
| 1520 | intel_teardown_irq_remapping(iommu); |
| 1521 | ir_remove_ioapic_hpet_scope(iommu); |
| 1522 | } |
| 1523 | } |
| 1524 | } |
| 1525 | |
| 1526 | return ret; |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1527 | } |