blob: 1f0871553fd20d0f41c710b6fd0be21f202ab442 [file] [log] [blame]
Magnus Damm119f5e42013-03-13 20:32:13 +09001/*
2 * Renesas R-Car GPIO Support
3 *
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +09004 * Copyright (C) 2014 Renesas Electronics Corporation
Magnus Damm119f5e42013-03-13 20:32:13 +09005 * Copyright (C) 2013 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +010017#include <linux/clk.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090018#include <linux/err.h>
19#include <linux/gpio.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/irq.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090025#include <linux/module.h>
Sachin Kamatbd0bf462013-10-16 15:35:02 +053026#include <linux/of.h>
Laurent Pinchartdc3465a2013-03-10 03:27:00 +010027#include <linux/pinctrl/consumer.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090028#include <linux/platform_device.h>
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +020029#include <linux/pm_runtime.h>
Magnus Damm119f5e42013-03-13 20:32:13 +090030#include <linux/spinlock.h>
31#include <linux/slab.h>
32
33struct gpio_rcar_priv {
34 void __iomem *base;
35 spinlock_t lock;
Magnus Damm119f5e42013-03-13 20:32:13 +090036 struct platform_device *pdev;
37 struct gpio_chip gpio_chip;
38 struct irq_chip irq_chip;
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +010039 struct clk *clk;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +010040 unsigned int irq_parent;
41 bool has_both_edge_trigger;
Geert Uytterhoevene1fef9e2015-12-04 16:33:53 +010042 bool needs_clk;
Magnus Damm119f5e42013-03-13 20:32:13 +090043};
44
Geert Uytterhoeven3dc1e682015-03-18 19:41:08 +010045#define IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
46#define INOUTSEL 0x04 /* General Input/Output Switching Register */
47#define OUTDT 0x08 /* General Output Register */
48#define INDT 0x0c /* General Input Register */
49#define INTDT 0x10 /* Interrupt Display Register */
50#define INTCLR 0x14 /* Interrupt Clear Register */
51#define INTMSK 0x18 /* Interrupt Mask Register */
52#define MSKCLR 0x1c /* Interrupt Mask Clear Register */
53#define POSNEG 0x20 /* Positive/Negative Logic Select Register */
54#define EDGLEVEL 0x24 /* Edge/level Select Register */
55#define FILONOFF 0x28 /* Chattering Prevention On/Off Register */
56#define BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
Magnus Damm119f5e42013-03-13 20:32:13 +090057
Laurent Pinchart159f8a02013-05-21 13:40:06 +020058#define RCAR_MAX_GPIO_PER_BANK 32
59
Magnus Damm119f5e42013-03-13 20:32:13 +090060static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)
61{
62 return ioread32(p->base + offs);
63}
64
65static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs,
66 u32 value)
67{
68 iowrite32(value, p->base + offs);
69}
70
71static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs,
72 int bit, bool value)
73{
74 u32 tmp = gpio_rcar_read(p, offs);
75
76 if (value)
77 tmp |= BIT(bit);
78 else
79 tmp &= ~BIT(bit);
80
81 gpio_rcar_write(p, offs, tmp);
82}
83
84static void gpio_rcar_irq_disable(struct irq_data *d)
85{
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +010086 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +010087 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Magnus Damm119f5e42013-03-13 20:32:13 +090088
89 gpio_rcar_write(p, INTMSK, ~BIT(irqd_to_hwirq(d)));
90}
91
92static void gpio_rcar_irq_enable(struct irq_data *d)
93{
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +010094 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +010095 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Magnus Damm119f5e42013-03-13 20:32:13 +090096
97 gpio_rcar_write(p, MSKCLR, BIT(irqd_to_hwirq(d)));
98}
99
100static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p,
101 unsigned int hwirq,
102 bool active_high_rising_edge,
Simon Horman7e1092b2013-05-24 18:47:24 +0900103 bool level_trigger,
104 bool both)
Magnus Damm119f5e42013-03-13 20:32:13 +0900105{
106 unsigned long flags;
107
108 /* follow steps in the GPIO documentation for
109 * "Setting Edge-Sensitive Interrupt Input Mode" and
110 * "Setting Level-Sensitive Interrupt Input Mode"
111 */
112
113 spin_lock_irqsave(&p->lock, flags);
114
115 /* Configure postive or negative logic in POSNEG */
116 gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge);
117
118 /* Configure edge or level trigger in EDGLEVEL */
119 gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger);
120
Simon Horman7e1092b2013-05-24 18:47:24 +0900121 /* Select one edge or both edges in BOTHEDGE */
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100122 if (p->has_both_edge_trigger)
Simon Horman7e1092b2013-05-24 18:47:24 +0900123 gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both);
124
Magnus Damm119f5e42013-03-13 20:32:13 +0900125 /* Select "Interrupt Input Mode" in IOINTSEL */
126 gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true);
127
128 /* Write INTCLR in case of edge trigger */
129 if (!level_trigger)
130 gpio_rcar_write(p, INTCLR, BIT(hwirq));
131
132 spin_unlock_irqrestore(&p->lock, flags);
133}
134
135static int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type)
136{
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100137 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +0100138 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Magnus Damm119f5e42013-03-13 20:32:13 +0900139 unsigned int hwirq = irqd_to_hwirq(d);
140
141 dev_dbg(&p->pdev->dev, "sense irq = %d, type = %d\n", hwirq, type);
142
143 switch (type & IRQ_TYPE_SENSE_MASK) {
144 case IRQ_TYPE_LEVEL_HIGH:
Simon Horman7e1092b2013-05-24 18:47:24 +0900145 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true,
146 false);
Magnus Damm119f5e42013-03-13 20:32:13 +0900147 break;
148 case IRQ_TYPE_LEVEL_LOW:
Simon Horman7e1092b2013-05-24 18:47:24 +0900149 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true,
150 false);
Magnus Damm119f5e42013-03-13 20:32:13 +0900151 break;
152 case IRQ_TYPE_EDGE_RISING:
Simon Horman7e1092b2013-05-24 18:47:24 +0900153 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
154 false);
Magnus Damm119f5e42013-03-13 20:32:13 +0900155 break;
156 case IRQ_TYPE_EDGE_FALLING:
Simon Horman7e1092b2013-05-24 18:47:24 +0900157 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false,
158 false);
159 break;
160 case IRQ_TYPE_EDGE_BOTH:
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100161 if (!p->has_both_edge_trigger)
Simon Horman7e1092b2013-05-24 18:47:24 +0900162 return -EINVAL;
163 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
164 true);
Magnus Damm119f5e42013-03-13 20:32:13 +0900165 break;
166 default:
167 return -EINVAL;
168 }
169 return 0;
170}
171
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100172static int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on)
173{
174 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijc7b6f452015-12-07 14:12:45 +0100175 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
Geert Uytterhoeven501ef0f2015-05-21 13:21:37 +0200176 int error;
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100177
Geert Uytterhoeven501ef0f2015-05-21 13:21:37 +0200178 if (p->irq_parent) {
179 error = irq_set_irq_wake(p->irq_parent, on);
180 if (error) {
181 dev_dbg(&p->pdev->dev,
182 "irq %u doesn't support irq_set_wake\n",
183 p->irq_parent);
184 p->irq_parent = 0;
185 }
186 }
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100187
188 if (!p->clk)
189 return 0;
190
191 if (on)
192 clk_enable(p->clk);
193 else
194 clk_disable(p->clk);
195
196 return 0;
197}
198
Magnus Damm119f5e42013-03-13 20:32:13 +0900199static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
200{
201 struct gpio_rcar_priv *p = dev_id;
202 u32 pending;
203 unsigned int offset, irqs_handled = 0;
204
Valentine Barshak8808b642013-11-29 22:04:09 +0400205 while ((pending = gpio_rcar_read(p, INTDT) &
206 gpio_rcar_read(p, INTMSK))) {
Magnus Damm119f5e42013-03-13 20:32:13 +0900207 offset = __ffs(pending);
208 gpio_rcar_write(p, INTCLR, BIT(offset));
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100209 generic_handle_irq(irq_find_mapping(p->gpio_chip.irqdomain,
210 offset));
Magnus Damm119f5e42013-03-13 20:32:13 +0900211 irqs_handled++;
212 }
213
214 return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
215}
216
Magnus Damm119f5e42013-03-13 20:32:13 +0900217static void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip,
218 unsigned int gpio,
219 bool output)
220{
Linus Walleijc7b6f452015-12-07 14:12:45 +0100221 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900222 unsigned long flags;
223
224 /* follow steps in the GPIO documentation for
225 * "Setting General Output Mode" and
226 * "Setting General Input Mode"
227 */
228
229 spin_lock_irqsave(&p->lock, flags);
230
231 /* Configure postive logic in POSNEG */
232 gpio_rcar_modify_bit(p, POSNEG, gpio, false);
233
234 /* Select "General Input/Output Mode" in IOINTSEL */
235 gpio_rcar_modify_bit(p, IOINTSEL, gpio, false);
236
237 /* Select Input Mode or Output Mode in INOUTSEL */
238 gpio_rcar_modify_bit(p, INOUTSEL, gpio, output);
239
240 spin_unlock_irqrestore(&p->lock, flags);
241}
242
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100243static int gpio_rcar_request(struct gpio_chip *chip, unsigned offset)
244{
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100245 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
246 int error;
247
248 error = pm_runtime_get_sync(&p->pdev->dev);
249 if (error < 0)
250 return error;
251
252 error = pinctrl_request_gpio(chip->base + offset);
253 if (error)
254 pm_runtime_put(&p->pdev->dev);
255
256 return error;
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100257}
258
259static void gpio_rcar_free(struct gpio_chip *chip, unsigned offset)
260{
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100261 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
262
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100263 pinctrl_free_gpio(chip->base + offset);
264
Linus Walleijce0e2c62016-04-12 10:05:22 +0200265 /*
266 * Set the GPIO as an input to ensure that the next GPIO request won't
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100267 * drive the GPIO pin as an output.
268 */
269 gpio_rcar_config_general_input_output_mode(chip, offset, false);
Geert Uytterhoeven2d654722016-12-08 18:32:28 +0100270
271 pm_runtime_put(&p->pdev->dev);
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100272}
273
Magnus Damm119f5e42013-03-13 20:32:13 +0900274static int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset)
275{
276 gpio_rcar_config_general_input_output_mode(chip, offset, false);
277 return 0;
278}
279
280static int gpio_rcar_get(struct gpio_chip *chip, unsigned offset)
281{
Magnus Dammae9550f2013-06-17 08:41:52 +0900282 u32 bit = BIT(offset);
283
284 /* testing on r8a7790 shows that INDT does not show correct pin state
285 * when configured as output, so use OUTDT in case of output pins */
Linus Walleijc7b6f452015-12-07 14:12:45 +0100286 if (gpio_rcar_read(gpiochip_get_data(chip), INOUTSEL) & bit)
287 return !!(gpio_rcar_read(gpiochip_get_data(chip), OUTDT) & bit);
Magnus Dammae9550f2013-06-17 08:41:52 +0900288 else
Linus Walleijc7b6f452015-12-07 14:12:45 +0100289 return !!(gpio_rcar_read(gpiochip_get_data(chip), INDT) & bit);
Magnus Damm119f5e42013-03-13 20:32:13 +0900290}
291
292static void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value)
293{
Linus Walleijc7b6f452015-12-07 14:12:45 +0100294 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900295 unsigned long flags;
296
297 spin_lock_irqsave(&p->lock, flags);
298 gpio_rcar_modify_bit(p, OUTDT, offset, value);
299 spin_unlock_irqrestore(&p->lock, flags);
300}
301
Geert Uytterhoevendbb763b82016-03-14 16:21:44 +0100302static void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask,
303 unsigned long *bits)
304{
305 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
306 unsigned long flags;
307 u32 val, bankmask;
308
309 bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
310 if (!bankmask)
311 return;
312
313 spin_lock_irqsave(&p->lock, flags);
314 val = gpio_rcar_read(p, OUTDT);
315 val &= ~bankmask;
316 val |= (bankmask & bits[0]);
317 gpio_rcar_write(p, OUTDT, val);
318 spin_unlock_irqrestore(&p->lock, flags);
319}
320
Magnus Damm119f5e42013-03-13 20:32:13 +0900321static int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset,
322 int value)
323{
324 /* write GPIO value to output before selecting output mode of pin */
325 gpio_rcar_set(chip, offset, value);
326 gpio_rcar_config_general_input_output_mode(chip, offset, true);
327 return 0;
328}
329
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100330struct gpio_rcar_info {
331 bool has_both_edge_trigger;
Geert Uytterhoevene1fef9e2015-12-04 16:33:53 +0100332 bool needs_clk;
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100333};
334
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900335static const struct gpio_rcar_info gpio_rcar_info_gen1 = {
336 .has_both_edge_trigger = false,
Geert Uytterhoevene1fef9e2015-12-04 16:33:53 +0100337 .needs_clk = false,
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900338};
339
340static const struct gpio_rcar_info gpio_rcar_info_gen2 = {
341 .has_both_edge_trigger = true,
Geert Uytterhoevene1fef9e2015-12-04 16:33:53 +0100342 .needs_clk = true,
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900343};
344
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100345static const struct of_device_id gpio_rcar_of_table[] = {
346 {
Biju Das85bb4642017-06-21 15:27:09 +0100347 .compatible = "renesas,gpio-r8a7743",
348 /* RZ/G1 GPIO is identical to R-Car Gen2. */
349 .data = &gpio_rcar_info_gen2,
350 }, {
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100351 .compatible = "renesas,gpio-r8a7790",
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900352 .data = &gpio_rcar_info_gen2,
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100353 }, {
354 .compatible = "renesas,gpio-r8a7791",
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900355 .data = &gpio_rcar_info_gen2,
356 }, {
Sergei Shtylyove79c5832016-07-07 17:11:45 +0300357 .compatible = "renesas,gpio-r8a7792",
358 .data = &gpio_rcar_info_gen2,
359 }, {
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900360 .compatible = "renesas,gpio-r8a7793",
361 .data = &gpio_rcar_info_gen2,
362 }, {
363 .compatible = "renesas,gpio-r8a7794",
364 .data = &gpio_rcar_info_gen2,
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100365 }, {
Ulrich Hecht8cd14702015-07-21 11:08:50 +0200366 .compatible = "renesas,gpio-r8a7795",
367 /* Gen3 GPIO is identical to Gen2. */
368 .data = &gpio_rcar_info_gen2,
369 }, {
Simon Horman5d2f1d62016-09-06 12:35:39 +0200370 .compatible = "renesas,gpio-r8a7796",
371 /* Gen3 GPIO is identical to Gen2. */
372 .data = &gpio_rcar_info_gen2,
373 }, {
Simon Hormandbd1dad2017-07-11 14:38:30 +0200374 .compatible = "renesas,rcar-gen1-gpio",
375 .data = &gpio_rcar_info_gen1,
376 }, {
377 .compatible = "renesas,rcar-gen2-gpio",
378 .data = &gpio_rcar_info_gen2,
379 }, {
380 .compatible = "renesas,rcar-gen3-gpio",
381 /* Gen3 GPIO is identical to Gen2. */
382 .data = &gpio_rcar_info_gen2,
383 }, {
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100384 .compatible = "renesas,gpio-rcar",
Hisashi Nakamura1fd2b492014-11-07 20:54:08 +0900385 .data = &gpio_rcar_info_gen1,
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100386 }, {
387 /* Terminator */
388 },
389};
390
391MODULE_DEVICE_TABLE(of, gpio_rcar_of_table);
392
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100393static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins)
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200394{
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200395 struct device_node *np = p->pdev->dev.of_node;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100396 const struct of_device_id *match;
397 const struct gpio_rcar_info *info;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200398 struct of_phandle_args args;
399 int ret;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200400
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100401 match = of_match_node(gpio_rcar_of_table, np);
402 if (!match)
403 return -EINVAL;
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100404
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100405 info = match->data;
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100406
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100407 ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args);
408 *npins = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
409 p->has_both_edge_trigger = info->has_both_edge_trigger;
Geert Uytterhoevene1fef9e2015-12-04 16:33:53 +0100410 p->needs_clk = info->needs_clk;
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100411
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100412 if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) {
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200413 dev_warn(&p->pdev->dev,
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100414 "Invalid number of gpio lines %u, using %u\n", *npins,
415 RCAR_MAX_GPIO_PER_BANK);
416 *npins = RCAR_MAX_GPIO_PER_BANK;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200417 }
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100418
419 return 0;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200420}
421
Magnus Damm119f5e42013-03-13 20:32:13 +0900422static int gpio_rcar_probe(struct platform_device *pdev)
423{
Magnus Damm119f5e42013-03-13 20:32:13 +0900424 struct gpio_rcar_priv *p;
425 struct resource *io, *irq;
426 struct gpio_chip *gpio_chip;
427 struct irq_chip *irq_chip;
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100428 struct device *dev = &pdev->dev;
429 const char *name = dev_name(dev);
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100430 unsigned int npins;
Magnus Damm119f5e42013-03-13 20:32:13 +0900431 int ret;
432
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100433 p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
Geert Uytterhoeven7d82bf32015-01-12 11:07:58 +0100434 if (!p)
435 return -ENOMEM;
Magnus Damm119f5e42013-03-13 20:32:13 +0900436
Magnus Damm119f5e42013-03-13 20:32:13 +0900437 p->pdev = pdev;
Magnus Damm119f5e42013-03-13 20:32:13 +0900438 spin_lock_init(&p->lock);
439
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100440 /* Get device configuration from DT node */
441 ret = gpio_rcar_parse_dt(p, &npins);
Laurent Pinchart850dfe12013-11-29 14:48:00 +0100442 if (ret < 0)
443 return ret;
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200444
445 platform_set_drvdata(pdev, p);
446
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100447 p->clk = devm_clk_get(dev, NULL);
448 if (IS_ERR(p->clk)) {
Geert Uytterhoevene1fef9e2015-12-04 16:33:53 +0100449 if (p->needs_clk) {
450 dev_err(dev, "unable to get clock\n");
451 ret = PTR_ERR(p->clk);
452 goto err0;
453 }
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100454 p->clk = NULL;
455 }
456
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200457 pm_runtime_enable(dev);
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200458
Magnus Damm119f5e42013-03-13 20:32:13 +0900459 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
460 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
461
462 if (!io || !irq) {
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100463 dev_err(dev, "missing IRQ or IOMEM\n");
Magnus Damm119f5e42013-03-13 20:32:13 +0900464 ret = -EINVAL;
465 goto err0;
466 }
467
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100468 p->base = devm_ioremap_nocache(dev, io->start, resource_size(io));
Magnus Damm119f5e42013-03-13 20:32:13 +0900469 if (!p->base) {
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100470 dev_err(dev, "failed to remap I/O memory\n");
Magnus Damm119f5e42013-03-13 20:32:13 +0900471 ret = -ENXIO;
472 goto err0;
473 }
474
475 gpio_chip = &p->gpio_chip;
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100476 gpio_chip->request = gpio_rcar_request;
477 gpio_chip->free = gpio_rcar_free;
Magnus Damm119f5e42013-03-13 20:32:13 +0900478 gpio_chip->direction_input = gpio_rcar_direction_input;
479 gpio_chip->get = gpio_rcar_get;
480 gpio_chip->direction_output = gpio_rcar_direction_output;
481 gpio_chip->set = gpio_rcar_set;
Geert Uytterhoevendbb763b82016-03-14 16:21:44 +0100482 gpio_chip->set_multiple = gpio_rcar_set_multiple;
Magnus Damm119f5e42013-03-13 20:32:13 +0900483 gpio_chip->label = name;
Linus Walleij58383c782015-11-04 09:56:26 +0100484 gpio_chip->parent = dev;
Magnus Damm119f5e42013-03-13 20:32:13 +0900485 gpio_chip->owner = THIS_MODULE;
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100486 gpio_chip->base = -1;
487 gpio_chip->ngpio = npins;
Magnus Damm119f5e42013-03-13 20:32:13 +0900488
489 irq_chip = &p->irq_chip;
490 irq_chip->name = name;
Niklas Söderlund47bd38a2016-12-08 18:32:27 +0100491 irq_chip->parent_device = dev;
Magnus Damm119f5e42013-03-13 20:32:13 +0900492 irq_chip->irq_mask = gpio_rcar_irq_disable;
493 irq_chip->irq_unmask = gpio_rcar_irq_enable;
Magnus Damm119f5e42013-03-13 20:32:13 +0900494 irq_chip->irq_set_type = gpio_rcar_irq_set_type;
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100495 irq_chip->irq_set_wake = gpio_rcar_irq_set_wake;
496 irq_chip->flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_MASK_ON_SUSPEND;
Magnus Damm119f5e42013-03-13 20:32:13 +0900497
Linus Walleijc7b6f452015-12-07 14:12:45 +0100498 ret = gpiochip_add_data(gpio_chip, p);
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100499 if (ret) {
500 dev_err(dev, "failed to add GPIO controller\n");
Dan Carpenter0c8aab82013-11-07 10:56:51 +0300501 goto err0;
Magnus Damm119f5e42013-03-13 20:32:13 +0900502 }
503
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100504 ret = gpiochip_irqchip_add(gpio_chip, irq_chip, 0, handle_level_irq,
505 IRQ_TYPE_NONE);
Geert Uytterhoevenc7f3c5d2015-01-12 11:07:59 +0100506 if (ret) {
507 dev_err(dev, "cannot add irqchip\n");
508 goto err1;
509 }
510
Geert Uytterhoevenab82fa72015-03-18 19:41:09 +0100511 p->irq_parent = irq->start;
Geert Uytterhoevenb22978f2014-03-27 21:47:36 +0100512 if (devm_request_irq(dev, irq->start, gpio_rcar_irq_handler,
513 IRQF_SHARED, name, p)) {
514 dev_err(dev, "failed to request IRQ\n");
Magnus Damm119f5e42013-03-13 20:32:13 +0900515 ret = -ENOENT;
516 goto err1;
517 }
518
Geert Uytterhoeven8b092be2015-12-04 16:33:52 +0100519 dev_info(dev, "driving %d GPIOs\n", npins);
Laurent Pinchartdc3465a2013-03-10 03:27:00 +0100520
Magnus Damm119f5e42013-03-13 20:32:13 +0900521 return 0;
522
523err1:
Geert Uytterhoeven4d84b9e2015-03-18 19:41:07 +0100524 gpiochip_remove(gpio_chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900525err0:
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200526 pm_runtime_disable(dev);
Magnus Damm119f5e42013-03-13 20:32:13 +0900527 return ret;
528}
529
530static int gpio_rcar_remove(struct platform_device *pdev)
531{
532 struct gpio_rcar_priv *p = platform_get_drvdata(pdev);
Magnus Damm119f5e42013-03-13 20:32:13 +0900533
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200534 gpiochip_remove(&p->gpio_chip);
Magnus Damm119f5e42013-03-13 20:32:13 +0900535
Geert Uytterhoevendf0c6c82014-04-14 20:33:13 +0200536 pm_runtime_disable(&pdev->dev);
Magnus Damm119f5e42013-03-13 20:32:13 +0900537 return 0;
538}
539
540static struct platform_driver gpio_rcar_device_driver = {
541 .probe = gpio_rcar_probe,
542 .remove = gpio_rcar_remove,
543 .driver = {
544 .name = "gpio_rcar",
Laurent Pinchart159f8a02013-05-21 13:40:06 +0200545 .of_match_table = of_match_ptr(gpio_rcar_of_table),
Magnus Damm119f5e42013-03-13 20:32:13 +0900546 }
547};
548
549module_platform_driver(gpio_rcar_device_driver);
550
551MODULE_AUTHOR("Magnus Damm");
552MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
553MODULE_LICENSE("GPL v2");