blob: 0f798f7837adbc2fb3feb7e3bfd9ebac10728ba5 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Peter Korsgaard238b8722006-12-06 20:35:17 -08002/*
3 * uartlite.c: Serial driver for Xilinx uartlite serial controller
4 *
Grant Likely852e1ea2007-10-02 12:16:04 +10005 * Copyright (C) 2006 Peter Korsgaard <jacmet@sunsite.dk>
6 * Copyright (C) 2007 Secret Lab Technologies Ltd.
Peter Korsgaard238b8722006-12-06 20:35:17 -08007 */
8
9#include <linux/platform_device.h>
10#include <linux/module.h>
11#include <linux/console.h>
12#include <linux/serial.h>
13#include <linux/serial_core.h>
14#include <linux/tty.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020015#include <linux/tty_flip.h>
Peter Korsgaard238b8722006-12-06 20:35:17 -080016#include <linux/delay.h>
17#include <linux/interrupt.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110018#include <linux/init.h>
Michal Simek3240b48d2013-02-11 19:04:33 +010019#include <linux/io.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110020#include <linux/of.h>
Grant Likely22ae7822010-07-29 11:49:01 -060021#include <linux/of_address.h>
Grant Likely852e1ea2007-10-02 12:16:04 +100022#include <linux/of_device.h>
23#include <linux/of_platform.h>
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +110024
Grant Likely00775822007-10-02 12:15:49 +100025#define ULITE_NAME "ttyUL"
Peter Korsgaard238b8722006-12-06 20:35:17 -080026#define ULITE_MAJOR 204
27#define ULITE_MINOR 187
Sam Povilusb44b96a2017-03-15 20:43:24 -060028#define ULITE_NR_UARTS CONFIG_SERIAL_UARTLITE_NR_UARTS
Peter Korsgaard238b8722006-12-06 20:35:17 -080029
Grant Likely435706b2007-10-02 12:15:59 +100030/* ---------------------------------------------------------------------
31 * Register definitions
32 *
33 * For register details see datasheet:
Michal Simek6d53c3b2013-02-11 19:04:34 +010034 * http://www.xilinx.com/support/documentation/ip_documentation/opb_uartlite.pdf
Grant Likely435706b2007-10-02 12:15:59 +100035 */
36
Peter Korsgaard238b8722006-12-06 20:35:17 -080037#define ULITE_RX 0x00
38#define ULITE_TX 0x04
39#define ULITE_STATUS 0x08
40#define ULITE_CONTROL 0x0c
41
42#define ULITE_REGION 16
43
44#define ULITE_STATUS_RXVALID 0x01
45#define ULITE_STATUS_RXFULL 0x02
46#define ULITE_STATUS_TXEMPTY 0x04
47#define ULITE_STATUS_TXFULL 0x08
48#define ULITE_STATUS_IE 0x10
49#define ULITE_STATUS_OVERRUN 0x20
50#define ULITE_STATUS_FRAME 0x40
51#define ULITE_STATUS_PARITY 0x80
52
53#define ULITE_CONTROL_RST_TX 0x01
54#define ULITE_CONTROL_RST_RX 0x02
55#define ULITE_CONTROL_IE 0x10
56
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +053057struct uartlite_data {
58 const struct uartlite_reg_ops *reg_ops;
59};
60
Michal Simek6d53c3b2013-02-11 19:04:34 +010061struct uartlite_reg_ops {
62 u32 (*in)(void __iomem *addr);
63 void (*out)(u32 val, void __iomem *addr);
64};
65
66static u32 uartlite_inbe32(void __iomem *addr)
67{
68 return ioread32be(addr);
69}
70
71static void uartlite_outbe32(u32 val, void __iomem *addr)
72{
73 iowrite32be(val, addr);
74}
75
Maarten Brock973ea592016-04-22 18:19:33 +020076static const struct uartlite_reg_ops uartlite_be = {
Michal Simek6d53c3b2013-02-11 19:04:34 +010077 .in = uartlite_inbe32,
78 .out = uartlite_outbe32,
79};
80
81static u32 uartlite_inle32(void __iomem *addr)
82{
83 return ioread32(addr);
84}
85
86static void uartlite_outle32(u32 val, void __iomem *addr)
87{
88 iowrite32(val, addr);
89}
90
Maarten Brock973ea592016-04-22 18:19:33 +020091static const struct uartlite_reg_ops uartlite_le = {
Michal Simek6d53c3b2013-02-11 19:04:34 +010092 .in = uartlite_inle32,
93 .out = uartlite_outle32,
94};
95
96static inline u32 uart_in32(u32 offset, struct uart_port *port)
97{
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +053098 struct uartlite_data *pdata = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +010099
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530100 return pdata->reg_ops->in(port->membase + offset);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100101}
102
103static inline void uart_out32(u32 val, u32 offset, struct uart_port *port)
104{
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530105 struct uartlite_data *pdata = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100106
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530107 pdata->reg_ops->out(val, port->membase + offset);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100108}
Peter Korsgaard238b8722006-12-06 20:35:17 -0800109
Grant Likely483c79d2007-10-02 12:15:44 +1000110static struct uart_port ulite_ports[ULITE_NR_UARTS];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800111
Grant Likely435706b2007-10-02 12:15:59 +1000112/* ---------------------------------------------------------------------
113 * Core UART driver operations
114 */
115
Peter Korsgaard238b8722006-12-06 20:35:17 -0800116static int ulite_receive(struct uart_port *port, int stat)
117{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100118 struct tty_port *tport = &port->state->port;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800119 unsigned char ch = 0;
120 char flag = TTY_NORMAL;
121
122 if ((stat & (ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
123 | ULITE_STATUS_FRAME)) == 0)
124 return 0;
125
126 /* stats */
127 if (stat & ULITE_STATUS_RXVALID) {
128 port->icount.rx++;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100129 ch = uart_in32(ULITE_RX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800130
131 if (stat & ULITE_STATUS_PARITY)
132 port->icount.parity++;
133 }
134
135 if (stat & ULITE_STATUS_OVERRUN)
136 port->icount.overrun++;
137
138 if (stat & ULITE_STATUS_FRAME)
139 port->icount.frame++;
140
141
142 /* drop byte with parity error if IGNPAR specificed */
143 if (stat & port->ignore_status_mask & ULITE_STATUS_PARITY)
144 stat &= ~ULITE_STATUS_RXVALID;
145
146 stat &= port->read_status_mask;
147
148 if (stat & ULITE_STATUS_PARITY)
149 flag = TTY_PARITY;
150
151
152 stat &= ~port->ignore_status_mask;
153
154 if (stat & ULITE_STATUS_RXVALID)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100155 tty_insert_flip_char(tport, ch, flag);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800156
157 if (stat & ULITE_STATUS_FRAME)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100158 tty_insert_flip_char(tport, 0, TTY_FRAME);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800159
160 if (stat & ULITE_STATUS_OVERRUN)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100161 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800162
163 return 1;
164}
165
166static int ulite_transmit(struct uart_port *port, int stat)
167{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700168 struct circ_buf *xmit = &port->state->xmit;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800169
170 if (stat & ULITE_STATUS_TXFULL)
171 return 0;
172
173 if (port->x_char) {
Michal Simek6d53c3b2013-02-11 19:04:34 +0100174 uart_out32(port->x_char, ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800175 port->x_char = 0;
176 port->icount.tx++;
177 return 1;
178 }
179
180 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
181 return 0;
182
Michal Simek6d53c3b2013-02-11 19:04:34 +0100183 uart_out32(xmit->buf[xmit->tail], ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800184 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE-1);
185 port->icount.tx++;
186
187 /* wake up */
188 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
189 uart_write_wakeup(port);
190
191 return 1;
192}
193
194static irqreturn_t ulite_isr(int irq, void *dev_id)
195{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800196 struct uart_port *port = dev_id;
Maarten Brock19606ea2016-02-16 18:59:03 +0100197 int stat, busy, n = 0;
Rich Felker9e370d22016-01-08 15:33:50 -0500198 unsigned long flags;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800199
200 do {
Maarten Brock19606ea2016-02-16 18:59:03 +0100201 spin_lock_irqsave(&port->lock, flags);
202 stat = uart_in32(ULITE_STATUS, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800203 busy = ulite_receive(port, stat);
204 busy |= ulite_transmit(port, stat);
Maarten Brock19606ea2016-02-16 18:59:03 +0100205 spin_unlock_irqrestore(&port->lock, flags);
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200206 n++;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800207 } while (busy);
208
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200209 /* work done? */
210 if (n > 1) {
Jiri Slaby2e124b42013-01-03 15:53:06 +0100211 tty_flip_buffer_push(&port->state->port);
Peter Korsgaardd2cfe962009-09-09 16:54:04 +0200212 return IRQ_HANDLED;
213 } else {
214 return IRQ_NONE;
215 }
Peter Korsgaard238b8722006-12-06 20:35:17 -0800216}
217
218static unsigned int ulite_tx_empty(struct uart_port *port)
219{
220 unsigned long flags;
221 unsigned int ret;
222
223 spin_lock_irqsave(&port->lock, flags);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100224 ret = uart_in32(ULITE_STATUS, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800225 spin_unlock_irqrestore(&port->lock, flags);
226
227 return ret & ULITE_STATUS_TXEMPTY ? TIOCSER_TEMT : 0;
228}
229
230static unsigned int ulite_get_mctrl(struct uart_port *port)
231{
232 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
233}
234
235static void ulite_set_mctrl(struct uart_port *port, unsigned int mctrl)
236{
237 /* N/A */
238}
239
240static void ulite_stop_tx(struct uart_port *port)
241{
242 /* N/A */
243}
244
245static void ulite_start_tx(struct uart_port *port)
246{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100247 ulite_transmit(port, uart_in32(ULITE_STATUS, port));
Peter Korsgaard238b8722006-12-06 20:35:17 -0800248}
249
250static void ulite_stop_rx(struct uart_port *port)
251{
252 /* don't forward any more data (like !CREAD) */
253 port->ignore_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
254 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
255}
256
Peter Korsgaard238b8722006-12-06 20:35:17 -0800257static void ulite_break_ctl(struct uart_port *port, int ctl)
258{
259 /* N/A */
260}
261
262static int ulite_startup(struct uart_port *port)
263{
264 int ret;
265
Maarten Brock106020c2016-02-16 18:59:04 +0100266 ret = request_irq(port->irq, ulite_isr, IRQF_SHARED | IRQF_TRIGGER_RISING,
267 "uartlite", port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800268 if (ret)
269 return ret;
270
Michal Simek6d53c3b2013-02-11 19:04:34 +0100271 uart_out32(ULITE_CONTROL_RST_RX | ULITE_CONTROL_RST_TX,
272 ULITE_CONTROL, port);
273 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800274
275 return 0;
276}
277
278static void ulite_shutdown(struct uart_port *port)
279{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100280 uart_out32(0, ULITE_CONTROL, port);
281 uart_in32(ULITE_CONTROL, port); /* dummy */
Peter Korsgaard238b8722006-12-06 20:35:17 -0800282 free_irq(port->irq, port);
283}
284
Alan Cox606d0992006-12-08 02:38:45 -0800285static void ulite_set_termios(struct uart_port *port, struct ktermios *termios,
286 struct ktermios *old)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800287{
288 unsigned long flags;
289 unsigned int baud;
290
291 spin_lock_irqsave(&port->lock, flags);
292
293 port->read_status_mask = ULITE_STATUS_RXVALID | ULITE_STATUS_OVERRUN
294 | ULITE_STATUS_TXFULL;
295
296 if (termios->c_iflag & INPCK)
297 port->read_status_mask |=
298 ULITE_STATUS_PARITY | ULITE_STATUS_FRAME;
299
300 port->ignore_status_mask = 0;
301 if (termios->c_iflag & IGNPAR)
302 port->ignore_status_mask |= ULITE_STATUS_PARITY
303 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
304
305 /* ignore all characters if CREAD is not set */
306 if ((termios->c_cflag & CREAD) == 0)
307 port->ignore_status_mask |=
308 ULITE_STATUS_RXVALID | ULITE_STATUS_PARITY
309 | ULITE_STATUS_FRAME | ULITE_STATUS_OVERRUN;
310
311 /* update timeout */
312 baud = uart_get_baud_rate(port, termios, old, 0, 460800);
313 uart_update_timeout(port, termios->c_cflag, baud);
314
315 spin_unlock_irqrestore(&port->lock, flags);
316}
317
318static const char *ulite_type(struct uart_port *port)
319{
320 return port->type == PORT_UARTLITE ? "uartlite" : NULL;
321}
322
323static void ulite_release_port(struct uart_port *port)
324{
325 release_mem_region(port->mapbase, ULITE_REGION);
326 iounmap(port->membase);
Al Virob81831c62007-02-09 16:38:25 +0000327 port->membase = NULL;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800328}
329
330static int ulite_request_port(struct uart_port *port)
331{
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530332 struct uartlite_data *pdata = port->private_data;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100333 int ret;
334
Grant Likelya1080962008-11-14 09:59:48 -0700335 pr_debug("ulite console: port=%p; port->mapbase=%llx\n",
336 port, (unsigned long long) port->mapbase);
Stephen Neuendorffer0e349b02008-01-09 06:35:05 +1100337
Peter Korsgaard238b8722006-12-06 20:35:17 -0800338 if (!request_mem_region(port->mapbase, ULITE_REGION, "uartlite")) {
339 dev_err(port->dev, "Memory region busy\n");
340 return -EBUSY;
341 }
342
343 port->membase = ioremap(port->mapbase, ULITE_REGION);
344 if (!port->membase) {
345 dev_err(port->dev, "Unable to map registers\n");
346 release_mem_region(port->mapbase, ULITE_REGION);
347 return -EBUSY;
348 }
349
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530350 pdata->reg_ops = &uartlite_be;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100351 ret = uart_in32(ULITE_CONTROL, port);
352 uart_out32(ULITE_CONTROL_RST_TX, ULITE_CONTROL, port);
353 ret = uart_in32(ULITE_STATUS, port);
354 /* Endianess detection */
355 if ((ret & ULITE_STATUS_TXEMPTY) != ULITE_STATUS_TXEMPTY)
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530356 pdata->reg_ops = &uartlite_le;
Michal Simek6d53c3b2013-02-11 19:04:34 +0100357
Peter Korsgaard238b8722006-12-06 20:35:17 -0800358 return 0;
359}
360
361static void ulite_config_port(struct uart_port *port, int flags)
362{
Peter Korsgaarde21654a2006-12-22 16:38:40 +0100363 if (!ulite_request_port(port))
364 port->type = PORT_UARTLITE;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800365}
366
367static int ulite_verify_port(struct uart_port *port, struct serial_struct *ser)
368{
369 /* we don't want the core code to modify any port params */
370 return -EINVAL;
371}
372
Michal Simek8a28af72010-08-17 10:42:05 +0200373#ifdef CONFIG_CONSOLE_POLL
374static int ulite_get_poll_char(struct uart_port *port)
375{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100376 if (!(uart_in32(ULITE_STATUS, port) & ULITE_STATUS_RXVALID))
Michal Simek8a28af72010-08-17 10:42:05 +0200377 return NO_POLL_CHAR;
378
Michal Simek6d53c3b2013-02-11 19:04:34 +0100379 return uart_in32(ULITE_RX, port);
Michal Simek8a28af72010-08-17 10:42:05 +0200380}
381
382static void ulite_put_poll_char(struct uart_port *port, unsigned char ch)
383{
Michal Simek6d53c3b2013-02-11 19:04:34 +0100384 while (uart_in32(ULITE_STATUS, port) & ULITE_STATUS_TXFULL)
Michal Simek8a28af72010-08-17 10:42:05 +0200385 cpu_relax();
386
387 /* write char to device */
Michal Simek6d53c3b2013-02-11 19:04:34 +0100388 uart_out32(ch, ULITE_TX, port);
Michal Simek8a28af72010-08-17 10:42:05 +0200389}
390#endif
391
Julia Lawall31d054d2016-09-01 19:51:37 +0200392static const struct uart_ops ulite_ops = {
Peter Korsgaard238b8722006-12-06 20:35:17 -0800393 .tx_empty = ulite_tx_empty,
394 .set_mctrl = ulite_set_mctrl,
395 .get_mctrl = ulite_get_mctrl,
396 .stop_tx = ulite_stop_tx,
397 .start_tx = ulite_start_tx,
398 .stop_rx = ulite_stop_rx,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800399 .break_ctl = ulite_break_ctl,
400 .startup = ulite_startup,
401 .shutdown = ulite_shutdown,
402 .set_termios = ulite_set_termios,
403 .type = ulite_type,
404 .release_port = ulite_release_port,
405 .request_port = ulite_request_port,
406 .config_port = ulite_config_port,
Michal Simek8a28af72010-08-17 10:42:05 +0200407 .verify_port = ulite_verify_port,
408#ifdef CONFIG_CONSOLE_POLL
409 .poll_get_char = ulite_get_poll_char,
410 .poll_put_char = ulite_put_poll_char,
411#endif
Peter Korsgaard238b8722006-12-06 20:35:17 -0800412};
413
Grant Likely435706b2007-10-02 12:15:59 +1000414/* ---------------------------------------------------------------------
415 * Console driver operations
416 */
417
Peter Korsgaard238b8722006-12-06 20:35:17 -0800418#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
419static void ulite_console_wait_tx(struct uart_port *port)
420{
Grant Likely1d6b6982007-10-23 14:27:46 +1000421 u8 val;
Michal Simekd3352152014-05-06 06:46:15 +0200422 unsigned long timeout;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800423
Michal Simekd3352152014-05-06 06:46:15 +0200424 /*
425 * Spin waiting for TX fifo to have space available.
426 * When using the Microblaze Debug Module this can take up to 1s
427 */
428 timeout = jiffies + msecs_to_jiffies(1000);
429 while (1) {
Michal Simek6d53c3b2013-02-11 19:04:34 +0100430 val = uart_in32(ULITE_STATUS, port);
Grant Likely1d6b6982007-10-23 14:27:46 +1000431 if ((val & ULITE_STATUS_TXFULL) == 0)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800432 break;
Michal Simekd3352152014-05-06 06:46:15 +0200433 if (time_after(jiffies, timeout)) {
434 dev_warn(port->dev,
435 "timeout waiting for TX buffer empty\n");
436 break;
437 }
Grant Likely1d6b6982007-10-23 14:27:46 +1000438 cpu_relax();
Peter Korsgaard238b8722006-12-06 20:35:17 -0800439 }
440}
441
442static void ulite_console_putchar(struct uart_port *port, int ch)
443{
444 ulite_console_wait_tx(port);
Michal Simek6d53c3b2013-02-11 19:04:34 +0100445 uart_out32(ch, ULITE_TX, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800446}
447
448static void ulite_console_write(struct console *co, const char *s,
449 unsigned int count)
450{
Grant Likely483c79d2007-10-02 12:15:44 +1000451 struct uart_port *port = &ulite_ports[co->index];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800452 unsigned long flags;
453 unsigned int ier;
454 int locked = 1;
455
456 if (oops_in_progress) {
457 locked = spin_trylock_irqsave(&port->lock, flags);
458 } else
459 spin_lock_irqsave(&port->lock, flags);
460
461 /* save and disable interrupt */
Michal Simek6d53c3b2013-02-11 19:04:34 +0100462 ier = uart_in32(ULITE_STATUS, port) & ULITE_STATUS_IE;
463 uart_out32(0, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800464
465 uart_console_write(port, s, count, ulite_console_putchar);
466
467 ulite_console_wait_tx(port);
468
469 /* restore interrupt state */
470 if (ier)
Michal Simek6d53c3b2013-02-11 19:04:34 +0100471 uart_out32(ULITE_CONTROL_IE, ULITE_CONTROL, port);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800472
473 if (locked)
474 spin_unlock_irqrestore(&port->lock, flags);
475}
476
Bill Pemberton9671f092012-11-19 13:21:50 -0500477static int ulite_console_setup(struct console *co, char *options)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800478{
479 struct uart_port *port;
480 int baud = 9600;
481 int bits = 8;
482 int parity = 'n';
483 int flow = 'n';
484
485 if (co->index < 0 || co->index >= ULITE_NR_UARTS)
486 return -EINVAL;
487
Grant Likely483c79d2007-10-02 12:15:44 +1000488 port = &ulite_ports[co->index];
Peter Korsgaard238b8722006-12-06 20:35:17 -0800489
Grant Likely3de66a12008-02-06 10:23:41 -0700490 /* Has the device been initialized yet? */
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000491 if (!port->mapbase) {
492 pr_debug("console on ttyUL%i not present\n", co->index);
493 return -ENODEV;
494 }
495
Peter Korsgaard238b8722006-12-06 20:35:17 -0800496 /* not initialized yet? */
Grant Likely852e1ea2007-10-02 12:16:04 +1000497 if (!port->membase) {
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000498 if (ulite_request_port(port))
499 return -ENODEV;
Grant Likely852e1ea2007-10-02 12:16:04 +1000500 }
Peter Korsgaard238b8722006-12-06 20:35:17 -0800501
502 if (options)
503 uart_parse_options(options, &baud, &parity, &bits, &flow);
504
505 return uart_set_options(port, co, baud, parity, bits, flow);
506}
507
508static struct uart_driver ulite_uart_driver;
509
510static struct console ulite_console = {
Grant Likely00775822007-10-02 12:15:49 +1000511 .name = ULITE_NAME,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800512 .write = ulite_console_write,
513 .device = uart_console_device,
514 .setup = ulite_console_setup,
515 .flags = CON_PRINTBUFFER,
516 .index = -1, /* Specified on the cmdline (e.g. console=ttyUL0 ) */
517 .data = &ulite_uart_driver,
518};
519
520static int __init ulite_console_init(void)
521{
522 register_console(&ulite_console);
523 return 0;
524}
525
526console_initcall(ulite_console_init);
527
Rich Felker7cdcc292016-01-08 15:34:05 -0500528static void early_uartlite_putc(struct uart_port *port, int c)
529{
530 /*
531 * Limit how many times we'll spin waiting for TX FIFO status.
532 * This will prevent lockups if the base address is incorrectly
533 * set, or any other issue on the UARTLITE.
534 * This limit is pretty arbitrary, unless we are at about 10 baud
535 * we'll never timeout on a working UART.
536 */
537
538 unsigned retries = 1000000;
539 /* read status bit - 0x8 offset */
540 while (--retries && (readl(port->membase + 8) & (1 << 3)))
541 ;
542
543 /* Only attempt the iowrite if we didn't timeout */
544 /* write to TX_FIFO - 0x4 offset */
545 if (retries)
546 writel(c & 0xff, port->membase + 4);
547}
548
549static void early_uartlite_write(struct console *console,
550 const char *s, unsigned n)
551{
552 struct earlycon_device *device = console->data;
553 uart_console_write(&device->port, s, n, early_uartlite_putc);
554}
555
556static int __init early_uartlite_setup(struct earlycon_device *device,
557 const char *options)
558{
559 if (!device->port.membase)
560 return -ENODEV;
561
562 device->con->write = early_uartlite_write;
563 return 0;
564}
565EARLYCON_DECLARE(uartlite, early_uartlite_setup);
566OF_EARLYCON_DECLARE(uartlite_b, "xlnx,opb-uartlite-1.00.b", early_uartlite_setup);
567OF_EARLYCON_DECLARE(uartlite_a, "xlnx,xps-uartlite-1.00.a", early_uartlite_setup);
568
Peter Korsgaard238b8722006-12-06 20:35:17 -0800569#endif /* CONFIG_SERIAL_UARTLITE_CONSOLE */
570
571static struct uart_driver ulite_uart_driver = {
572 .owner = THIS_MODULE,
573 .driver_name = "uartlite",
Grant Likely00775822007-10-02 12:15:49 +1000574 .dev_name = ULITE_NAME,
Peter Korsgaard238b8722006-12-06 20:35:17 -0800575 .major = ULITE_MAJOR,
576 .minor = ULITE_MINOR,
577 .nr = ULITE_NR_UARTS,
578#ifdef CONFIG_SERIAL_UARTLITE_CONSOLE
579 .cons = &ulite_console,
580#endif
581};
582
Grant Likely435706b2007-10-02 12:15:59 +1000583/* ---------------------------------------------------------------------
584 * Port assignment functions (mapping devices to uart_port structures)
585 */
586
587/** ulite_assign: register a uartlite device with the driver
588 *
589 * @dev: pointer to device structure
590 * @id: requested id number. Pass -1 for automatic port assignment
591 * @base: base address of uartlite registers
592 * @irq: irq number for uartlite
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530593 * @pdata: private data for uartlite
Grant Likely435706b2007-10-02 12:15:59 +1000594 *
595 * Returns: 0 on success, <0 otherwise
596 */
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530597static int ulite_assign(struct device *dev, int id, u32 base, int irq,
598 struct uartlite_data *pdata)
Grant Likely8fa7b612007-10-02 12:15:54 +1000599{
600 struct uart_port *port;
601 int rc;
602
603 /* if id = -1; then scan for a free id and use that */
604 if (id < 0) {
605 for (id = 0; id < ULITE_NR_UARTS; id++)
606 if (ulite_ports[id].mapbase == 0)
607 break;
608 }
609 if (id < 0 || id >= ULITE_NR_UARTS) {
610 dev_err(dev, "%s%i too large\n", ULITE_NAME, id);
611 return -EINVAL;
612 }
613
Grant Likelyfb4e6e62007-10-02 12:16:09 +1000614 if ((ulite_ports[id].mapbase) && (ulite_ports[id].mapbase != base)) {
Grant Likely8fa7b612007-10-02 12:15:54 +1000615 dev_err(dev, "cannot assign to %s%i; it is already in use\n",
616 ULITE_NAME, id);
617 return -EBUSY;
618 }
619
620 port = &ulite_ports[id];
621
622 spin_lock_init(&port->lock);
623 port->fifosize = 16;
624 port->regshift = 2;
625 port->iotype = UPIO_MEM;
626 port->iobase = 1; /* mark port in use */
627 port->mapbase = base;
628 port->membase = NULL;
629 port->ops = &ulite_ops;
630 port->irq = irq;
631 port->flags = UPF_BOOT_AUTOCONF;
632 port->dev = dev;
633 port->type = PORT_UNKNOWN;
634 port->line = id;
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530635 port->private_data = pdata;
Grant Likely8fa7b612007-10-02 12:15:54 +1000636
637 dev_set_drvdata(dev, port);
638
639 /* Register the port */
640 rc = uart_add_one_port(&ulite_uart_driver, port);
641 if (rc) {
642 dev_err(dev, "uart_add_one_port() failed; err=%i\n", rc);
643 port->mapbase = 0;
644 dev_set_drvdata(dev, NULL);
645 return rc;
646 }
647
648 return 0;
649}
650
Grant Likely435706b2007-10-02 12:15:59 +1000651/** ulite_release: register a uartlite device with the driver
652 *
653 * @dev: pointer to device structure
654 */
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500655static int ulite_release(struct device *dev)
Grant Likely8fa7b612007-10-02 12:15:54 +1000656{
657 struct uart_port *port = dev_get_drvdata(dev);
658 int rc = 0;
659
660 if (port) {
661 rc = uart_remove_one_port(&ulite_uart_driver, port);
662 dev_set_drvdata(dev, NULL);
663 port->mapbase = 0;
664 }
665
666 return rc;
667}
668
Grant Likely435706b2007-10-02 12:15:59 +1000669/* ---------------------------------------------------------------------
670 * Platform bus binding
671 */
672
Grant Likelye5263a52011-02-22 20:16:13 -0700673#if defined(CONFIG_OF)
674/* Match table for of_platform binding */
Fabian Fredericked0bb232015-03-16 20:17:11 +0100675static const struct of_device_id ulite_of_match[] = {
Grant Likelye5263a52011-02-22 20:16:13 -0700676 { .compatible = "xlnx,opb-uartlite-1.00.b", },
677 { .compatible = "xlnx,xps-uartlite-1.00.a", },
678 {}
679};
680MODULE_DEVICE_TABLE(of, ulite_of_match);
Grant Likelye5263a52011-02-22 20:16:13 -0700681#endif /* CONFIG_OF */
682
Bill Pemberton9671f092012-11-19 13:21:50 -0500683static int ulite_probe(struct platform_device *pdev)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800684{
Michal Simek5c90c072015-04-13 16:34:21 +0200685 struct resource *res;
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530686 struct uartlite_data *pdata;
Michal Simek5c90c072015-04-13 16:34:21 +0200687 int irq;
Grant Likelye5263a52011-02-22 20:16:13 -0700688 int id = pdev->id;
689#ifdef CONFIG_OF
690 const __be32 *prop;
691
692 prop = of_get_property(pdev->dev.of_node, "port-number", NULL);
693 if (prop)
694 id = be32_to_cpup(prop);
695#endif
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530696 pdata = devm_kzalloc(&pdev->dev, sizeof(struct uartlite_data),
697 GFP_KERNEL);
698 if (!pdata)
699 return -ENOMEM;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800700
701 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
702 if (!res)
703 return -ENODEV;
704
Michal Simek5c90c072015-04-13 16:34:21 +0200705 irq = platform_get_irq(pdev, 0);
706 if (irq <= 0)
707 return -ENXIO;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800708
Shubhrajyoti Dattada7bf202018-07-21 17:19:04 +0530709 return ulite_assign(&pdev->dev, id, res->start, irq, pdata);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800710}
711
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500712static int ulite_remove(struct platform_device *pdev)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800713{
Grant Likely8fa7b612007-10-02 12:15:54 +1000714 return ulite_release(&pdev->dev);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800715}
716
Kay Sieverse169c132008-04-15 14:34:35 -0700717/* work with hotplug and coldplug */
718MODULE_ALIAS("platform:uartlite");
719
Peter Korsgaard238b8722006-12-06 20:35:17 -0800720static struct platform_driver ulite_platform_driver = {
Grant Likelye5263a52011-02-22 20:16:13 -0700721 .probe = ulite_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500722 .remove = ulite_remove,
Grant Likely852e1ea2007-10-02 12:16:04 +1000723 .driver = {
Grant Likelye5263a52011-02-22 20:16:13 -0700724 .name = "uartlite",
Ben Dooks85888062011-08-03 10:11:43 +0100725 .of_match_table = of_match_ptr(ulite_of_match),
Grant Likely852e1ea2007-10-02 12:16:04 +1000726 },
727};
728
Grant Likely852e1ea2007-10-02 12:16:04 +1000729/* ---------------------------------------------------------------------
Grant Likely435706b2007-10-02 12:15:59 +1000730 * Module setup/teardown
731 */
732
Michal Simek3240b48d2013-02-11 19:04:33 +0100733static int __init ulite_init(void)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800734{
735 int ret;
736
Grant Likely852e1ea2007-10-02 12:16:04 +1000737 pr_debug("uartlite: calling uart_register_driver()\n");
Peter Korsgaard238b8722006-12-06 20:35:17 -0800738 ret = uart_register_driver(&ulite_uart_driver);
739 if (ret)
Grant Likely852e1ea2007-10-02 12:16:04 +1000740 goto err_uart;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800741
Grant Likely852e1ea2007-10-02 12:16:04 +1000742 pr_debug("uartlite: calling platform_driver_register()\n");
Peter Korsgaard238b8722006-12-06 20:35:17 -0800743 ret = platform_driver_register(&ulite_platform_driver);
744 if (ret)
Grant Likely852e1ea2007-10-02 12:16:04 +1000745 goto err_plat;
Peter Korsgaard238b8722006-12-06 20:35:17 -0800746
Grant Likely852e1ea2007-10-02 12:16:04 +1000747 return 0;
748
749err_plat:
Grant Likely852e1ea2007-10-02 12:16:04 +1000750 uart_unregister_driver(&ulite_uart_driver);
751err_uart:
Arvind Yadavbdff1482017-10-06 17:04:18 +0530752 pr_err("registering uartlite driver failed: err=%i\n", ret);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800753 return ret;
754}
755
Michal Simek3240b48d2013-02-11 19:04:33 +0100756static void __exit ulite_exit(void)
Peter Korsgaard238b8722006-12-06 20:35:17 -0800757{
758 platform_driver_unregister(&ulite_platform_driver);
Peter Korsgaard238b8722006-12-06 20:35:17 -0800759 uart_unregister_driver(&ulite_uart_driver);
760}
761
762module_init(ulite_init);
763module_exit(ulite_exit);
764
765MODULE_AUTHOR("Peter Korsgaard <jacmet@sunsite.dk>");
766MODULE_DESCRIPTION("Xilinx uartlite serial driver");
767MODULE_LICENSE("GPL");