blob: 0d0cd061d3563f5aed7c8ab1d3837a650b3c9e88 [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Cory Maccarrone35c90492009-12-13 01:02:11 -07002/*
3 * OMAP7xx SPI 100k controller driver
4 * Author: Fabrice Crohas <fcrohas@gmail.com>
5 * from original omap1_mcspi driver
6 *
7 * Copyright (C) 2005, 2006 Nokia Corporation
8 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
9 * Juha Yrj�l� <juha.yrjola@nokia.com>
Cory Maccarrone35c90492009-12-13 01:02:11 -070010 */
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/delay.h>
17#include <linux/platform_device.h>
Mark Browndb918412014-12-10 18:16:25 +000018#include <linux/pm_runtime.h>
Cory Maccarrone35c90492009-12-13 01:02:11 -070019#include <linux/err.h>
20#include <linux/clk.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Cory Maccarrone35c90492009-12-13 01:02:11 -070023
24#include <linux/spi/spi.h>
25
Cory Maccarrone35c90492009-12-13 01:02:11 -070026#define OMAP1_SPI100K_MAX_FREQ 48000000
27
28#define ICR_SPITAS (OMAP7XX_ICR_BASE + 0x12)
29
30#define SPI_SETUP1 0x00
31#define SPI_SETUP2 0x02
32#define SPI_CTRL 0x04
33#define SPI_STATUS 0x06
34#define SPI_TX_LSB 0x08
35#define SPI_TX_MSB 0x0a
36#define SPI_RX_LSB 0x0c
37#define SPI_RX_MSB 0x0e
38
39#define SPI_SETUP1_INT_READ_ENABLE (1UL << 5)
40#define SPI_SETUP1_INT_WRITE_ENABLE (1UL << 4)
41#define SPI_SETUP1_CLOCK_DIVISOR(x) ((x) << 1)
42#define SPI_SETUP1_CLOCK_ENABLE (1UL << 0)
43
44#define SPI_SETUP2_ACTIVE_EDGE_FALLING (0UL << 0)
45#define SPI_SETUP2_ACTIVE_EDGE_RISING (1UL << 0)
46#define SPI_SETUP2_NEGATIVE_LEVEL (0UL << 5)
47#define SPI_SETUP2_POSITIVE_LEVEL (1UL << 5)
48#define SPI_SETUP2_LEVEL_TRIGGER (0UL << 10)
49#define SPI_SETUP2_EDGE_TRIGGER (1UL << 10)
50
51#define SPI_CTRL_SEN(x) ((x) << 7)
52#define SPI_CTRL_WORD_SIZE(x) (((x) - 1) << 2)
53#define SPI_CTRL_WR (1UL << 1)
54#define SPI_CTRL_RD (1UL << 0)
55
56#define SPI_STATUS_WE (1UL << 1)
57#define SPI_STATUS_RD (1UL << 0)
58
Cory Maccarrone35c90492009-12-13 01:02:11 -070059/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
60 * cache operations; better heuristics consider wordsize and bitrate.
61 */
62#define DMA_MIN_BYTES 8
63
64#define SPI_RUNNING 0
65#define SPI_SHUTDOWN 1
66
67struct omap1_spi100k {
Cory Maccarrone35c90492009-12-13 01:02:11 -070068 struct clk *ick;
69 struct clk *fck;
70
71 /* Virtual base address of the controller */
72 void __iomem *base;
Cory Maccarrone35c90492009-12-13 01:02:11 -070073};
74
75struct omap1_spi100k_cs {
76 void __iomem *base;
77 int word_len;
78};
79
Cory Maccarrone35c90492009-12-13 01:02:11 -070080static void spi100k_enable_clock(struct spi_master *master)
81{
82 unsigned int val;
83 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
84
85 /* enable SPI */
86 val = readw(spi100k->base + SPI_SETUP1);
87 val |= SPI_SETUP1_CLOCK_ENABLE;
88 writew(val, spi100k->base + SPI_SETUP1);
89}
90
91static void spi100k_disable_clock(struct spi_master *master)
92{
93 unsigned int val;
94 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
95
96 /* disable SPI */
97 val = readw(spi100k->base + SPI_SETUP1);
98 val &= ~SPI_SETUP1_CLOCK_ENABLE;
99 writew(val, spi100k->base + SPI_SETUP1);
100}
101
102static void spi100k_write_data(struct spi_master *master, int len, int data)
103{
104 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
105
Cory Maccarrone5c2818c2010-05-30 00:12:23 +0000106 /* write 16-bit word, shifting 8-bit data if necessary */
107 if (len <= 8) {
108 data <<= 8;
109 len = 16;
110 }
111
Cory Maccarrone35c90492009-12-13 01:02:11 -0700112 spi100k_enable_clock(master);
Jingoo Han31804f62014-02-26 10:27:10 +0900113 writew(data , spi100k->base + SPI_TX_MSB);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700114
115 writew(SPI_CTRL_SEN(0) |
116 SPI_CTRL_WORD_SIZE(len) |
117 SPI_CTRL_WR,
118 spi100k->base + SPI_CTRL);
119
120 /* Wait for bit ack send change */
Jingoo Han31804f62014-02-26 10:27:10 +0900121 while ((readw(spi100k->base + SPI_STATUS) & SPI_STATUS_WE) != SPI_STATUS_WE)
122 ;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700123 udelay(1000);
124
125 spi100k_disable_clock(master);
126}
127
128static int spi100k_read_data(struct spi_master *master, int len)
129{
zhengbin944be392019-10-09 08:37:16 +0800130 int dataL;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700131 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
132
Cory Maccarrone5c2818c2010-05-30 00:12:23 +0000133 /* Always do at least 16 bits */
134 if (len <= 8)
135 len = 16;
136
Cory Maccarrone35c90492009-12-13 01:02:11 -0700137 spi100k_enable_clock(master);
138 writew(SPI_CTRL_SEN(0) |
139 SPI_CTRL_WORD_SIZE(len) |
140 SPI_CTRL_RD,
141 spi100k->base + SPI_CTRL);
142
Jingoo Han31804f62014-02-26 10:27:10 +0900143 while ((readw(spi100k->base + SPI_STATUS) & SPI_STATUS_RD) != SPI_STATUS_RD)
144 ;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700145 udelay(1000);
146
147 dataL = readw(spi100k->base + SPI_RX_LSB);
zhengbin944be392019-10-09 08:37:16 +0800148 readw(spi100k->base + SPI_RX_MSB);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700149 spi100k_disable_clock(master);
150
151 return dataL;
152}
153
154static void spi100k_open(struct spi_master *master)
155{
156 /* get control of SPI */
157 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
158
159 writew(SPI_SETUP1_INT_READ_ENABLE |
160 SPI_SETUP1_INT_WRITE_ENABLE |
161 SPI_SETUP1_CLOCK_DIVISOR(0), spi100k->base + SPI_SETUP1);
162
163 /* configure clock and interrupts */
164 writew(SPI_SETUP2_ACTIVE_EDGE_FALLING |
165 SPI_SETUP2_NEGATIVE_LEVEL |
166 SPI_SETUP2_LEVEL_TRIGGER, spi100k->base + SPI_SETUP2);
167}
168
169static void omap1_spi100k_force_cs(struct omap1_spi100k *spi100k, int enable)
170{
171 if (enable)
172 writew(0x05fc, spi100k->base + SPI_CTRL);
173 else
174 writew(0x05fd, spi100k->base + SPI_CTRL);
175}
176
177static unsigned
178omap1_spi100k_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
179{
Cory Maccarrone35c90492009-12-13 01:02:11 -0700180 struct omap1_spi100k_cs *cs = spi->controller_state;
181 unsigned int count, c;
182 int word_len;
183
Cory Maccarrone35c90492009-12-13 01:02:11 -0700184 count = xfer->len;
185 c = count;
186 word_len = cs->word_len;
187
Cory Maccarrone35c90492009-12-13 01:02:11 -0700188 if (word_len <= 8) {
189 u8 *rx;
190 const u8 *tx;
191
192 rx = xfer->rx_buf;
193 tx = xfer->tx_buf;
194 do {
Jingoo Han31804f62014-02-26 10:27:10 +0900195 c -= 1;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700196 if (xfer->tx_buf != NULL)
Cory Maccarrone5c2818c2010-05-30 00:12:23 +0000197 spi100k_write_data(spi->master, word_len, *tx++);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700198 if (xfer->rx_buf != NULL)
Cory Maccarrone5c2818c2010-05-30 00:12:23 +0000199 *rx++ = spi100k_read_data(spi->master, word_len);
Jingoo Han31804f62014-02-26 10:27:10 +0900200 } while (c);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700201 } else if (word_len <= 16) {
202 u16 *rx;
203 const u16 *tx;
204
205 rx = xfer->rx_buf;
206 tx = xfer->tx_buf;
207 do {
Jingoo Han31804f62014-02-26 10:27:10 +0900208 c -= 2;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700209 if (xfer->tx_buf != NULL)
Jingoo Han31804f62014-02-26 10:27:10 +0900210 spi100k_write_data(spi->master, word_len, *tx++);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700211 if (xfer->rx_buf != NULL)
Jingoo Han31804f62014-02-26 10:27:10 +0900212 *rx++ = spi100k_read_data(spi->master, word_len);
213 } while (c);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700214 } else if (word_len <= 32) {
215 u32 *rx;
216 const u32 *tx;
217
218 rx = xfer->rx_buf;
219 tx = xfer->tx_buf;
220 do {
Jingoo Han31804f62014-02-26 10:27:10 +0900221 c -= 4;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700222 if (xfer->tx_buf != NULL)
Jingoo Han31804f62014-02-26 10:27:10 +0900223 spi100k_write_data(spi->master, word_len, *tx);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700224 if (xfer->rx_buf != NULL)
Jingoo Han31804f62014-02-26 10:27:10 +0900225 *rx = spi100k_read_data(spi->master, word_len);
226 } while (c);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700227 }
228 return count - c;
229}
230
231/* called only when no transfer is active to this device */
232static int omap1_spi100k_setup_transfer(struct spi_device *spi,
233 struct spi_transfer *t)
234{
235 struct omap1_spi100k *spi100k = spi_master_get_devdata(spi->master);
236 struct omap1_spi100k_cs *cs = spi->controller_state;
Jarkko Nikula76f67ea2015-09-15 16:26:21 +0300237 u8 word_len;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700238
Jarkko Nikula76f67ea2015-09-15 16:26:21 +0300239 if (t != NULL)
Cory Maccarrone35c90492009-12-13 01:02:11 -0700240 word_len = t->bits_per_word;
Jarkko Nikula76f67ea2015-09-15 16:26:21 +0300241 else
242 word_len = spi->bits_per_word;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700243
Tian Tao66f0f472021-04-29 19:20:48 +0800244 if (word_len > 32)
Cory Maccarrone35c90492009-12-13 01:02:11 -0700245 return -EINVAL;
246 cs->word_len = word_len;
247
248 /* SPI init before transfer */
249 writew(0x3e , spi100k->base + SPI_SETUP1);
250 writew(0x00 , spi100k->base + SPI_STATUS);
251 writew(0x3e , spi100k->base + SPI_CTRL);
252
253 return 0;
254}
255
256/* the spi->mode bits understood by this driver: */
257#define MODEBITS (SPI_CPOL | SPI_CPHA | SPI_CS_HIGH)
258
259static int omap1_spi100k_setup(struct spi_device *spi)
260{
261 int ret;
262 struct omap1_spi100k *spi100k;
263 struct omap1_spi100k_cs *cs = spi->controller_state;
264
Cory Maccarrone35c90492009-12-13 01:02:11 -0700265 spi100k = spi_master_get_devdata(spi->master);
266
267 if (!cs) {
Axel Lind1c18ca2014-03-29 15:03:37 +0800268 cs = devm_kzalloc(&spi->dev, sizeof(*cs), GFP_KERNEL);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700269 if (!cs)
270 return -ENOMEM;
271 cs->base = spi100k->base + spi->chip_select * 0x14;
272 spi->controller_state = cs;
273 }
274
275 spi100k_open(spi->master);
276
Mark Brown13cd19e2013-07-10 16:09:22 +0100277 clk_prepare_enable(spi100k->ick);
278 clk_prepare_enable(spi100k->fck);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700279
280 ret = omap1_spi100k_setup_transfer(spi, NULL);
281
Mark Brown13cd19e2013-07-10 16:09:22 +0100282 clk_disable_unprepare(spi100k->ick);
283 clk_disable_unprepare(spi100k->fck);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700284
285 return ret;
286}
287
Mark Browne8153ab2013-07-10 15:40:19 +0100288static int omap1_spi100k_transfer_one_message(struct spi_master *master,
289 struct spi_message *m)
290{
291 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
292 struct spi_device *spi = m->spi;
293 struct spi_transfer *t = NULL;
294 int cs_active = 0;
Mark Browne8153ab2013-07-10 15:40:19 +0100295 int status = 0;
296
297 list_for_each_entry(t, &m->transfers, transfer_list) {
298 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
299 status = -EINVAL;
300 break;
301 }
Jarkko Nikula76f67ea2015-09-15 16:26:21 +0300302 status = omap1_spi100k_setup_transfer(spi, t);
303 if (status < 0)
304 break;
Mark Browne8153ab2013-07-10 15:40:19 +0100305
306 if (!cs_active) {
307 omap1_spi100k_force_cs(spi100k, 1);
308 cs_active = 1;
309 }
310
311 if (t->len) {
312 unsigned count;
313
314 count = omap1_spi100k_txrx_pio(spi, t);
315 m->actual_length += count;
316
317 if (count != t->len) {
318 status = -EIO;
319 break;
320 }
321 }
322
Alexandru Ardeleane74dc5c2019-09-26 13:51:37 +0300323 spi_transfer_delay_exec(t);
Mark Browne8153ab2013-07-10 15:40:19 +0100324
325 /* ignore the "leave it on after last xfer" hint */
326
327 if (t->cs_change) {
328 omap1_spi100k_force_cs(spi100k, 0);
329 cs_active = 0;
330 }
331 }
332
Jarkko Nikula76f67ea2015-09-15 16:26:21 +0300333 status = omap1_spi100k_setup_transfer(spi, NULL);
Mark Browne8153ab2013-07-10 15:40:19 +0100334
335 if (cs_active)
336 omap1_spi100k_force_cs(spi100k, 0);
337
338 m->status = status;
Mark Brownda60b852013-07-10 15:52:11 +0100339
340 spi_finalize_current_message(master);
Mark Browne8153ab2013-07-10 15:40:19 +0100341
342 return status;
343}
344
Grant Likelyfd4a3192012-12-07 16:57:14 +0000345static int omap1_spi100k_probe(struct platform_device *pdev)
Cory Maccarrone35c90492009-12-13 01:02:11 -0700346{
347 struct spi_master *master;
348 struct omap1_spi100k *spi100k;
349 int status = 0;
350
351 if (!pdev->id)
352 return -EINVAL;
353
Jingoo Han31804f62014-02-26 10:27:10 +0900354 master = spi_alloc_master(&pdev->dev, sizeof(*spi100k));
Cory Maccarrone35c90492009-12-13 01:02:11 -0700355 if (master == NULL) {
356 dev_dbg(&pdev->dev, "master allocation failed\n");
357 return -ENOMEM;
358 }
359
360 if (pdev->id != -1)
Jingoo Han31804f62014-02-26 10:27:10 +0900361 master->bus_num = pdev->id;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700362
363 master->setup = omap1_spi100k_setup;
Mark Brownda60b852013-07-10 15:52:11 +0100364 master->transfer_one_message = omap1_spi100k_transfer_one_message;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700365 master->num_chipselect = 2;
366 master->mode_bits = MODEBITS;
Stephen Warren24778be2013-05-21 20:36:35 -0600367 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Mark Brown69ea6722013-07-10 15:06:46 +0100368 master->min_speed_hz = OMAP1_SPI100K_MAX_FREQ/(1<<16);
369 master->max_speed_hz = OMAP1_SPI100K_MAX_FREQ;
Mark Browndb918412014-12-10 18:16:25 +0000370 master->auto_runtime_pm = true;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700371
Cory Maccarrone35c90492009-12-13 01:02:11 -0700372 spi100k = spi_master_get_devdata(master);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700373
374 /*
375 * The memory region base address is taken as the platform_data.
376 * You should allocate this with ioremap() before initializing
377 * the SPI.
378 */
Jingoo Han8074cf02013-07-30 16:58:59 +0900379 spi100k->base = (void __iomem *)dev_get_platdata(&pdev->dev);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700380
Mark Brown022a9412013-07-10 16:07:51 +0100381 spi100k->ick = devm_clk_get(&pdev->dev, "ick");
Cory Maccarrone35c90492009-12-13 01:02:11 -0700382 if (IS_ERR(spi100k->ick)) {
383 dev_dbg(&pdev->dev, "can't get spi100k_ick\n");
384 status = PTR_ERR(spi100k->ick);
Mark Brown022a9412013-07-10 16:07:51 +0100385 goto err;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700386 }
387
Mark Brown022a9412013-07-10 16:07:51 +0100388 spi100k->fck = devm_clk_get(&pdev->dev, "fck");
Cory Maccarrone35c90492009-12-13 01:02:11 -0700389 if (IS_ERR(spi100k->fck)) {
390 dev_dbg(&pdev->dev, "can't get spi100k_fck\n");
391 status = PTR_ERR(spi100k->fck);
Mark Brown022a9412013-07-10 16:07:51 +0100392 goto err;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700393 }
394
Mark Browndb918412014-12-10 18:16:25 +0000395 status = clk_prepare_enable(spi100k->ick);
396 if (status != 0) {
397 dev_err(&pdev->dev, "failed to enable ick: %d\n", status);
398 goto err;
399 }
400
401 status = clk_prepare_enable(spi100k->fck);
402 if (status != 0) {
403 dev_err(&pdev->dev, "failed to enable fck: %d\n", status);
404 goto err_ick;
405 }
406
407 pm_runtime_enable(&pdev->dev);
408 pm_runtime_set_active(&pdev->dev);
409
Jingoo Han5c4c5c72013-09-24 13:37:23 +0900410 status = devm_spi_register_master(&pdev->dev, master);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700411 if (status < 0)
Mark Browndb918412014-12-10 18:16:25 +0000412 goto err_fck;
Cory Maccarrone35c90492009-12-13 01:02:11 -0700413
Cory Maccarrone35c90492009-12-13 01:02:11 -0700414 return status;
415
Mark Browndb918412014-12-10 18:16:25 +0000416err_fck:
417 clk_disable_unprepare(spi100k->fck);
418err_ick:
419 clk_disable_unprepare(spi100k->ick);
Mark Brown022a9412013-07-10 16:07:51 +0100420err:
Cory Maccarrone35c90492009-12-13 01:02:11 -0700421 spi_master_put(master);
422 return status;
423}
424
Mark Browndb918412014-12-10 18:16:25 +0000425static int omap1_spi100k_remove(struct platform_device *pdev)
426{
Wei Yongjun75e2b462021-04-09 08:29:54 +0000427 struct spi_master *master = platform_get_drvdata(pdev);
Mark Browndb918412014-12-10 18:16:25 +0000428 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
429
430 pm_runtime_disable(&pdev->dev);
431
432 clk_disable_unprepare(spi100k->fck);
433 clk_disable_unprepare(spi100k->ick);
434
435 return 0;
436}
437
438#ifdef CONFIG_PM
439static int omap1_spi100k_runtime_suspend(struct device *dev)
440{
Wei Yongjun75e2b462021-04-09 08:29:54 +0000441 struct spi_master *master = dev_get_drvdata(dev);
Mark Browndb918412014-12-10 18:16:25 +0000442 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
443
444 clk_disable_unprepare(spi100k->ick);
445 clk_disable_unprepare(spi100k->fck);
446
447 return 0;
448}
449
450static int omap1_spi100k_runtime_resume(struct device *dev)
451{
Wei Yongjun75e2b462021-04-09 08:29:54 +0000452 struct spi_master *master = dev_get_drvdata(dev);
Mark Browndb918412014-12-10 18:16:25 +0000453 struct omap1_spi100k *spi100k = spi_master_get_devdata(master);
454 int ret;
455
456 ret = clk_prepare_enable(spi100k->ick);
457 if (ret != 0) {
458 dev_err(dev, "Failed to enable ick: %d\n", ret);
459 return ret;
460 }
461
462 ret = clk_prepare_enable(spi100k->fck);
463 if (ret != 0) {
464 dev_err(dev, "Failed to enable fck: %d\n", ret);
465 clk_disable_unprepare(spi100k->ick);
466 return ret;
467 }
468
469 return 0;
470}
471#endif
472
473static const struct dev_pm_ops omap1_spi100k_pm = {
474 SET_RUNTIME_PM_OPS(omap1_spi100k_runtime_suspend,
475 omap1_spi100k_runtime_resume, NULL)
476};
477
Cory Maccarrone35c90492009-12-13 01:02:11 -0700478static struct platform_driver omap1_spi100k_driver = {
479 .driver = {
480 .name = "omap1_spi100k",
Mark Browndb918412014-12-10 18:16:25 +0000481 .pm = &omap1_spi100k_pm,
Cory Maccarrone35c90492009-12-13 01:02:11 -0700482 },
Mark Brown2d0c6142013-07-10 16:10:33 +0100483 .probe = omap1_spi100k_probe,
Mark Browndb918412014-12-10 18:16:25 +0000484 .remove = omap1_spi100k_remove,
Cory Maccarrone35c90492009-12-13 01:02:11 -0700485};
486
Mark Brown2d0c6142013-07-10 16:10:33 +0100487module_platform_driver(omap1_spi100k_driver);
Cory Maccarrone35c90492009-12-13 01:02:11 -0700488
489MODULE_DESCRIPTION("OMAP7xx SPI 100k controller driver");
490MODULE_AUTHOR("Fabrice Crohas <fcrohas@gmail.com>");
491MODULE_LICENSE("GPL");