blob: 4c2bb4a4bf0b8d8d35f515d70c9999f026289bb0 [file] [log] [blame]
Sascha Hauer34f6e152008-09-02 17:16:59 +02001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
18 */
19
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/mtd/mtd.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/partitions.h>
27#include <linux/interrupt.h>
28#include <linux/device.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/err.h>
32#include <linux/io.h>
Sascha Hauer63f14742010-10-18 10:16:26 +020033#include <linux/irq.h>
34#include <linux/completion.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020035
36#include <asm/mach/flash.h>
37#include <mach/mxc_nand.h>
Sascha Hauer94671142009-10-05 12:14:21 +020038#include <mach/hardware.h>
Sascha Hauer34f6e152008-09-02 17:16:59 +020039
40#define DRIVER_NAME "mxc_nand"
41
Sascha Hauer94671142009-10-05 12:14:21 +020042#define nfc_is_v21() (cpu_is_mx25() || cpu_is_mx35())
Ivo Claryssea47bfd22010-04-08 16:16:51 +020043#define nfc_is_v1() (cpu_is_mx31() || cpu_is_mx27() || cpu_is_mx21())
Sascha Hauer71ec5152010-08-06 15:53:11 +020044#define nfc_is_v3_2() cpu_is_mx51()
45#define nfc_is_v3() nfc_is_v3_2()
Sascha Hauer94671142009-10-05 12:14:21 +020046
Sascha Hauer34f6e152008-09-02 17:16:59 +020047/* Addresses for NFC registers */
Sascha Hauer1bc99182010-08-06 15:53:08 +020048#define NFC_V1_V2_BUF_SIZE (host->regs + 0x00)
49#define NFC_V1_V2_BUF_ADDR (host->regs + 0x04)
50#define NFC_V1_V2_FLASH_ADDR (host->regs + 0x06)
51#define NFC_V1_V2_FLASH_CMD (host->regs + 0x08)
52#define NFC_V1_V2_CONFIG (host->regs + 0x0a)
53#define NFC_V1_V2_ECC_STATUS_RESULT (host->regs + 0x0c)
54#define NFC_V1_V2_RSLTMAIN_AREA (host->regs + 0x0e)
55#define NFC_V1_V2_RSLTSPARE_AREA (host->regs + 0x10)
56#define NFC_V1_V2_WRPROT (host->regs + 0x12)
57#define NFC_V1_UNLOCKSTART_BLKADDR (host->regs + 0x14)
58#define NFC_V1_UNLOCKEND_BLKADDR (host->regs + 0x16)
Baruch Siachd178e3e2011-03-14 09:01:56 +020059#define NFC_V21_UNLOCKSTART_BLKADDR0 (host->regs + 0x20)
60#define NFC_V21_UNLOCKSTART_BLKADDR1 (host->regs + 0x24)
61#define NFC_V21_UNLOCKSTART_BLKADDR2 (host->regs + 0x28)
62#define NFC_V21_UNLOCKSTART_BLKADDR3 (host->regs + 0x2c)
63#define NFC_V21_UNLOCKEND_BLKADDR0 (host->regs + 0x22)
64#define NFC_V21_UNLOCKEND_BLKADDR1 (host->regs + 0x26)
65#define NFC_V21_UNLOCKEND_BLKADDR2 (host->regs + 0x2a)
66#define NFC_V21_UNLOCKEND_BLKADDR3 (host->regs + 0x2e)
Sascha Hauer1bc99182010-08-06 15:53:08 +020067#define NFC_V1_V2_NF_WRPRST (host->regs + 0x18)
68#define NFC_V1_V2_CONFIG1 (host->regs + 0x1a)
69#define NFC_V1_V2_CONFIG2 (host->regs + 0x1c)
Sascha Hauer34f6e152008-09-02 17:16:59 +020070
Sascha Hauer6e85dfd2010-08-06 15:53:10 +020071#define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0)
Sascha Hauer1bc99182010-08-06 15:53:08 +020072#define NFC_V1_V2_CONFIG1_SP_EN (1 << 2)
73#define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3)
74#define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4)
75#define NFC_V1_V2_CONFIG1_BIG (1 << 5)
76#define NFC_V1_V2_CONFIG1_RST (1 << 6)
77#define NFC_V1_V2_CONFIG1_CE (1 << 7)
Sascha Hauerb8db2f52010-08-09 15:04:19 +020078#define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8)
79#define NFC_V2_CONFIG1_PPB(x) (((x) & 0x3) << 9)
80#define NFC_V2_CONFIG1_FP_INT (1 << 11)
Sascha Hauer34f6e152008-09-02 17:16:59 +020081
Sascha Hauer1bc99182010-08-06 15:53:08 +020082#define NFC_V1_V2_CONFIG2_INT (1 << 15)
Sascha Hauer34f6e152008-09-02 17:16:59 +020083
Sascha Hauer1bc99182010-08-06 15:53:08 +020084/*
85 * Operation modes for the NFC. Valid for v1, v2 and v3
86 * type controllers.
87 */
88#define NFC_CMD (1 << 0)
89#define NFC_ADDR (1 << 1)
90#define NFC_INPUT (1 << 2)
91#define NFC_OUTPUT (1 << 3)
92#define NFC_ID (1 << 4)
93#define NFC_STATUS (1 << 5)
Sascha Hauer34f6e152008-09-02 17:16:59 +020094
Sascha Hauer71ec5152010-08-06 15:53:11 +020095#define NFC_V3_FLASH_CMD (host->regs_axi + 0x00)
96#define NFC_V3_FLASH_ADDR0 (host->regs_axi + 0x04)
Sascha Hauer34f6e152008-09-02 17:16:59 +020097
Sascha Hauer71ec5152010-08-06 15:53:11 +020098#define NFC_V3_CONFIG1 (host->regs_axi + 0x34)
99#define NFC_V3_CONFIG1_SP_EN (1 << 0)
100#define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7 ) << 4)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200101
Sascha Hauer71ec5152010-08-06 15:53:11 +0200102#define NFC_V3_ECC_STATUS_RESULT (host->regs_axi + 0x38)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200103
Sascha Hauer71ec5152010-08-06 15:53:11 +0200104#define NFC_V3_LAUNCH (host->regs_axi + 0x40)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200105
Sascha Hauer71ec5152010-08-06 15:53:11 +0200106#define NFC_V3_WRPROT (host->regs_ip + 0x0)
107#define NFC_V3_WRPROT_LOCK_TIGHT (1 << 0)
108#define NFC_V3_WRPROT_LOCK (1 << 1)
109#define NFC_V3_WRPROT_UNLOCK (1 << 2)
110#define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6)
111
112#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0 (host->regs_ip + 0x04)
113
114#define NFC_V3_CONFIG2 (host->regs_ip + 0x24)
115#define NFC_V3_CONFIG2_PS_512 (0 << 0)
116#define NFC_V3_CONFIG2_PS_2048 (1 << 0)
117#define NFC_V3_CONFIG2_PS_4096 (2 << 0)
118#define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2)
119#define NFC_V3_CONFIG2_ECC_EN (1 << 3)
120#define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4)
121#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0 (1 << 5)
122#define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6)
123#define NFC_V3_CONFIG2_PPB(x) (((x) & 0x3) << 7)
124#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x) (((x) & 0x3) << 12)
125#define NFC_V3_CONFIG2_INT_MSK (1 << 15)
126#define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24)
127#define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16)
128
129#define NFC_V3_CONFIG3 (host->regs_ip + 0x28)
130#define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0)
131#define NFC_V3_CONFIG3_FW8 (1 << 3)
132#define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8)
133#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x) (((x) & 0x7) << 12)
134#define NFC_V3_CONFIG3_RBB_MODE (1 << 15)
135#define NFC_V3_CONFIG3_NO_SDMA (1 << 20)
136
137#define NFC_V3_IPC (host->regs_ip + 0x2C)
138#define NFC_V3_IPC_CREQ (1 << 0)
139#define NFC_V3_IPC_INT (1 << 31)
140
141#define NFC_V3_DELAY_LINE (host->regs_ip + 0x34)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200142
143struct mxc_nand_host {
144 struct mtd_info mtd;
145 struct nand_chip nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200146 struct device *dev;
147
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200148 void *spare0;
149 void *main_area0;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200150
151 void __iomem *base;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200152 void __iomem *regs;
Sascha Hauer71ec5152010-08-06 15:53:11 +0200153 void __iomem *regs_axi;
154 void __iomem *regs_ip;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200155 int status_request;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200156 struct clk *clk;
157 int clk_act;
158 int irq;
Sascha Hauer94f77e52010-08-06 15:53:09 +0200159 int eccsize;
Baruch Siachd178e3e2011-03-14 09:01:56 +0200160 int active_cs;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200161
Sascha Hauer63f14742010-10-18 10:16:26 +0200162 struct completion op_completion;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200163
164 uint8_t *data_buf;
165 unsigned int buf_start;
166 int spare_len;
Sascha Hauer5f973042010-08-06 15:53:06 +0200167
168 void (*preset)(struct mtd_info *);
169 void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
170 void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
171 void (*send_page)(struct mtd_info *, unsigned int);
172 void (*send_read_id)(struct mxc_nand_host *);
173 uint16_t (*get_dev_status)(struct mxc_nand_host *);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200174 int (*check_int)(struct mxc_nand_host *);
Sascha Hauer63f14742010-10-18 10:16:26 +0200175 void (*irq_control)(struct mxc_nand_host *, int);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200176};
177
Sascha Hauer34f6e152008-09-02 17:16:59 +0200178/* OOB placement block for use with hardware ecc generation */
Sascha Hauer94671142009-10-05 12:14:21 +0200179static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200180 .eccbytes = 5,
181 .eccpos = {6, 7, 8, 9, 10},
Sascha Hauer8c1fd892009-10-21 10:22:01 +0200182 .oobfree = {{0, 5}, {12, 4}, }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200183};
184
Sascha Hauer94671142009-10-05 12:14:21 +0200185static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400186 .eccbytes = 20,
187 .eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
188 38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
189 .oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200190};
191
Sascha Hauer94671142009-10-05 12:14:21 +0200192/* OOB description for 512 byte pages with 16 byte OOB */
193static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
194 .eccbytes = 1 * 9,
195 .eccpos = {
196 7, 8, 9, 10, 11, 12, 13, 14, 15
197 },
198 .oobfree = {
199 {.offset = 0, .length = 5}
200 }
201};
202
203/* OOB description for 2048 byte pages with 64 byte OOB */
204static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
205 .eccbytes = 4 * 9,
206 .eccpos = {
207 7, 8, 9, 10, 11, 12, 13, 14, 15,
208 23, 24, 25, 26, 27, 28, 29, 30, 31,
209 39, 40, 41, 42, 43, 44, 45, 46, 47,
210 55, 56, 57, 58, 59, 60, 61, 62, 63
211 },
212 .oobfree = {
213 {.offset = 2, .length = 4},
214 {.offset = 16, .length = 7},
215 {.offset = 32, .length = 7},
216 {.offset = 48, .length = 7}
217 }
218};
219
Baruch Siach2c1c5f12011-03-09 16:12:20 +0200220/* OOB description for 4096 byte pages with 128 byte OOB */
221static struct nand_ecclayout nandv2_hw_eccoob_4k = {
222 .eccbytes = 8 * 9,
223 .eccpos = {
224 7, 8, 9, 10, 11, 12, 13, 14, 15,
225 23, 24, 25, 26, 27, 28, 29, 30, 31,
226 39, 40, 41, 42, 43, 44, 45, 46, 47,
227 55, 56, 57, 58, 59, 60, 61, 62, 63,
228 71, 72, 73, 74, 75, 76, 77, 78, 79,
229 87, 88, 89, 90, 91, 92, 93, 94, 95,
230 103, 104, 105, 106, 107, 108, 109, 110, 111,
231 119, 120, 121, 122, 123, 124, 125, 126, 127,
232 },
233 .oobfree = {
234 {.offset = 2, .length = 4},
235 {.offset = 16, .length = 7},
236 {.offset = 32, .length = 7},
237 {.offset = 48, .length = 7},
238 {.offset = 64, .length = 7},
239 {.offset = 80, .length = 7},
240 {.offset = 96, .length = 7},
241 {.offset = 112, .length = 7},
242 }
243};
244
Sascha Hauer34f6e152008-09-02 17:16:59 +0200245static const char *part_probes[] = { "RedBoot", "cmdlinepart", NULL };
Sascha Hauer34f6e152008-09-02 17:16:59 +0200246
247static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
248{
249 struct mxc_nand_host *host = dev_id;
250
Sascha Hauer63f14742010-10-18 10:16:26 +0200251 if (!host->check_int(host))
252 return IRQ_NONE;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200253
Sascha Hauer63f14742010-10-18 10:16:26 +0200254 host->irq_control(host, 0);
255
256 complete(&host->op_completion);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200257
258 return IRQ_HANDLED;
259}
260
Sascha Hauer71ec5152010-08-06 15:53:11 +0200261static int check_int_v3(struct mxc_nand_host *host)
262{
263 uint32_t tmp;
264
265 tmp = readl(NFC_V3_IPC);
266 if (!(tmp & NFC_V3_IPC_INT))
267 return 0;
268
269 tmp &= ~NFC_V3_IPC_INT;
270 writel(tmp, NFC_V3_IPC);
271
272 return 1;
273}
274
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200275static int check_int_v1_v2(struct mxc_nand_host *host)
276{
277 uint32_t tmp;
278
Sascha Hauer1bc99182010-08-06 15:53:08 +0200279 tmp = readw(NFC_V1_V2_CONFIG2);
280 if (!(tmp & NFC_V1_V2_CONFIG2_INT))
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200281 return 0;
282
Sascha Hauer63f14742010-10-18 10:16:26 +0200283 if (!cpu_is_mx21())
284 writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200285
286 return 1;
287}
288
Sascha Hauer63f14742010-10-18 10:16:26 +0200289/*
290 * It has been observed that the i.MX21 cannot read the CONFIG2:INT bit
291 * if interrupts are masked (CONFIG1:INT_MSK is set). To handle this, the
292 * driver can enable/disable the irq line rather than simply masking the
293 * interrupts.
294 */
295static void irq_control_mx21(struct mxc_nand_host *host, int activate)
296{
297 if (activate)
298 enable_irq(host->irq);
299 else
300 disable_irq_nosync(host->irq);
301}
302
303static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
304{
305 uint16_t tmp;
306
307 tmp = readw(NFC_V1_V2_CONFIG1);
308
309 if (activate)
310 tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
311 else
312 tmp |= NFC_V1_V2_CONFIG1_INT_MSK;
313
314 writew(tmp, NFC_V1_V2_CONFIG1);
315}
316
317static void irq_control_v3(struct mxc_nand_host *host, int activate)
318{
319 uint32_t tmp;
320
321 tmp = readl(NFC_V3_CONFIG2);
322
323 if (activate)
324 tmp &= ~NFC_V3_CONFIG2_INT_MSK;
325 else
326 tmp |= NFC_V3_CONFIG2_INT_MSK;
327
328 writel(tmp, NFC_V3_CONFIG2);
329}
330
Sascha Hauer34f6e152008-09-02 17:16:59 +0200331/* This function polls the NANDFC to wait for the basic operation to
332 * complete by checking the INT bit of config2 register.
333 */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200334static void wait_op_done(struct mxc_nand_host *host, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200335{
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200336 int max_retries = 8000;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200337
338 if (useirq) {
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200339 if (!host->check_int(host)) {
Sascha Hauer63f14742010-10-18 10:16:26 +0200340 INIT_COMPLETION(host->op_completion);
341 host->irq_control(host, 1);
342 wait_for_completion(&host->op_completion);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200343 }
344 } else {
345 while (max_retries-- > 0) {
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200346 if (host->check_int(host))
Sascha Hauer34f6e152008-09-02 17:16:59 +0200347 break;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +0200348
Sascha Hauer34f6e152008-09-02 17:16:59 +0200349 udelay(1);
350 }
Roel Kluin43950a62009-06-04 16:24:59 +0200351 if (max_retries < 0)
Sascha Hauer62465492009-06-04 15:57:20 +0200352 DEBUG(MTD_DEBUG_LEVEL0, "%s: INT not set\n",
353 __func__);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200354 }
355}
356
Sascha Hauer71ec5152010-08-06 15:53:11 +0200357static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
358{
359 /* fill command */
360 writel(cmd, NFC_V3_FLASH_CMD);
361
362 /* send out command */
363 writel(NFC_CMD, NFC_V3_LAUNCH);
364
365 /* Wait for operation to complete */
366 wait_op_done(host, useirq);
367}
368
Sascha Hauer34f6e152008-09-02 17:16:59 +0200369/* This function issues the specified command to the NAND device and
370 * waits for completion. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200371static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200372{
373 DEBUG(MTD_DEBUG_LEVEL3, "send_cmd(host, 0x%x, %d)\n", cmd, useirq);
374
Sascha Hauer1bc99182010-08-06 15:53:08 +0200375 writew(cmd, NFC_V1_V2_FLASH_CMD);
376 writew(NFC_CMD, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200377
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200378 if (cpu_is_mx21() && (cmd == NAND_CMD_RESET)) {
379 int max_retries = 100;
380 /* Reset completion is indicated by NFC_CONFIG2 */
381 /* being set to 0 */
382 while (max_retries-- > 0) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200383 if (readw(NFC_V1_V2_CONFIG2) == 0) {
Ivo Claryssea47bfd22010-04-08 16:16:51 +0200384 break;
385 }
386 udelay(1);
387 }
388 if (max_retries < 0)
389 DEBUG(MTD_DEBUG_LEVEL0, "%s: RESET failed\n",
390 __func__);
391 } else {
392 /* Wait for operation to complete */
393 wait_op_done(host, useirq);
394 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200395}
396
Sascha Hauer71ec5152010-08-06 15:53:11 +0200397static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
398{
399 /* fill address */
400 writel(addr, NFC_V3_FLASH_ADDR0);
401
402 /* send out address */
403 writel(NFC_ADDR, NFC_V3_LAUNCH);
404
405 wait_op_done(host, 0);
406}
407
Sascha Hauer34f6e152008-09-02 17:16:59 +0200408/* This function sends an address (or partial address) to the
409 * NAND device. The address is used to select the source/destination for
410 * a NAND command. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200411static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200412{
413 DEBUG(MTD_DEBUG_LEVEL3, "send_addr(host, 0x%x %d)\n", addr, islast);
414
Sascha Hauer1bc99182010-08-06 15:53:08 +0200415 writew(addr, NFC_V1_V2_FLASH_ADDR);
416 writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200417
418 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200419 wait_op_done(host, islast);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200420}
421
Sascha Hauer71ec5152010-08-06 15:53:11 +0200422static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
423{
424 struct nand_chip *nand_chip = mtd->priv;
425 struct mxc_nand_host *host = nand_chip->priv;
426 uint32_t tmp;
427
428 tmp = readl(NFC_V3_CONFIG1);
429 tmp &= ~(7 << 4);
430 writel(tmp, NFC_V3_CONFIG1);
431
432 /* transfer data from NFC ram to nand */
433 writel(ops, NFC_V3_LAUNCH);
434
435 wait_op_done(host, false);
436}
437
Sascha Hauer5f973042010-08-06 15:53:06 +0200438static void send_page_v1_v2(struct mtd_info *mtd, unsigned int ops)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200439{
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200440 struct nand_chip *nand_chip = mtd->priv;
441 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200442 int bufs, i;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200443
Sascha Hauer94671142009-10-05 12:14:21 +0200444 if (nfc_is_v1() && mtd->writesize > 512)
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200445 bufs = 4;
446 else
447 bufs = 1;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200448
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200449 for (i = 0; i < bufs; i++) {
450
451 /* NANDFC buffer 0 is used for page read/write */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200452 writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200453
Sascha Hauer1bc99182010-08-06 15:53:08 +0200454 writew(ops, NFC_V1_V2_CONFIG2);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200455
456 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200457 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200458 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200459}
460
Sascha Hauer71ec5152010-08-06 15:53:11 +0200461static void send_read_id_v3(struct mxc_nand_host *host)
462{
463 /* Read ID into main buffer */
464 writel(NFC_ID, NFC_V3_LAUNCH);
465
466 wait_op_done(host, true);
467
468 memcpy(host->data_buf, host->main_area0, 16);
469}
470
Sascha Hauer34f6e152008-09-02 17:16:59 +0200471/* Request the NANDFC to perform a read of the NAND device ID. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200472static void send_read_id_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200473{
474 struct nand_chip *this = &host->nand;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200475
476 /* NANDFC buffer 0 is used for device ID output */
Baruch Siachd178e3e2011-03-14 09:01:56 +0200477 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200478
Sascha Hauer1bc99182010-08-06 15:53:08 +0200479 writew(NFC_ID, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200480
481 /* Wait for operation to complete */
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200482 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200483
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200484 memcpy(host->data_buf, host->main_area0, 16);
John Ognessf7b66e52010-06-18 18:59:47 +0200485
486 if (this->options & NAND_BUSWIDTH_16) {
487 /* compress the ID info */
488 host->data_buf[1] = host->data_buf[2];
489 host->data_buf[2] = host->data_buf[4];
490 host->data_buf[3] = host->data_buf[6];
491 host->data_buf[4] = host->data_buf[8];
492 host->data_buf[5] = host->data_buf[10];
493 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200494}
495
Sascha Hauer71ec5152010-08-06 15:53:11 +0200496static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200497{
Sascha Hauer71ec5152010-08-06 15:53:11 +0200498 writew(NFC_STATUS, NFC_V3_LAUNCH);
Sascha Hauerc110eaf2009-10-21 16:01:02 +0200499 wait_op_done(host, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200500
Sascha Hauer71ec5152010-08-06 15:53:11 +0200501 return readl(NFC_V3_CONFIG1) >> 16;
502}
503
Sascha Hauer34f6e152008-09-02 17:16:59 +0200504/* This function requests the NANDFC to perform a read of the
505 * NAND device status and returns the current status. */
Sascha Hauer5f973042010-08-06 15:53:06 +0200506static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200507{
Sascha Hauerc29c6072010-08-06 15:53:05 +0200508 void __iomem *main_buf = host->main_area0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200509 uint32_t store;
510 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200511
Baruch Siachd178e3e2011-03-14 09:01:56 +0200512 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200513
514 /*
515 * The device status is stored in main_area0. To
516 * prevent corruption of the buffer save the value
517 * and restore it afterwards.
518 */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200519 store = readl(main_buf);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200520
Sascha Hauer1bc99182010-08-06 15:53:08 +0200521 writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200522 wait_op_done(host, true);
523
Sascha Hauer34f6e152008-09-02 17:16:59 +0200524 ret = readw(main_buf);
Sascha Hauerc29c6072010-08-06 15:53:05 +0200525
Sascha Hauer34f6e152008-09-02 17:16:59 +0200526 writel(store, main_buf);
527
528 return ret;
529}
530
531/* This functions is used by upper layer to checks if device is ready */
532static int mxc_nand_dev_ready(struct mtd_info *mtd)
533{
534 /*
535 * NFC handles R/B internally. Therefore, this function
536 * always returns status as ready.
537 */
538 return 1;
539}
540
541static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
542{
543 /*
544 * If HW ECC is enabled, we turn it on during init. There is
545 * no need to enable again here.
546 */
547}
548
Sascha Hauer94f77e52010-08-06 15:53:09 +0200549static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
Sascha Hauer34f6e152008-09-02 17:16:59 +0200550 u_char *read_ecc, u_char *calc_ecc)
551{
552 struct nand_chip *nand_chip = mtd->priv;
553 struct mxc_nand_host *host = nand_chip->priv;
554
555 /*
556 * 1-Bit errors are automatically corrected in HW. No need for
557 * additional correction. 2-Bit errors cannot be corrected by
558 * HW ECC, so we need to return failure
559 */
Sascha Hauer1bc99182010-08-06 15:53:08 +0200560 uint16_t ecc_status = readw(NFC_V1_V2_ECC_STATUS_RESULT);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200561
562 if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
563 DEBUG(MTD_DEBUG_LEVEL0,
564 "MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
565 return -1;
566 }
567
568 return 0;
569}
570
Sascha Hauer94f77e52010-08-06 15:53:09 +0200571static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
572 u_char *read_ecc, u_char *calc_ecc)
573{
574 struct nand_chip *nand_chip = mtd->priv;
575 struct mxc_nand_host *host = nand_chip->priv;
576 u32 ecc_stat, err;
577 int no_subpages = 1;
578 int ret = 0;
579 u8 ecc_bit_mask, err_limit;
580
581 ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
582 err_limit = (host->eccsize == 4) ? 0x4 : 0x8;
583
584 no_subpages = mtd->writesize >> 9;
585
Sascha Hauer71ec5152010-08-06 15:53:11 +0200586 if (nfc_is_v21())
587 ecc_stat = readl(NFC_V1_V2_ECC_STATUS_RESULT);
588 else
589 ecc_stat = readl(NFC_V3_ECC_STATUS_RESULT);
Sascha Hauer94f77e52010-08-06 15:53:09 +0200590
591 do {
592 err = ecc_stat & ecc_bit_mask;
593 if (err > err_limit) {
594 printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
595 return -1;
596 } else {
597 ret += err;
598 }
599 ecc_stat >>= 4;
600 } while (--no_subpages);
601
602 mtd->ecc_stats.corrected += ret;
603 pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);
604
605 return ret;
606}
607
Sascha Hauer34f6e152008-09-02 17:16:59 +0200608static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
609 u_char *ecc_code)
610{
611 return 0;
612}
613
614static u_char mxc_nand_read_byte(struct mtd_info *mtd)
615{
616 struct nand_chip *nand_chip = mtd->priv;
617 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200618 uint8_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200619
620 /* Check for status request */
621 if (host->status_request)
Sascha Hauer5f973042010-08-06 15:53:06 +0200622 return host->get_dev_status(host) & 0xFF;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200623
Sascha Hauerf8f96082009-06-04 17:12:26 +0200624 ret = *(uint8_t *)(host->data_buf + host->buf_start);
625 host->buf_start++;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200626
627 return ret;
628}
629
630static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
631{
632 struct nand_chip *nand_chip = mtd->priv;
633 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200634 uint16_t ret;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200635
Sascha Hauerf8f96082009-06-04 17:12:26 +0200636 ret = *(uint16_t *)(host->data_buf + host->buf_start);
637 host->buf_start += 2;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200638
639 return ret;
640}
641
642/* Write data of length len to buffer buf. The data to be
643 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
644 * Operation by the NFC, the data is written to NAND Flash */
645static void mxc_nand_write_buf(struct mtd_info *mtd,
646 const u_char *buf, int len)
647{
648 struct nand_chip *nand_chip = mtd->priv;
649 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200650 u16 col = host->buf_start;
651 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200652
Sascha Hauerf8f96082009-06-04 17:12:26 +0200653 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200654
Sascha Hauerf8f96082009-06-04 17:12:26 +0200655 memcpy(host->data_buf + col, buf, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200656
Sascha Hauerf8f96082009-06-04 17:12:26 +0200657 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200658}
659
660/* Read the data buffer from the NAND Flash. To read the data from NAND
661 * Flash first the data output cycle is initiated by the NFC, which copies
662 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
663 */
664static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
665{
666 struct nand_chip *nand_chip = mtd->priv;
667 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200668 u16 col = host->buf_start;
669 int n = mtd->oobsize + mtd->writesize - col;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200670
Sascha Hauerf8f96082009-06-04 17:12:26 +0200671 n = min(n, len);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200672
Baruch Siach5d9d9932011-03-02 16:47:55 +0200673 memcpy(buf, host->data_buf + col, n);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200674
Baruch Siach5d9d9932011-03-02 16:47:55 +0200675 host->buf_start += n;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200676}
677
678/* Used by the upper layer to verify the data in NAND Flash
679 * with the data in the buf. */
680static int mxc_nand_verify_buf(struct mtd_info *mtd,
681 const u_char *buf, int len)
682{
683 return -EFAULT;
684}
685
686/* This function is used by upper layer for select and
687 * deselect of the NAND chip */
688static void mxc_nand_select_chip(struct mtd_info *mtd, int chip)
689{
690 struct nand_chip *nand_chip = mtd->priv;
691 struct mxc_nand_host *host = nand_chip->priv;
692
Baruch Siachd178e3e2011-03-14 09:01:56 +0200693 if (chip == -1) {
Sascha Hauer34f6e152008-09-02 17:16:59 +0200694 /* Disable the NFC clock */
695 if (host->clk_act) {
696 clk_disable(host->clk);
697 host->clk_act = 0;
698 }
Baruch Siachd178e3e2011-03-14 09:01:56 +0200699 return;
700 }
Sascha Hauer34f6e152008-09-02 17:16:59 +0200701
Baruch Siachd178e3e2011-03-14 09:01:56 +0200702 if (!host->clk_act) {
703 /* Enable the NFC clock */
704 clk_enable(host->clk);
705 host->clk_act = 1;
706 }
707
708 if (nfc_is_v21()) {
709 host->active_cs = chip;
710 writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200711 }
712}
713
Sascha Hauerf8f96082009-06-04 17:12:26 +0200714/*
715 * Function to transfer data to/from spare area.
716 */
717static void copy_spare(struct mtd_info *mtd, bool bfrom)
718{
719 struct nand_chip *this = mtd->priv;
720 struct mxc_nand_host *host = this->priv;
721 u16 i, j;
722 u16 n = mtd->writesize >> 9;
723 u8 *d = host->data_buf + mtd->writesize;
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200724 u8 *s = host->spare0;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200725 u16 t = host->spare_len;
726
727 j = (mtd->oobsize / n >> 1) << 1;
728
729 if (bfrom) {
730 for (i = 0; i < n - 1; i++)
731 memcpy(d + i * j, s + i * t, j);
732
733 /* the last section */
734 memcpy(d + i * j, s + i * t, mtd->oobsize - i * j);
735 } else {
736 for (i = 0; i < n - 1; i++)
737 memcpy(&s[i * t], &d[i * j], j);
738
739 /* the last section */
740 memcpy(&s[i * t], &d[i * j], mtd->oobsize - i * j);
741 }
742}
743
Sascha Hauera3e65b62009-06-02 11:47:59 +0200744static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200745{
746 struct nand_chip *nand_chip = mtd->priv;
747 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200748
749 /* Write out column address, if necessary */
750 if (column != -1) {
751 /*
752 * MXC NANDFC can only perform full page+spare or
753 * spare-only read/write. When the upper layers
Gilles Espinasse177b2412011-01-09 08:59:49 +0100754 * perform a read/write buf operation, the saved column
755 * address is used to index into the full page.
Sascha Hauer34f6e152008-09-02 17:16:59 +0200756 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200757 host->send_addr(host, 0, page_addr == -1);
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200758 if (mtd->writesize > 512)
Sascha Hauer34f6e152008-09-02 17:16:59 +0200759 /* another col addr cycle for 2k page */
Sascha Hauer5f973042010-08-06 15:53:06 +0200760 host->send_addr(host, 0, false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200761 }
762
763 /* Write out page address, if necessary */
764 if (page_addr != -1) {
765 /* paddr_0 - p_addr_7 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200766 host->send_addr(host, (page_addr & 0xff), false);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200767
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200768 if (mtd->writesize > 512) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400769 if (mtd->size >= 0x10000000) {
770 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200771 host->send_addr(host, (page_addr >> 8) & 0xff, false);
772 host->send_addr(host, (page_addr >> 16) & 0xff, true);
Vladimir Barinovbd3fd622009-05-25 13:06:17 +0400773 } else
774 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200775 host->send_addr(host, (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200776 } else {
777 /* One more address cycle for higher density devices */
778 if (mtd->size >= 0x4000000) {
779 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200780 host->send_addr(host, (page_addr >> 8) & 0xff, false);
781 host->send_addr(host, (page_addr >> 16) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200782 } else
783 /* paddr_8 - paddr_15 */
Sascha Hauer5f973042010-08-06 15:53:06 +0200784 host->send_addr(host, (page_addr >> 8) & 0xff, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200785 }
786 }
Sascha Hauera3e65b62009-06-02 11:47:59 +0200787}
Sascha Hauer34f6e152008-09-02 17:16:59 +0200788
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200789/*
790 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
791 * on how much oob the nand chip has. For 8bit ecc we need at least
792 * 26 bytes of oob data per 512 byte block.
793 */
794static int get_eccsize(struct mtd_info *mtd)
795{
796 int oobbytes_per_512 = 0;
797
798 oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;
799
800 if (oobbytes_per_512 < 26)
801 return 4;
802 else
803 return 8;
804}
805
Sascha Hauer5f973042010-08-06 15:53:06 +0200806static void preset_v1_v2(struct mtd_info *mtd)
Ivo Claryssed4840182010-04-08 16:14:44 +0200807{
808 struct nand_chip *nand_chip = mtd->priv;
809 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200810 uint16_t config1 = 0;
Ivo Claryssed4840182010-04-08 16:14:44 +0200811
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200812 if (nand_chip->ecc.mode == NAND_ECC_HW)
813 config1 |= NFC_V1_V2_CONFIG1_ECC_EN;
814
815 if (nfc_is_v21())
816 config1 |= NFC_V2_CONFIG1_FP_INT;
817
818 if (!cpu_is_mx21())
819 config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200820
821 if (nfc_is_v21() && mtd->writesize) {
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200822 uint16_t pages_per_block = mtd->erasesize / mtd->writesize;
823
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200824 host->eccsize = get_eccsize(mtd);
825 if (host->eccsize == 4)
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200826 config1 |= NFC_V2_CONFIG1_ECC_MODE_4;
827
828 config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
Sascha Hauer6e85dfd2010-08-06 15:53:10 +0200829 } else {
830 host->eccsize = 1;
831 }
832
Sascha Hauerb8db2f52010-08-09 15:04:19 +0200833 writew(config1, NFC_V1_V2_CONFIG1);
Ivo Claryssed4840182010-04-08 16:14:44 +0200834 /* preset operation */
835
836 /* Unlock the internal RAM Buffer */
Sascha Hauer1bc99182010-08-06 15:53:08 +0200837 writew(0x2, NFC_V1_V2_CONFIG);
Ivo Claryssed4840182010-04-08 16:14:44 +0200838
839 /* Blocks to be unlocked */
840 if (nfc_is_v21()) {
Baruch Siachd178e3e2011-03-14 09:01:56 +0200841 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
842 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
843 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
844 writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
845 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
846 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
847 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
848 writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
Ivo Claryssed4840182010-04-08 16:14:44 +0200849 } else if (nfc_is_v1()) {
Sascha Hauer1bc99182010-08-06 15:53:08 +0200850 writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
851 writew(0x4000, NFC_V1_UNLOCKEND_BLKADDR);
Ivo Claryssed4840182010-04-08 16:14:44 +0200852 } else
853 BUG();
854
855 /* Unlock Block Command for given address range */
Sascha Hauer1bc99182010-08-06 15:53:08 +0200856 writew(0x4, NFC_V1_V2_WRPROT);
Ivo Claryssed4840182010-04-08 16:14:44 +0200857}
858
Sascha Hauer71ec5152010-08-06 15:53:11 +0200859static void preset_v3(struct mtd_info *mtd)
860{
861 struct nand_chip *chip = mtd->priv;
862 struct mxc_nand_host *host = chip->priv;
863 uint32_t config2, config3;
864 int i, addr_phases;
865
866 writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
867 writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);
868
869 /* Unlock the internal RAM Buffer */
870 writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
871 NFC_V3_WRPROT);
872
873 /* Blocks to be unlocked */
874 for (i = 0; i < NAND_MAX_CHIPS; i++)
875 writel(0x0 | (0xffff << 16),
876 NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));
877
878 writel(0, NFC_V3_IPC);
879
880 config2 = NFC_V3_CONFIG2_ONE_CYCLE |
881 NFC_V3_CONFIG2_2CMD_PHASES |
882 NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
883 NFC_V3_CONFIG2_ST_CMD(0x70) |
Sascha Hauer63f14742010-10-18 10:16:26 +0200884 NFC_V3_CONFIG2_INT_MSK |
Sascha Hauer71ec5152010-08-06 15:53:11 +0200885 NFC_V3_CONFIG2_NUM_ADDR_PHASE0;
886
887 if (chip->ecc.mode == NAND_ECC_HW)
888 config2 |= NFC_V3_CONFIG2_ECC_EN;
889
890 addr_phases = fls(chip->pagemask) >> 3;
891
892 if (mtd->writesize == 2048) {
893 config2 |= NFC_V3_CONFIG2_PS_2048;
894 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
895 } else if (mtd->writesize == 4096) {
896 config2 |= NFC_V3_CONFIG2_PS_4096;
897 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
898 } else {
899 config2 |= NFC_V3_CONFIG2_PS_512;
900 config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
901 }
902
903 if (mtd->writesize) {
904 config2 |= NFC_V3_CONFIG2_PPB(ffs(mtd->erasesize / mtd->writesize) - 6);
905 host->eccsize = get_eccsize(mtd);
906 if (host->eccsize == 8)
907 config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
908 }
909
910 writel(config2, NFC_V3_CONFIG2);
911
912 config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
913 NFC_V3_CONFIG3_NO_SDMA |
914 NFC_V3_CONFIG3_RBB_MODE |
915 NFC_V3_CONFIG3_SBB(6) | /* Reset default */
916 NFC_V3_CONFIG3_ADD_OP(0);
917
918 if (!(chip->options & NAND_BUSWIDTH_16))
919 config3 |= NFC_V3_CONFIG3_FW8;
920
921 writel(config3, NFC_V3_CONFIG3);
922
923 writel(0, NFC_V3_DELAY_LINE);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200924}
925
Sascha Hauer34f6e152008-09-02 17:16:59 +0200926/* Used by the upper layer to write command to NAND Flash for
927 * different operations to be carried out on NAND Flash */
928static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
929 int column, int page_addr)
930{
931 struct nand_chip *nand_chip = mtd->priv;
932 struct mxc_nand_host *host = nand_chip->priv;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200933
934 DEBUG(MTD_DEBUG_LEVEL3,
935 "mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
936 command, column, page_addr);
937
938 /* Reset command state information */
939 host->status_request = false;
940
941 /* Command pre-processing step */
Sascha Hauer34f6e152008-09-02 17:16:59 +0200942 switch (command) {
Ivo Claryssed4840182010-04-08 16:14:44 +0200943 case NAND_CMD_RESET:
Sascha Hauer5f973042010-08-06 15:53:06 +0200944 host->preset(mtd);
945 host->send_cmd(host, command, false);
Ivo Claryssed4840182010-04-08 16:14:44 +0200946 break;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200947
Sascha Hauer34f6e152008-09-02 17:16:59 +0200948 case NAND_CMD_STATUS:
Sascha Hauerf8f96082009-06-04 17:12:26 +0200949 host->buf_start = 0;
Sascha Hauer34f6e152008-09-02 17:16:59 +0200950 host->status_request = true;
Sascha Hauer89121a62009-06-04 17:18:01 +0200951
Sascha Hauer5f973042010-08-06 15:53:06 +0200952 host->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +0200953 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200954 break;
955
Sascha Hauer34f6e152008-09-02 17:16:59 +0200956 case NAND_CMD_READ0:
Sascha Hauer34f6e152008-09-02 17:16:59 +0200957 case NAND_CMD_READOOB:
Sascha Hauer89121a62009-06-04 17:18:01 +0200958 if (command == NAND_CMD_READ0)
959 host->buf_start = column;
960 else
961 host->buf_start = column + mtd->writesize;
Sascha Hauerf8f96082009-06-04 17:12:26 +0200962
Sascha Hauer5ea32022010-04-27 15:24:01 +0200963 command = NAND_CMD_READ0; /* only READ0 is valid */
Sascha Hauer89121a62009-06-04 17:18:01 +0200964
Sascha Hauer5f973042010-08-06 15:53:06 +0200965 host->send_cmd(host, command, false);
Sascha Hauer89121a62009-06-04 17:18:01 +0200966 mxc_do_addr_cycle(mtd, column, page_addr);
967
Sascha Hauer2d69c7f2009-10-05 11:24:02 +0200968 if (mtd->writesize > 512)
Sascha Hauer5f973042010-08-06 15:53:06 +0200969 host->send_cmd(host, NAND_CMD_READSTART, true);
Sascha Hauerc5d23f12009-06-04 17:25:53 +0200970
Sascha Hauer5f973042010-08-06 15:53:06 +0200971 host->send_page(mtd, NFC_OUTPUT);
Sascha Hauer89121a62009-06-04 17:18:01 +0200972
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200973 memcpy(host->data_buf, host->main_area0, mtd->writesize);
Sascha Hauer89121a62009-06-04 17:18:01 +0200974 copy_spare(mtd, true);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200975 break;
976
Sascha Hauer34f6e152008-09-02 17:16:59 +0200977 case NAND_CMD_SEQIN:
Sascha Hauer5ea32022010-04-27 15:24:01 +0200978 if (column >= mtd->writesize)
979 /* call ourself to read a page */
980 mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200981
Sascha Hauer5ea32022010-04-27 15:24:01 +0200982 host->buf_start = column;
Sascha Hauer89121a62009-06-04 17:18:01 +0200983
Sascha Hauer5f973042010-08-06 15:53:06 +0200984 host->send_cmd(host, command, false);
Sascha Hauer89121a62009-06-04 17:18:01 +0200985 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200986 break;
987
988 case NAND_CMD_PAGEPROG:
Sascha Hauerc6de7e12009-10-05 11:14:35 +0200989 memcpy(host->main_area0, host->data_buf, mtd->writesize);
Sascha Hauerf8f96082009-06-04 17:12:26 +0200990 copy_spare(mtd, false);
Sascha Hauer5f973042010-08-06 15:53:06 +0200991 host->send_page(mtd, NFC_INPUT);
992 host->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +0200993 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer34f6e152008-09-02 17:16:59 +0200994 break;
995
Sascha Hauer34f6e152008-09-02 17:16:59 +0200996 case NAND_CMD_READID:
Sascha Hauer5f973042010-08-06 15:53:06 +0200997 host->send_cmd(host, command, true);
Sascha Hauer89121a62009-06-04 17:18:01 +0200998 mxc_do_addr_cycle(mtd, column, page_addr);
Sascha Hauer5f973042010-08-06 15:53:06 +0200999 host->send_read_id(host);
Sascha Hauer94671142009-10-05 12:14:21 +02001000 host->buf_start = column;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001001 break;
1002
Sascha Hauer89121a62009-06-04 17:18:01 +02001003 case NAND_CMD_ERASE1:
Sascha Hauer34f6e152008-09-02 17:16:59 +02001004 case NAND_CMD_ERASE2:
Sascha Hauer5f973042010-08-06 15:53:06 +02001005 host->send_cmd(host, command, false);
Sascha Hauer89121a62009-06-04 17:18:01 +02001006 mxc_do_addr_cycle(mtd, column, page_addr);
1007
Sascha Hauer34f6e152008-09-02 17:16:59 +02001008 break;
1009 }
1010}
1011
Sascha Hauerf1372052009-10-21 14:25:27 +02001012/*
1013 * The generic flash bbt decriptors overlap with our ecc
1014 * hardware, so define some i.MX specific ones.
1015 */
1016static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
1017static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };
1018
1019static struct nand_bbt_descr bbt_main_descr = {
1020 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1021 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1022 .offs = 0,
1023 .len = 4,
1024 .veroffs = 4,
1025 .maxblocks = 4,
1026 .pattern = bbt_pattern,
1027};
1028
1029static struct nand_bbt_descr bbt_mirror_descr = {
1030 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
1031 | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
1032 .offs = 0,
1033 .len = 4,
1034 .veroffs = 4,
1035 .maxblocks = 4,
1036 .pattern = mirror_pattern,
1037};
1038
Sascha Hauer34f6e152008-09-02 17:16:59 +02001039static int __init mxcnd_probe(struct platform_device *pdev)
1040{
1041 struct nand_chip *this;
1042 struct mtd_info *mtd;
1043 struct mxc_nand_platform_data *pdata = pdev->dev.platform_data;
1044 struct mxc_nand_host *host;
1045 struct resource *res;
Dmitry Eremin-Solenikovd4ed8f12011-06-02 18:00:43 +04001046 int err = 0;
Sascha Hauer94671142009-10-05 12:14:21 +02001047 struct nand_ecclayout *oob_smallpage, *oob_largepage;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001048
1049 /* Allocate memory for MTD device structure and private data */
Sascha Hauerf8f96082009-06-04 17:12:26 +02001050 host = kzalloc(sizeof(struct mxc_nand_host) + NAND_MAX_PAGESIZE +
1051 NAND_MAX_OOBSIZE, GFP_KERNEL);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001052 if (!host)
1053 return -ENOMEM;
1054
Sascha Hauerf8f96082009-06-04 17:12:26 +02001055 host->data_buf = (uint8_t *)(host + 1);
Sascha Hauerf8f96082009-06-04 17:12:26 +02001056
Sascha Hauer34f6e152008-09-02 17:16:59 +02001057 host->dev = &pdev->dev;
1058 /* structures must be linked */
1059 this = &host->nand;
1060 mtd = &host->mtd;
1061 mtd->priv = this;
1062 mtd->owner = THIS_MODULE;
David Brownell87f39f02009-03-26 00:42:50 -07001063 mtd->dev.parent = &pdev->dev;
Sascha Hauer1fbff0a2009-10-21 16:06:27 +02001064 mtd->name = DRIVER_NAME;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001065
1066 /* 50 us command delay time */
1067 this->chip_delay = 5;
1068
1069 this->priv = host;
1070 this->dev_ready = mxc_nand_dev_ready;
1071 this->cmdfunc = mxc_nand_command;
1072 this->select_chip = mxc_nand_select_chip;
1073 this->read_byte = mxc_nand_read_byte;
1074 this->read_word = mxc_nand_read_word;
1075 this->write_buf = mxc_nand_write_buf;
1076 this->read_buf = mxc_nand_read_buf;
1077 this->verify_buf = mxc_nand_verify_buf;
1078
Sascha Hauere65fb002009-02-16 14:29:10 +01001079 host->clk = clk_get(&pdev->dev, "nfc");
Vladimir Barinov8541c112009-04-23 15:47:22 +04001080 if (IS_ERR(host->clk)) {
1081 err = PTR_ERR(host->clk);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001082 goto eclk;
Vladimir Barinov8541c112009-04-23 15:47:22 +04001083 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001084
1085 clk_enable(host->clk);
1086 host->clk_act = 1;
1087
1088 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1089 if (!res) {
1090 err = -ENODEV;
1091 goto eres;
1092 }
1093
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001094 host->base = ioremap(res->start, resource_size(res));
1095 if (!host->base) {
Vladimir Barinov8541c112009-04-23 15:47:22 +04001096 err = -ENOMEM;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001097 goto eres;
1098 }
1099
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001100 host->main_area0 = host->base;
Sascha Hauer94671142009-10-05 12:14:21 +02001101
Sascha Hauer5f973042010-08-06 15:53:06 +02001102 if (nfc_is_v1() || nfc_is_v21()) {
1103 host->preset = preset_v1_v2;
1104 host->send_cmd = send_cmd_v1_v2;
1105 host->send_addr = send_addr_v1_v2;
1106 host->send_page = send_page_v1_v2;
1107 host->send_read_id = send_read_id_v1_v2;
1108 host->get_dev_status = get_dev_status_v1_v2;
Sascha Hauer7aaf28a2010-08-06 15:53:07 +02001109 host->check_int = check_int_v1_v2;
Sascha Hauer63f14742010-10-18 10:16:26 +02001110 if (cpu_is_mx21())
1111 host->irq_control = irq_control_mx21;
1112 else
1113 host->irq_control = irq_control_v1_v2;
Sascha Hauer5f973042010-08-06 15:53:06 +02001114 }
Sascha Hauer94671142009-10-05 12:14:21 +02001115
1116 if (nfc_is_v21()) {
Sascha Hauer938cf992010-08-06 15:53:04 +02001117 host->regs = host->base + 0x1e00;
Sascha Hauer94671142009-10-05 12:14:21 +02001118 host->spare0 = host->base + 0x1000;
1119 host->spare_len = 64;
1120 oob_smallpage = &nandv2_hw_eccoob_smallpage;
1121 oob_largepage = &nandv2_hw_eccoob_largepage;
Ivo Claryssed4840182010-04-08 16:14:44 +02001122 this->ecc.bytes = 9;
Sascha Hauer94671142009-10-05 12:14:21 +02001123 } else if (nfc_is_v1()) {
Sascha Hauer938cf992010-08-06 15:53:04 +02001124 host->regs = host->base + 0xe00;
Sascha Hauer94671142009-10-05 12:14:21 +02001125 host->spare0 = host->base + 0x800;
1126 host->spare_len = 16;
1127 oob_smallpage = &nandv1_hw_eccoob_smallpage;
1128 oob_largepage = &nandv1_hw_eccoob_largepage;
Sascha Hauer94671142009-10-05 12:14:21 +02001129 this->ecc.bytes = 3;
Sascha Hauer71ec5152010-08-06 15:53:11 +02001130 host->eccsize = 1;
1131 } else if (nfc_is_v3_2()) {
1132 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1133 if (!res) {
1134 err = -ENODEV;
1135 goto eirq;
1136 }
1137 host->regs_ip = ioremap(res->start, resource_size(res));
1138 if (!host->regs_ip) {
1139 err = -ENOMEM;
1140 goto eirq;
1141 }
1142 host->regs_axi = host->base + 0x1e00;
1143 host->spare0 = host->base + 0x1000;
1144 host->spare_len = 64;
1145 host->preset = preset_v3;
1146 host->send_cmd = send_cmd_v3;
1147 host->send_addr = send_addr_v3;
1148 host->send_page = send_page_v3;
1149 host->send_read_id = send_read_id_v3;
1150 host->check_int = check_int_v3;
1151 host->get_dev_status = get_dev_status_v3;
Sascha Hauer63f14742010-10-18 10:16:26 +02001152 host->irq_control = irq_control_v3;
Sascha Hauer71ec5152010-08-06 15:53:11 +02001153 oob_smallpage = &nandv2_hw_eccoob_smallpage;
1154 oob_largepage = &nandv2_hw_eccoob_largepage;
Sascha Hauer94671142009-10-05 12:14:21 +02001155 } else
1156 BUG();
Sascha Hauer34f6e152008-09-02 17:16:59 +02001157
Sascha Hauer13e1add2009-10-21 10:39:05 +02001158 this->ecc.size = 512;
Sascha Hauer94671142009-10-05 12:14:21 +02001159 this->ecc.layout = oob_smallpage;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001160
1161 if (pdata->hw_ecc) {
1162 this->ecc.calculate = mxc_nand_calculate_ecc;
1163 this->ecc.hwctl = mxc_nand_enable_hwecc;
Sascha Hauer94f77e52010-08-06 15:53:09 +02001164 if (nfc_is_v1())
1165 this->ecc.correct = mxc_nand_correct_data_v1;
1166 else
1167 this->ecc.correct = mxc_nand_correct_data_v2_v3;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001168 this->ecc.mode = NAND_ECC_HW;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001169 } else {
1170 this->ecc.mode = NAND_ECC_SOFT;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001171 }
1172
Sascha Hauer34f6e152008-09-02 17:16:59 +02001173 /* NAND bus width determines access funtions used by upper layer */
Sascha Hauer13e1add2009-10-21 10:39:05 +02001174 if (pdata->width == 2)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001175 this->options |= NAND_BUSWIDTH_16;
Sascha Hauer13e1add2009-10-21 10:39:05 +02001176
Sascha Hauerf1372052009-10-21 14:25:27 +02001177 if (pdata->flash_bbt) {
1178 this->bbt_td = &bbt_main_descr;
1179 this->bbt_md = &bbt_mirror_descr;
1180 /* update flash based bbt */
Brian Norrisbb9ebd42011-05-31 16:31:23 -07001181 this->bbt_options |= NAND_BBT_USE_FLASH;
Sascha Hauer34f6e152008-09-02 17:16:59 +02001182 }
1183
Sascha Hauer63f14742010-10-18 10:16:26 +02001184 init_completion(&host->op_completion);
Ivo Claryssed4840182010-04-08 16:14:44 +02001185
1186 host->irq = platform_get_irq(pdev, 0);
1187
Sascha Hauer63f14742010-10-18 10:16:26 +02001188 /*
1189 * mask the interrupt. For i.MX21 explicitely call
1190 * irq_control_v1_v2 to use the mask bit. We can't call
1191 * disable_irq_nosync() for an interrupt we do not own yet.
1192 */
1193 if (cpu_is_mx21())
1194 irq_control_v1_v2(host, 0);
1195 else
1196 host->irq_control(host, 0);
1197
Ivo Claryssea47bfd22010-04-08 16:16:51 +02001198 err = request_irq(host->irq, mxc_nfc_irq, IRQF_DISABLED, DRIVER_NAME, host);
Ivo Claryssed4840182010-04-08 16:14:44 +02001199 if (err)
1200 goto eirq;
1201
Sascha Hauer63f14742010-10-18 10:16:26 +02001202 host->irq_control(host, 0);
1203
1204 /*
1205 * Now that the interrupt is disabled make sure the interrupt
1206 * mask bit is cleared on i.MX21. Otherwise we can't read
1207 * the interrupt status bit on this machine.
1208 */
1209 if (cpu_is_mx21())
1210 irq_control_v1_v2(host, 1);
1211
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001212 /* first scan to find the device and get the page size */
Baruch Siachd178e3e2011-03-14 09:01:56 +02001213 if (nand_scan_ident(mtd, nfc_is_v21() ? 4 : 1, NULL)) {
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001214 err = -ENXIO;
1215 goto escan;
1216 }
Sascha Hauer34f6e152008-09-02 17:16:59 +02001217
Sascha Hauer6e85dfd2010-08-06 15:53:10 +02001218 /* Call preset again, with correct writesize this time */
1219 host->preset(mtd);
1220
Sascha Hauer2d69c7f2009-10-05 11:24:02 +02001221 if (mtd->writesize == 2048)
Sascha Hauer94671142009-10-05 12:14:21 +02001222 this->ecc.layout = oob_largepage;
Baruch Siach2c1c5f12011-03-09 16:12:20 +02001223 if (nfc_is_v21() && mtd->writesize == 4096)
1224 this->ecc.layout = &nandv2_hw_eccoob_4k;
Vladimir Barinovbd3fd622009-05-25 13:06:17 +04001225
1226 /* second phase scan */
1227 if (nand_scan_tail(mtd)) {
Sascha Hauer34f6e152008-09-02 17:16:59 +02001228 err = -ENXIO;
1229 goto escan;
1230 }
1231
1232 /* Register the partitions */
Dmitry Eremin-Solenikovd4ed8f12011-06-02 18:00:43 +04001233 mtd_device_parse_register(mtd, part_probes, 0,
1234 pdata->parts, pdata->nr_parts);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001235
1236 platform_set_drvdata(pdev, host);
1237
1238 return 0;
1239
1240escan:
Magnus Liljab258fd82009-05-08 21:57:47 +02001241 free_irq(host->irq, host);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001242eirq:
Sascha Hauer71ec5152010-08-06 15:53:11 +02001243 if (host->regs_ip)
1244 iounmap(host->regs_ip);
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001245 iounmap(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001246eres:
1247 clk_put(host->clk);
1248eclk:
1249 kfree(host);
1250
1251 return err;
1252}
1253
Uwe Kleine-König51eeb872009-12-07 09:44:05 +00001254static int __devexit mxcnd_remove(struct platform_device *pdev)
Sascha Hauer34f6e152008-09-02 17:16:59 +02001255{
1256 struct mxc_nand_host *host = platform_get_drvdata(pdev);
1257
1258 clk_put(host->clk);
1259
1260 platform_set_drvdata(pdev, NULL);
1261
1262 nand_release(&host->mtd);
Magnus Liljab258fd82009-05-08 21:57:47 +02001263 free_irq(host->irq, host);
Sascha Hauer71ec5152010-08-06 15:53:11 +02001264 if (host->regs_ip)
1265 iounmap(host->regs_ip);
Sascha Hauerc6de7e12009-10-05 11:14:35 +02001266 iounmap(host->base);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001267 kfree(host);
1268
1269 return 0;
1270}
1271
Sascha Hauer34f6e152008-09-02 17:16:59 +02001272static struct platform_driver mxcnd_driver = {
1273 .driver = {
1274 .name = DRIVER_NAME,
Eric Bénard04dd0d32010-06-17 20:59:04 +02001275 },
Uwe Kleine-Königdaa0f152009-11-24 22:07:08 +01001276 .remove = __devexit_p(mxcnd_remove),
Sascha Hauer34f6e152008-09-02 17:16:59 +02001277};
1278
1279static int __init mxc_nd_init(void)
1280{
Vladimir Barinov8541c112009-04-23 15:47:22 +04001281 return platform_driver_probe(&mxcnd_driver, mxcnd_probe);
Sascha Hauer34f6e152008-09-02 17:16:59 +02001282}
1283
1284static void __exit mxc_nd_cleanup(void)
1285{
1286 /* Unregister the device structure */
1287 platform_driver_unregister(&mxcnd_driver);
1288}
1289
1290module_init(mxc_nd_init);
1291module_exit(mxc_nd_cleanup);
1292
1293MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1294MODULE_DESCRIPTION("MXC NAND MTD driver");
1295MODULE_LICENSE("GPL");