blob: 45c136a832ce0133afc930122228cafb915eb4ad [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_IO_H
2#define _ASM_POWERPC_IO_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
Anton Blanchardbe135f42011-05-08 21:41:59 +00005#define ARCH_HAS_IOREMAP_WC
6
Emil Medveb41e5ff2008-05-03 06:34:04 +10007/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version
11 * 2 of the License, or (at your option) any later version.
12 */
13
David Woodhouse1269277a2006-04-24 23:22:17 +010014/* Check of existence of legacy devices */
15extern int check_legacy_ioport(unsigned long base_port);
Olaf Hering8d8a0242007-04-26 06:36:56 +100016#define I8042_DATA_REG 0x60
17#define FDC_BASE 0x3f0
David Woodhouse1269277a2006-04-24 23:22:17 +010018
Haren Mynenie1612de2012-07-11 15:18:44 +100019#if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
20extern struct pci_dev *isa_bridge_pcidev;
21/*
22 * has legacy ISA devices ?
23 */
Benjamin Herrenschmidtac237b62013-08-29 16:55:07 +100024#define arch_has_dev_port() (isa_bridge_pcidev != NULL || isa_io_special)
Haren Mynenie1612de2012-07-11 15:18:44 +100025#endif
26
Emil Medveb41e5ff2008-05-03 06:34:04 +100027#include <linux/device.h>
28#include <linux/io.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/compiler.h>
31#include <asm/page.h>
32#include <asm/byteorder.h>
Becky Brucefeaf7cf2005-09-22 14:20:04 -050033#include <asm/synch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/delay.h>
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110035#include <asm/mmu.h>
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +110036#include <asm/ppc_asm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#include <asm-generic/iomap.h>
39
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110040#ifdef CONFIG_PPC64
41#include <asm/paca.h>
42#endif
43
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#define SIO_CONFIG_RA 0x398
45#define SIO_CONFIG_RD 0x399
46
47#define SLOW_DOWN_IO
48
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110049/* 32 bits uses slightly different variables for the various IO
50 * bases. Most of this file only uses _IO_BASE though which we
51 * define properly based on the platform
52 */
53#ifndef CONFIG_PCI
54#define _IO_BASE 0
55#define _ISA_MEM_BASE 0
56#define PCI_DRAM_OFFSET 0
57#elif defined(CONFIG_PPC32)
58#define _IO_BASE isa_io_base
59#define _ISA_MEM_BASE isa_mem_base
60#define PCI_DRAM_OFFSET pci_dram_offset
61#else
62#define _IO_BASE pci_io_base
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110063#define _ISA_MEM_BASE isa_mem_base
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110064#define PCI_DRAM_OFFSET 0
65#endif
66
67extern unsigned long isa_io_base;
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110068extern unsigned long pci_io_base;
69extern unsigned long pci_dram_offset;
70
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110071extern resource_size_t isa_mem_base;
72
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +100073/* Boolean set by platform if PIO accesses are suppored while _IO_BASE
74 * is not set or addresses cannot be translated to MMIO. This is typically
75 * set when the platform supports "special" PIO accesses via a non memory
76 * mapped mechanism, and allows things like the early udbg UART code to
77 * function.
78 */
79extern bool isa_io_special;
80
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +100081#ifdef CONFIG_PPC32
82#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
83#error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
84#endif
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110085#endif
86
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +110087/*
88 *
89 * Low level MMIO accessors
90 *
91 * This provides the non-bus specific accessors to MMIO. Those are PowerPC
92 * specific and thus shouldn't be used in generic code. The accessors
93 * provided here are:
94 *
95 * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
96 * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
97 * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
98 *
99 * Those operate directly on a kernel virtual address. Note that the prototype
100 * for the out_* accessors has the arguments in opposite order from the usual
101 * linux PCI accessors. Unlike those, they take the address first and the value
102 * next.
103 *
104 * Note: I might drop the _ns suffix on the stream operations soon as it is
105 * simply normal for stream operations to not swap in the first place.
106 *
107 */
108
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100109#ifdef CONFIG_PPC64
Hugh Dickins048c8bc2006-11-01 05:44:54 +1100110#define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100111#else
112#define IO_SET_SYNC_FLAG()
113#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100114
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000115/* gcc 4.0 and older doesn't have 'Z' constraint */
116#if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
Ian Munsie15cba232013-09-23 12:04:40 +1000117#define DEF_MMIO_IN_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000118static inline u##size name(const volatile u##size __iomem *addr) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100119{ \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000120 u##size ret; \
121 __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000122 : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100123 return ret; \
124}
125
Ian Munsie15cba232013-09-23 12:04:40 +1000126#define DEF_MMIO_OUT_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000127static inline void name(volatile u##size __iomem *addr, u##size val) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100128{ \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000129 __asm__ __volatile__("sync;"#insn" %1,0,%2" \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000130 : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
131 IO_SET_SYNC_FLAG(); \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100132}
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000133#else /* newer gcc */
Ian Munsie15cba232013-09-23 12:04:40 +1000134#define DEF_MMIO_IN_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000135static inline u##size name(const volatile u##size __iomem *addr) \
136{ \
137 u##size ret; \
138 __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
139 : "=r" (ret) : "Z" (*addr) : "memory"); \
140 return ret; \
141}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100142
Ian Munsie15cba232013-09-23 12:04:40 +1000143#define DEF_MMIO_OUT_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000144static inline void name(volatile u##size __iomem *addr, u##size val) \
145{ \
146 __asm__ __volatile__("sync;"#insn" %1,%y0" \
147 : "=Z" (*addr) : "r" (val) : "memory"); \
148 IO_SET_SYNC_FLAG(); \
149}
150#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100151
Ian Munsie15cba232013-09-23 12:04:40 +1000152#define DEF_MMIO_IN_D(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000153static inline u##size name(const volatile u##size __iomem *addr) \
154{ \
155 u##size ret; \
156 __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
157 : "=r" (ret) : "m" (*addr) : "memory"); \
158 return ret; \
159}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100160
Ian Munsie15cba232013-09-23 12:04:40 +1000161#define DEF_MMIO_OUT_D(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000162static inline void name(volatile u##size __iomem *addr, u##size val) \
163{ \
164 __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
165 : "=m" (*addr) : "r" (val) : "memory"); \
166 IO_SET_SYNC_FLAG(); \
167}
168
Ian Munsie15cba232013-09-23 12:04:40 +1000169DEF_MMIO_IN_D(in_8, 8, lbz);
170DEF_MMIO_OUT_D(out_8, 8, stb);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100171
Ian Munsie15cba232013-09-23 12:04:40 +1000172#ifdef __BIG_ENDIAN__
173DEF_MMIO_IN_D(in_be16, 16, lhz);
174DEF_MMIO_IN_D(in_be32, 32, lwz);
175DEF_MMIO_IN_X(in_le16, 16, lhbrx);
176DEF_MMIO_IN_X(in_le32, 32, lwbrx);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100177
Ian Munsie15cba232013-09-23 12:04:40 +1000178DEF_MMIO_OUT_D(out_be16, 16, sth);
179DEF_MMIO_OUT_D(out_be32, 32, stw);
180DEF_MMIO_OUT_X(out_le16, 16, sthbrx);
181DEF_MMIO_OUT_X(out_le32, 32, stwbrx);
182#else
183DEF_MMIO_IN_X(in_be16, 16, lhbrx);
184DEF_MMIO_IN_X(in_be32, 32, lwbrx);
185DEF_MMIO_IN_D(in_le16, 16, lhz);
186DEF_MMIO_IN_D(in_le32, 32, lwz);
187
188DEF_MMIO_OUT_X(out_be16, 16, sthbrx);
189DEF_MMIO_OUT_X(out_be32, 32, stwbrx);
190DEF_MMIO_OUT_D(out_le16, 16, sth);
191DEF_MMIO_OUT_D(out_le32, 32, stw);
192
193#endif /* __BIG_ENDIAN */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100194
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100195#ifdef __powerpc64__
Ian Munsie15cba232013-09-23 12:04:40 +1000196
197#ifdef __BIG_ENDIAN__
198DEF_MMIO_OUT_D(out_be64, 64, std);
199DEF_MMIO_IN_D(in_be64, 64, ld);
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100200
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100201/* There is no asm instructions for 64 bits reverse loads and stores */
202static inline u64 in_le64(const volatile u64 __iomem *addr)
203{
Al Virobda76dd2007-10-14 19:35:00 +0100204 return swab64(in_be64(addr));
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100205}
206
207static inline void out_le64(volatile u64 __iomem *addr, u64 val)
208{
Al Virobda76dd2007-10-14 19:35:00 +0100209 out_be64(addr, swab64(val));
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100210}
Ian Munsie15cba232013-09-23 12:04:40 +1000211#else
212DEF_MMIO_OUT_D(out_le64, 64, std);
213DEF_MMIO_IN_D(in_le64, 64, ld);
214
215/* There is no asm instructions for 64 bits reverse loads and stores */
216static inline u64 in_be64(const volatile u64 __iomem *addr)
217{
218 return swab64(in_le64(addr));
219}
220
221static inline void out_be64(volatile u64 __iomem *addr, u64 val)
222{
223 out_le64(addr, swab64(val));
224}
225
226#endif
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100227#endif /* __powerpc64__ */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100228
229/*
230 * Low level IO stream instructions are defined out of line for now
231 */
232extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
233extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
234extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
235extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
236extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
237extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
238
239/* The _ns naming is historical and will be removed. For now, just #define
240 * the non _ns equivalent names
241 */
242#define _insw _insw_ns
243#define _insl _insl_ns
244#define _outsw _outsw_ns
245#define _outsl _outsl_ns
246
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100247
248/*
249 * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
250 */
251
252extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
253extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
254 unsigned long n);
255extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
256 unsigned long n);
257
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100258/*
259 *
260 * PCI and standard ISA accessors
261 *
262 * Those are globally defined linux accessors for devices on PCI or ISA
263 * busses. They follow the Linux defined semantics. The current implementation
264 * for PowerPC is as close as possible to the x86 version of these, and thus
265 * provides fairly heavy weight barriers for the non-raw versions
266 *
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000267 * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
268 * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
269 * own implementation of some or all of the accessors.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100270 */
271
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100272/*
273 * Include the EEH definitions when EEH is enabled only so they don't get
274 * in the way when building for 32 bits
275 */
276#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100277#include <asm/eeh.h>
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100278#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100280/* Shortcut to the MMIO argument pointer */
281#define PCI_IO_ADDR volatile void __iomem *
Stephen Rothwellcaf81322006-09-21 18:00:00 +1000282
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100283/* Indirect IO address tokens:
284 *
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000285 * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
286 * on all MMIOs. (Note that this is all 64 bits only for now)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100287 *
Adam Buchbinder446957b2016-02-24 10:51:11 -0800288 * To help platforms who may need to differentiate MMIO addresses in
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100289 * their hooks, a bitfield is reserved for use by the platform near the
290 * top of MMIO addresses (not PIO, those have to cope the hard way).
291 *
292 * This bit field is 12 bits and is at the top of the IO virtual
293 * addresses PCI_IO_INDIRECT_TOKEN_MASK.
294 *
295 * The kernel virtual space is thus:
296 *
297 * 0xD000000000000000 : vmalloc
298 * 0xD000080000000000 : PCI PHB IO space
299 * 0xD000080080000000 : ioremap
300 * 0xD0000fffffffffff : end of ioremap region
301 *
302 * Since the top 4 bits are reserved as the region ID, we use thus
303 * the next 12 bits and keep 4 bits available for the future if the
304 * virtual address space is ever to be extended.
305 *
306 * The direct IO mapping operations will then mask off those bits
307 * before doing the actual access, though that only happen when
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000308 * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100309 * mechanism
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000310 *
311 * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
312 * all PIO functions call through a hook.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100313 */
314
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000315#ifdef CONFIG_PPC_INDIRECT_MMIO
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100316#define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
317#define PCI_IO_IND_TOKEN_SHIFT 48
318#define PCI_FIX_ADDR(addr) \
319 ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
320#define PCI_GET_ADDR_TOKEN(addr) \
321 (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
322 PCI_IO_IND_TOKEN_SHIFT)
323#define PCI_SET_ADDR_TOKEN(addr, token) \
324do { \
325 unsigned long __a = (unsigned long)(addr); \
326 __a &= ~PCI_IO_IND_TOKEN_MASK; \
327 __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
328 (addr) = (void __iomem *)__a; \
329} while(0)
330#else
331#define PCI_FIX_ADDR(addr) (addr)
332#endif
333
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100334
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100335/*
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100336 * Non ordered and non-swapping "raw" accessors
337 */
338
339static inline unsigned char __raw_readb(const volatile void __iomem *addr)
340{
341 return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
342}
343static inline unsigned short __raw_readw(const volatile void __iomem *addr)
344{
345 return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
346}
347static inline unsigned int __raw_readl(const volatile void __iomem *addr)
348{
349 return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
350}
351static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
352{
353 *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
354}
355static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
356{
357 *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
358}
359static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
360{
361 *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
362}
363
364#ifdef __powerpc64__
365static inline unsigned long __raw_readq(const volatile void __iomem *addr)
366{
367 return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
368}
369static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
370{
371 *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
372}
Alistair Popplea84bf322015-12-17 13:43:12 +1100373
374/*
Benjamin Herrenschmidtd381d7c2017-04-05 17:54:54 +1000375 * Real mode versions of the above. Those instructions are only supposed
376 * to be used in hypervisor real mode as per the architecture spec.
Alistair Popplea84bf322015-12-17 13:43:12 +1100377 */
Benjamin Herrenschmidtd381d7c2017-04-05 17:54:54 +1000378static inline void __raw_rm_writeb(u8 val, volatile void __iomem *paddr)
379{
380 __asm__ __volatile__("stbcix %0,0,%1"
381 : : "r" (val), "r" (paddr) : "memory");
382}
383
384static inline void __raw_rm_writew(u16 val, volatile void __iomem *paddr)
385{
386 __asm__ __volatile__("sthcix %0,0,%1"
387 : : "r" (val), "r" (paddr) : "memory");
388}
389
390static inline void __raw_rm_writel(u32 val, volatile void __iomem *paddr)
391{
392 __asm__ __volatile__("stwcix %0,0,%1"
393 : : "r" (val), "r" (paddr) : "memory");
394}
395
Alistair Popplea84bf322015-12-17 13:43:12 +1100396static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
397{
398 __asm__ __volatile__("stdcix %0,0,%1"
399 : : "r" (val), "r" (paddr) : "memory");
400}
401
Benjamin Herrenschmidtd381d7c2017-04-05 17:54:54 +1000402static inline u8 __raw_rm_readb(volatile void __iomem *paddr)
403{
404 u8 ret;
405 __asm__ __volatile__("lbzcix %0,0, %1"
406 : "=r" (ret) : "r" (paddr) : "memory");
407 return ret;
408}
409
410static inline u16 __raw_rm_readw(volatile void __iomem *paddr)
411{
412 u16 ret;
413 __asm__ __volatile__("lhzcix %0,0, %1"
414 : "=r" (ret) : "r" (paddr) : "memory");
415 return ret;
416}
417
418static inline u32 __raw_rm_readl(volatile void __iomem *paddr)
419{
420 u32 ret;
421 __asm__ __volatile__("lwzcix %0,0, %1"
422 : "=r" (ret) : "r" (paddr) : "memory");
423 return ret;
424}
425
426static inline u64 __raw_rm_readq(volatile void __iomem *paddr)
427{
428 u64 ret;
429 __asm__ __volatile__("ldcix %0,0, %1"
430 : "=r" (ret) : "r" (paddr) : "memory");
431 return ret;
432}
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100433#endif /* __powerpc64__ */
434
435/*
436 *
437 * PCI PIO and MMIO accessors.
438 *
439 *
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100440 * On 32 bits, PIO operations have a recovery mechanism in case they trigger
441 * machine checks (which they occasionally do when probing non existing
442 * IO ports on some platforms, like PowerMac and 8xx).
443 * I always found it to be of dubious reliability and I am tempted to get
444 * rid of it one of these days. So if you think it's important to keep it,
445 * please voice up asap. We never had it for 64 bits and I do not intend
446 * to port it over
447 */
448
449#ifdef CONFIG_PPC32
450
451#define __do_in_asm(name, op) \
Adrian Bunk4cfbdff2006-12-01 12:53:18 +0100452static inline unsigned int name(unsigned int port) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100453{ \
454 unsigned int x; \
455 __asm__ __volatile__( \
456 "sync\n" \
457 "0:" op " %0,0,%1\n" \
458 "1: twi 0,%0,0\n" \
459 "2: isync\n" \
460 "3: nop\n" \
461 "4:\n" \
462 ".section .fixup,\"ax\"\n" \
463 "5: li %0,-1\n" \
464 " b 4b\n" \
465 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100466 EX_TABLE(0b, 5b) \
467 EX_TABLE(1b, 5b) \
468 EX_TABLE(2b, 5b) \
469 EX_TABLE(3b, 5b) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100470 : "=&r" (x) \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000471 : "r" (port + _IO_BASE) \
472 : "memory"); \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100473 return x; \
474}
475
476#define __do_out_asm(name, op) \
Adrian Bunk4cfbdff2006-12-01 12:53:18 +0100477static inline void name(unsigned int val, unsigned int port) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100478{ \
479 __asm__ __volatile__( \
480 "sync\n" \
481 "0:" op " %0,0,%1\n" \
482 "1: sync\n" \
483 "2:\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100484 EX_TABLE(0b, 2b) \
485 EX_TABLE(1b, 2b) \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000486 : : "r" (val), "r" (port + _IO_BASE) \
487 : "memory"); \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100488}
489
490__do_in_asm(_rec_inb, "lbzx")
491__do_in_asm(_rec_inw, "lhbrx")
492__do_in_asm(_rec_inl, "lwbrx")
493__do_out_asm(_rec_outb, "stbx")
494__do_out_asm(_rec_outw, "sthbrx")
495__do_out_asm(_rec_outl, "stwbrx")
496
497#endif /* CONFIG_PPC32 */
498
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100499/* The "__do_*" operations below provide the actual "base" implementation
Justin P. Mattock42b2aa82011-11-28 20:31:00 -0800500 * for each of the defined accessors. Some of them use the out_* functions
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100501 * directly, some of them still use EEH, though we might change that in the
502 * future. Those macros below provide the necessary argument swapping and
503 * handling of the IO base for PIO.
504 *
505 * They are themselves used by the macros that define the actual accessors
506 * and can be used by the hooks if any.
507 *
508 * Note that PIO operations are always defined in terms of their corresonding
509 * MMIO operations. That allows platforms like iSeries who want to modify the
510 * behaviour of both to only hook on the MMIO version and get both. It's also
511 * possible to hook directly at the toplevel PIO operation if they have to
512 * be handled differently
513 */
514#define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
515#define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
516#define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
517#define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
518#define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
519#define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
520#define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100521
522#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100523#define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
524#define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
525#define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
526#define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
527#define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
528#define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
529#define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100530#else /* CONFIG_EEH */
531#define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
532#define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
533#define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
534#define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
535#define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
536#define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
537#define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
538#endif /* !defined(CONFIG_EEH) */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100539
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100540#ifdef CONFIG_PPC32
541#define __do_outb(val, port) _rec_outb(val, port)
542#define __do_outw(val, port) _rec_outw(val, port)
543#define __do_outl(val, port) _rec_outl(val, port)
544#define __do_inb(port) _rec_inb(port)
545#define __do_inw(port) _rec_inw(port)
546#define __do_inl(port) _rec_inl(port)
547#else /* CONFIG_PPC32 */
548#define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
549#define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
550#define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
551#define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
552#define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
553#define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
554#endif /* !CONFIG_PPC32 */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100555
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100556#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100557#define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
558#define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
559#define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100560#else /* CONFIG_EEH */
561#define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
562#define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
563#define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
564#endif /* !CONFIG_EEH */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100565#define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
566#define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
567#define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
568
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100569#define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
570#define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
571#define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
572#define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
573#define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
574#define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100575
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100576#define __do_memset_io(addr, c, n) \
577 _memset_io(PCI_FIX_ADDR(addr), c, n)
578#define __do_memcpy_toio(dst, src, n) \
579 _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
580
581#ifdef CONFIG_EEH
582#define __do_memcpy_fromio(dst, src, n) \
583 eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
584#else /* CONFIG_EEH */
585#define __do_memcpy_fromio(dst, src, n) \
586 _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
587#endif /* !CONFIG_EEH */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100588
Michael Ellerman21176fe2011-04-11 21:25:01 +0000589#ifdef CONFIG_PPC_INDIRECT_PIO
590#define DEF_PCI_HOOK_pio(x) x
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100591#else
Michael Ellerman21176fe2011-04-11 21:25:01 +0000592#define DEF_PCI_HOOK_pio(x) NULL
593#endif
594
595#ifdef CONFIG_PPC_INDIRECT_MMIO
596#define DEF_PCI_HOOK_mem(x) x
597#else
598#define DEF_PCI_HOOK_mem(x) NULL
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100599#endif
600
601/* Structure containing all the hooks */
602extern struct ppc_pci_io {
603
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000604#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
605#define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100606
607#include <asm/io-defs.h>
608
609#undef DEF_PCI_AC_RET
610#undef DEF_PCI_AC_NORET
611
612} ppc_pci_io;
613
614/* The inline wrappers */
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000615#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100616static inline ret name at \
617{ \
Michael Ellerman21176fe2011-04-11 21:25:01 +0000618 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100619 return ppc_pci_io.name al; \
620 return __do_##name al; \
621}
622
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000623#define DEF_PCI_AC_NORET(name, at, al, space, aa) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100624static inline void name at \
625{ \
Michael Ellerman21176fe2011-04-11 21:25:01 +0000626 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100627 ppc_pci_io.name al; \
628 else \
629 __do_##name al; \
630}
631
632#include <asm/io-defs.h>
633
634#undef DEF_PCI_AC_RET
635#undef DEF_PCI_AC_NORET
636
637/* Some drivers check for the presence of readq & writeq with
638 * a #ifdef, so we make them happy here.
639 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100640#ifdef __powerpc64__
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100641#define readq readq
642#define writeq writeq
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100643#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100644
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100645/*
646 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
647 * access
648 */
649#define xlate_dev_mem_ptr(p) __va(p)
650
651/*
652 * Convert a virtual cached pointer to an uncached pointer
653 */
654#define xlate_dev_kmem_ptr(p) p
655
656/*
657 * We don't do relaxed operations yet, at least not with this semantic
658 */
Will Deacon5da59052013-09-04 11:34:08 +0100659#define readb_relaxed(addr) readb(addr)
660#define readw_relaxed(addr) readw(addr)
661#define readl_relaxed(addr) readl(addr)
662#define readq_relaxed(addr) readq(addr)
663#define writeb_relaxed(v, addr) writeb(v, addr)
664#define writew_relaxed(v, addr) writew(v, addr)
665#define writel_relaxed(v, addr) writel(v, addr)
666#define writeq_relaxed(v, addr) writeq(v, addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100668#ifdef CONFIG_PPC32
669#define mmiowb()
670#else
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100671/*
672 * Enforce synchronisation of stores vs. spin_unlock
Jean Delvarec03983a2007-10-19 23:22:55 +0200673 * (this does it explicitly, though our implementation of spin_unlock
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100674 * does it implicitely too)
675 */
Paul Mackerrasf007cac2006-09-13 22:08:26 +1000676static inline void mmiowb(void)
677{
Hugh Dickins292f86f2006-10-31 18:41:51 +0000678 unsigned long tmp;
679
680 __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
681 : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
682 : "memory");
Paul Mackerrasf007cac2006-09-13 22:08:26 +1000683}
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100684#endif /* !CONFIG_PPC32 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100686static inline void iosync(void)
687{
688 __asm__ __volatile__ ("sync" : : : "memory");
689}
690
691/* Enforce in-order execution of data I/O.
692 * No distinction between read/write on PPC; use eieio for all three.
693 * Those are fairly week though. They don't provide a barrier between
694 * MMIO and cacheable storage nor do they provide a barrier vs. locks,
695 * they only provide barriers between 2 __raw MMIO operations and
696 * possibly break write combining.
697 */
698#define iobarrier_rw() eieio()
699#define iobarrier_r() eieio()
700#define iobarrier_w() eieio()
701
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703/*
704 * output pause versions need a delay at least for the
705 * w83c105 ide controller in a p610.
706 */
707#define inb_p(port) inb(port)
708#define outb_p(val, port) (udelay(1), outb((val), (port)))
709#define inw_p(port) inw(port)
710#define outw_p(val, port) (udelay(1), outw((val), (port)))
711#define inl_p(port) inl(port)
712#define outl_p(val, port) (udelay(1), outl((val), (port)))
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
715#define IO_SPACE_LIMIT ~(0UL)
716
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718/**
719 * ioremap - map bus memory into CPU space
720 * @address: bus address of the memory
721 * @size: size of the resource to map
722 *
723 * ioremap performs a platform specific sequence of operations to
724 * make bus memory CPU accessible via the readb/readw/readl/writeb/
725 * writew/writel functions and the other mmio helpers. The returned
726 * address is not guaranteed to be usable directly as a virtual
727 * address.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100728 *
729 * We provide a few variations of it:
730 *
731 * * ioremap is the standard one and provides non-cacheable guarded mappings
732 * and can be hooked by the platform via ppc_md
733 *
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000734 * * ioremap_prot allows to specify the page flags as an argument and can
735 * also be hooked by the platform via ppc_md.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100736 *
737 * * ioremap_nocache is identical to ioremap
738 *
Anton Blanchardbe135f42011-05-08 21:41:59 +0000739 * * ioremap_wc enables write combining
740 *
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100741 * * iounmap undoes such a mapping and can be hooked
742 *
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000743 * * __ioremap_at (and the pending __iounmap_at) are low level functions to
744 * create hand-made mappings for use only by the PCI code and cannot
745 * currently be hooked. Must be page aligned.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100746 *
747 * * __ioremap is the low level implementation used by ioremap and
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000748 * ioremap_prot and cannot be hooked (but can be used by a hook on one
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100749 * of the previous ones)
750 *
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000751 * * __ioremap_caller is the same as above but takes an explicit caller
752 * reference rather than using __builtin_return_address(0)
753 *
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100754 * * __iounmap, is the low level implementation used by iounmap and cannot
755 * be hooked (but can be used by a hook on iounmap)
756 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100758extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000759extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
760 unsigned long flags);
Anton Blanchardbe135f42011-05-08 21:41:59 +0000761extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762#define ioremap_nocache(addr, size) ioremap((addr), (size))
Luis R. Rodriguez4c73e892015-07-28 20:17:13 +0200763#define ioremap_uc(addr, size) ioremap((addr), (size))
Benjamin Herrenschmidta1f242f2008-07-23 21:27:08 -0700764
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100765extern void iounmap(volatile void __iomem *addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100766
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100767extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100768 unsigned long flags);
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000769extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
770 unsigned long flags, void *caller);
771
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100772extern void __iounmap(volatile void __iomem *addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100773
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000774extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
775 unsigned long size, unsigned long flags);
776extern void __iounmap_at(void *ea, unsigned long size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100778/*
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000779 * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100780 * which needs some additional definitions here. They basically allow PIO
781 * space overall to be 1GB. This will work as long as we never try to use
782 * iomap to map MMIO below 1GB which should be fine on ppc64
783 */
784#define HAVE_ARCH_PIO_SIZE 1
785#define PIO_OFFSET 0x00000000UL
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000786#define PIO_MASK (FULL_IO_SIZE - 1)
787#define PIO_RESERVED (FULL_IO_SIZE)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100788
789#define mmio_read16be(addr) readw_be(addr)
790#define mmio_read32be(addr) readl_be(addr)
791#define mmio_write16be(val, addr) writew_be(val, addr)
792#define mmio_write32be(val, addr) writel_be(val, addr)
793#define mmio_insb(addr, dst, count) readsb(addr, dst, count)
794#define mmio_insw(addr, dst, count) readsw(addr, dst, count)
795#define mmio_insl(addr, dst, count) readsl(addr, dst, count)
796#define mmio_outsb(addr, src, count) writesb(addr, src, count)
797#define mmio_outsw(addr, src, count) writesw(addr, src, count)
798#define mmio_outsl(addr, src, count) writesl(addr, src, count)
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800/**
801 * virt_to_phys - map virtual addresses to physical
802 * @address: address to remap
803 *
804 * The returned physical address is the physical (CPU) mapping for
805 * the memory address given. It is only valid to use this function on
806 * addresses directly mapped or allocated via kmalloc.
807 *
808 * This function does not give bus mappings for DMA transfers. In
809 * almost all conceivable cases a device driver should not be using
810 * this function
811 */
812static inline unsigned long virt_to_phys(volatile void * address)
813{
814 return __pa((unsigned long)address);
815}
816
817/**
818 * phys_to_virt - map physical address to virtual
819 * @address: address to remap
820 *
821 * The returned virtual address is a current CPU mapping for
822 * the memory address given. It is only valid to use this function on
823 * addresses that have a kernel mapping
824 *
825 * This function does not handle bus mappings for DMA transfers. In
826 * almost all conceivable cases a device driver should not be using
827 * this function
828 */
829static inline void * phys_to_virt(unsigned long address)
830{
831 return (void *)__va(address);
832}
833
834/*
835 * Change "struct page" to physical address.
836 */
Becky Bruce4ee70842008-09-24 11:01:24 -0500837#define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100839/*
840 * 32 bits still uses virt_to_bus() for it's implementation of DMA
841 * mappings se we have to keep it defined here. We also have some old
842 * drivers (shame shame shame) that use bus_to_virt() and haven't been
843 * fixed yet so I need to define it here.
844 */
845#ifdef CONFIG_PPC32
846
847static inline unsigned long virt_to_bus(volatile void * address)
848{
849 if (address == NULL)
850 return 0;
851 return __pa(address) + PCI_DRAM_OFFSET;
852}
853
854static inline void * bus_to_virt(unsigned long address)
855{
856 if (address == 0)
857 return NULL;
858 return __va(address - PCI_DRAM_OFFSET);
859}
860
861#define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
862
863#endif /* CONFIG_PPC32 */
864
Vitaly Bordug54278282007-01-31 02:09:00 +0300865/* access ports */
866#define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
867#define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
868
869#define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
870#define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100871
Scott Wood12cdac32007-08-21 02:36:58 +1000872#define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
873#define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
874
Timur Tabidc967d72007-08-22 20:07:28 -0500875/* Clear and set bits in one shot. These macros can be used to clear and
876 * set multiple bits in a register using a single read-modify-write. These
877 * macros can also be used to set a multiple-bit bit pattern using a mask,
878 * by specifying the mask in the 'clear' parameter and the new bit pattern
879 * in the 'set' parameter.
880 */
881
882#define clrsetbits(type, addr, clear, set) \
883 out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
884
885#ifdef __powerpc64__
886#define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
887#define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
888#endif
889
890#define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
891#define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
892
893#define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
Scott Woode2d75502008-06-18 02:59:59 +1000894#define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
Timur Tabidc967d72007-08-22 20:07:28 -0500895
896#define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898#endif /* __KERNEL__ */
899
Paul Mackerras047ea782005-11-19 20:17:32 +1100900#endif /* _ASM_POWERPC_IO_H */