blob: 738bac164f8bb747be226823d229a03e877b538f [file] [log] [blame]
Kumar Gala16c57b32009-02-10 20:10:44 +00001/*
Yang Li8a56e1e2012-11-01 18:53:42 +00002 * Copyright 2009 Freescale Semiconductor, Inc.
Kumar Gala16c57b32009-02-10 20:10:44 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * provides masks and opcode images for use by code generation, emulation
10 * and for instructions that older assemblers might not know about
11 */
12#ifndef _ASM_POWERPC_PPC_OPCODE_H
13#define _ASM_POWERPC_PPC_OPCODE_H
14
15#include <linux/stringify.h>
16#include <asm/asm-compat.h>
17
Michael Neuling0972def2012-06-25 13:33:22 +000018#define __REG_R0 0
19#define __REG_R1 1
20#define __REG_R2 2
21#define __REG_R3 3
22#define __REG_R4 4
23#define __REG_R5 5
24#define __REG_R6 6
25#define __REG_R7 7
26#define __REG_R8 8
27#define __REG_R9 9
28#define __REG_R10 10
29#define __REG_R11 11
30#define __REG_R12 12
31#define __REG_R13 13
32#define __REG_R14 14
33#define __REG_R15 15
34#define __REG_R16 16
35#define __REG_R17 17
36#define __REG_R18 18
37#define __REG_R19 19
38#define __REG_R20 20
39#define __REG_R21 21
40#define __REG_R22 22
41#define __REG_R23 23
42#define __REG_R24 24
43#define __REG_R25 25
44#define __REG_R26 26
45#define __REG_R27 27
46#define __REG_R28 28
47#define __REG_R29 29
48#define __REG_R30 30
49#define __REG_R31 31
50
Michael Neulingf4c01572012-06-25 13:33:24 +000051#define __REGA0_0 0
52#define __REGA0_R1 1
53#define __REGA0_R2 2
54#define __REGA0_R3 3
55#define __REGA0_R4 4
56#define __REGA0_R5 5
57#define __REGA0_R6 6
58#define __REGA0_R7 7
59#define __REGA0_R8 8
60#define __REGA0_R9 9
61#define __REGA0_R10 10
62#define __REGA0_R11 11
63#define __REGA0_R12 12
64#define __REGA0_R13 13
65#define __REGA0_R14 14
66#define __REGA0_R15 15
67#define __REGA0_R16 16
68#define __REGA0_R17 17
69#define __REGA0_R18 18
70#define __REGA0_R19 19
71#define __REGA0_R20 20
72#define __REGA0_R21 21
73#define __REGA0_R22 22
74#define __REGA0_R23 23
75#define __REGA0_R24 24
76#define __REGA0_R25 25
77#define __REGA0_R26 26
78#define __REGA0_R27 27
79#define __REGA0_R28 28
80#define __REGA0_R29 29
81#define __REGA0_R30 30
82#define __REGA0_R31 31
83
Hongtao Jia9123c5e2013-04-28 13:20:07 +080084/* opcode and xopcode for instructions */
85#define OP_TRAP 3
86#define OP_TRAP_64 2
87
88#define OP_31_XOP_TRAP 4
Bin Lu6f63e812017-02-21 21:12:36 +080089#define OP_31_XOP_LDX 21
Hongtao Jia9123c5e2013-04-28 13:20:07 +080090#define OP_31_XOP_LWZX 23
Bin Lu6f63e812017-02-21 21:12:36 +080091#define OP_31_XOP_LDUX 53
Hongtao Jia9123c5e2013-04-28 13:20:07 +080092#define OP_31_XOP_DCBST 54
93#define OP_31_XOP_LWZUX 55
94#define OP_31_XOP_TRAP_64 68
95#define OP_31_XOP_DCBF 86
96#define OP_31_XOP_LBZX 87
Alexey Kardashevskiy91242fd2017-03-17 19:31:38 +110097#define OP_31_XOP_STDX 149
Hongtao Jia9123c5e2013-04-28 13:20:07 +080098#define OP_31_XOP_STWX 151
Paul Mackerrasceba57d2017-03-21 15:43:47 +110099#define OP_31_XOP_STDUX 181
100#define OP_31_XOP_STWUX 183
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800101#define OP_31_XOP_STBX 215
102#define OP_31_XOP_LBZUX 119
103#define OP_31_XOP_STBUX 247
104#define OP_31_XOP_LHZX 279
105#define OP_31_XOP_LHZUX 311
106#define OP_31_XOP_MFSPR 339
Bin Lu6f63e812017-02-21 21:12:36 +0800107#define OP_31_XOP_LWAX 341
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800108#define OP_31_XOP_LHAX 343
Paul Mackerrasceba57d2017-03-21 15:43:47 +1100109#define OP_31_XOP_LWAUX 373
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800110#define OP_31_XOP_LHAUX 375
111#define OP_31_XOP_STHX 407
112#define OP_31_XOP_STHUX 439
113#define OP_31_XOP_MTSPR 467
114#define OP_31_XOP_DCBI 470
Paul Mackerrasceba57d2017-03-21 15:43:47 +1100115#define OP_31_XOP_LDBRX 532
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800116#define OP_31_XOP_LWBRX 534
117#define OP_31_XOP_TLBSYNC 566
Paul Mackerrasceba57d2017-03-21 15:43:47 +1100118#define OP_31_XOP_STDBRX 660
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800119#define OP_31_XOP_STWBRX 662
Bin Lu6f63e812017-02-21 21:12:36 +0800120#define OP_31_XOP_STFSX 663
121#define OP_31_XOP_STFSUX 695
122#define OP_31_XOP_STFDX 727
123#define OP_31_XOP_STFDUX 759
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800124#define OP_31_XOP_LHBRX 790
125#define OP_31_XOP_STHBRX 918
Bin Lu6f63e812017-02-21 21:12:36 +0800126#define OP_31_XOP_STFIWX 983
127
128/* VSX Scalar Load Instructions */
129#define OP_31_XOP_LXSDX 588
130#define OP_31_XOP_LXSSPX 524
131#define OP_31_XOP_LXSIWAX 76
132#define OP_31_XOP_LXSIWZX 12
133
134/* VSX Scalar Store Instructions */
135#define OP_31_XOP_STXSDX 716
136#define OP_31_XOP_STXSSPX 652
137#define OP_31_XOP_STXSIWX 140
138
139/* VSX Vector Load Instructions */
140#define OP_31_XOP_LXVD2X 844
141#define OP_31_XOP_LXVW4X 780
142
143/* VSX Vector Load and Splat Instruction */
144#define OP_31_XOP_LXVDSX 332
145
146/* VSX Vector Store Instructions */
147#define OP_31_XOP_STXVD2X 972
148#define OP_31_XOP_STXVW4X 908
149
150#define OP_31_XOP_LFSX 535
151#define OP_31_XOP_LFSUX 567
152#define OP_31_XOP_LFDX 599
153#define OP_31_XOP_LFDUX 631
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800154
155#define OP_LWZ 32
Bin Lu6f63e812017-02-21 21:12:36 +0800156#define OP_STFS 52
157#define OP_STFSU 53
158#define OP_STFD 54
159#define OP_STFDU 55
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800160#define OP_LD 58
161#define OP_LWZU 33
162#define OP_LBZ 34
163#define OP_LBZU 35
164#define OP_STW 36
165#define OP_STWU 37
166#define OP_STD 62
167#define OP_STB 38
168#define OP_STBU 39
169#define OP_LHZ 40
170#define OP_LHZU 41
171#define OP_LHA 42
172#define OP_LHAU 43
173#define OP_STH 44
174#define OP_STHU 45
Bin Lu6f63e812017-02-21 21:12:36 +0800175#define OP_LMW 46
176#define OP_STMW 47
177#define OP_LFS 48
178#define OP_LFSU 49
179#define OP_LFD 50
180#define OP_LFDU 51
181#define OP_STFS 52
182#define OP_STFSU 53
183#define OP_STFD 54
184#define OP_STFDU 55
185#define OP_LQ 56
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800186
Kumar Gala16c57b32009-02-10 20:10:44 +0000187/* sorted alphabetically */
Anshuman Khandual95213952013-04-22 19:42:40 +0000188#define PPC_INST_BHRBE 0x7c00025c
189#define PPC_INST_CLRBHRB 0x7c00035c
Chris Smartae26b362016-06-17 09:33:45 +1000190#define PPC_INST_COPY 0x7c00060c
191#define PPC_INST_COPY_FIRST 0x7c20060c
Chris Smart8a649042016-04-26 10:28:50 +1000192#define PPC_INST_CP_ABORT 0x7c00068c
Kumar Gala16c57b32009-02-10 20:10:44 +0000193#define PPC_INST_DCBA 0x7c0005ec
194#define PPC_INST_DCBA_MASK 0xfc0007fe
195#define PPC_INST_DCBAL 0x7c2005ec
196#define PPC_INST_DCBZL 0x7c2007ec
Tony Breeds1afc1492012-10-02 15:52:19 +0000197#define PPC_INST_ICBT 0x7c00002c
Dan Streetmanedc424f2015-05-07 13:49:13 -0400198#define PPC_INST_ICSWX 0x7c00032d
199#define PPC_INST_ICSWEPX 0x7c00076d
Kumar Gala16c57b32009-02-10 20:10:44 +0000200#define PPC_INST_ISEL 0x7c00001e
201#define PPC_INST_ISEL_MASK 0xfc00003e
Anton Blanchard864b9e62010-02-10 01:02:36 +0000202#define PPC_INST_LDARX 0x7c0000a8
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530203#define PPC_INST_STDCX 0x7c0001ad
Kumar Gala16c57b32009-02-10 20:10:44 +0000204#define PPC_INST_LSWI 0x7c0004aa
205#define PPC_INST_LSWX 0x7c00042a
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600206#define PPC_INST_LWARX 0x7c000028
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530207#define PPC_INST_STWCX 0x7c00012d
Kumar Gala16c57b32009-02-10 20:10:44 +0000208#define PPC_INST_LWSYNC 0x7c2004ac
James Yang9863c282013-07-03 16:26:47 -0500209#define PPC_INST_SYNC 0x7c0004ac
210#define PPC_INST_SYNC_MASK 0xfc0007fe
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200211#define PPC_INST_ISYNC 0x4c00012c
Michael Neulingdfb432c2009-04-29 20:58:01 +0000212#define PPC_INST_LXVD2X 0x7c000698
Kumar Gala16c57b32009-02-10 20:10:44 +0000213#define PPC_INST_MCRXR 0x7c000400
214#define PPC_INST_MCRXR_MASK 0xfc0007fe
215#define PPC_INST_MFSPR_PVR 0x7c1f42a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100216#define PPC_INST_MFSPR_PVR_MASK 0xfc1ffffe
Andy Fleminge16c8762011-12-08 01:20:27 -0600217#define PPC_INST_MFTMR 0x7c0002dc
Kumar Gala16c57b32009-02-10 20:10:44 +0000218#define PPC_INST_MSGSND 0x7c00019c
Paul Mackerras755563b2015-03-19 19:29:01 +1100219#define PPC_INST_MSGCLR 0x7c0001dc
Ian Munsie42d02b82012-11-14 18:49:44 +0000220#define PPC_INST_MSGSNDP 0x7c00011c
Andy Fleminge16c8762011-12-08 01:20:27 -0600221#define PPC_INST_MTTMR 0x7c0003dc
Kumar Gala16c57b32009-02-10 20:10:44 +0000222#define PPC_INST_NOP 0x60000000
Chris Smartae26b362016-06-17 09:33:45 +1000223#define PPC_INST_PASTE 0x7c00070c
224#define PPC_INST_PASTE_LAST 0x7c20070d
Kumar Gala16c57b32009-02-10 20:10:44 +0000225#define PPC_INST_POPCNTB 0x7c0000f4
226#define PPC_INST_POPCNTB_MASK 0xfc0007fe
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000227#define PPC_INST_POPCNTD 0x7c0003f4
228#define PPC_INST_POPCNTW 0x7c0002f4
Kumar Gala16c57b32009-02-10 20:10:44 +0000229#define PPC_INST_RFCI 0x4c000066
230#define PPC_INST_RFDI 0x4c00004e
231#define PPC_INST_RFMCI 0x4c00004c
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000232#define PPC_INST_MFSPR_DSCR 0x7c1102a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100233#define PPC_INST_MFSPR_DSCR_MASK 0xfc1ffffe
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000234#define PPC_INST_MTSPR_DSCR 0x7c1103a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100235#define PPC_INST_MTSPR_DSCR_MASK 0xfc1ffffe
Anton Blanchard73d2fb72013-05-01 20:06:33 +0000236#define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100237#define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1ffffe
Anton Blanchard73d2fb72013-05-01 20:06:33 +0000238#define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100239#define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1ffffe
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000240#define PPC_INST_MFVSRD 0x7c000066
241#define PPC_INST_MTVSRD 0x7c000166
Paul Mackerras697d3892011-12-12 12:36:37 +0000242#define PPC_INST_SLBFEE 0x7c0007a7
Aneesh Kumar K.V09cf5bc2016-07-13 15:05:27 +0530243#define PPC_INST_SLBIA 0x7c0003e4
Kumar Gala16c57b32009-02-10 20:10:44 +0000244
245#define PPC_INST_STRING 0x7c00042a
246#define PPC_INST_STRING_MASK 0xfc0007fe
247#define PPC_INST_STRING_GEN_MASK 0xfc00067e
248
249#define PPC_INST_STSWI 0x7c0005aa
250#define PPC_INST_STSWX 0x7c00052a
Michael Neulingdfb432c2009-04-29 20:58:01 +0000251#define PPC_INST_STXVD2X 0x7c000798
Milton Miller60dbf432009-04-29 20:58:01 +0000252#define PPC_INST_TLBIE 0x7c000264
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530253#define PPC_INST_TLBIEL 0x7c000224
Kumar Gala7281f5d2009-04-06 15:25:52 -0500254#define PPC_INST_TLBILX 0x7c000024
Kumar Gala16c57b32009-02-10 20:10:44 +0000255#define PPC_INST_WAIT 0x7c00007c
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000256#define PPC_INST_TLBIVAX 0x7c000624
257#define PPC_INST_TLBSRX_DOT 0x7c0006a5
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000258#define PPC_INST_VPMSUMW 0x10000488
259#define PPC_INST_VPMSUMD 0x100004c8
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000260#define PPC_INST_XXLOR 0xf0000510
Anton Blanchard926f1602013-09-23 12:04:39 +1000261#define PPC_INST_XXSWAPD 0xf0000250
Michael Neulingb92a66a2012-09-10 00:35:26 +0000262#define PPC_INST_XVCPSGNDP 0xf0000780
Michael Neuling14c39a42013-02-13 16:21:30 +0000263#define PPC_INST_TRECHKPT 0x7c0007dd
264#define PPC_INST_TRECLAIM 0x7c00075d
265#define PPC_INST_TABORT 0x7c00071d
Kumar Gala16c57b32009-02-10 20:10:44 +0000266
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100267#define PPC_INST_NAP 0x4c000364
268#define PPC_INST_SLEEP 0x4c0003a4
Shreyas B. Prabhu77b54e92014-12-10 00:26:53 +0530269#define PPC_INST_WINKLE 0x4c0003e4
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100270
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530271#define PPC_INST_STOP 0x4c0002e4
272
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000273/* A2 specific instructions */
274#define PPC_INST_ERATWE 0x7c0001a6
275#define PPC_INST_ERATRE 0x7c000166
276#define PPC_INST_ERATILX 0x7c000066
277#define PPC_INST_ERATIVAX 0x7c000666
278#define PPC_INST_ERATSX 0x7c000126
279#define PPC_INST_ERATSX_DOT 0x7c000127
280
Matt Evans0ca87f02011-07-20 15:51:00 +0000281/* Misc instructions for BPF compiler */
Denis Kirjanov4e235762014-10-30 09:12:15 +0300282#define PPC_INST_LBZ 0x88000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000283#define PPC_INST_LD 0xe8000000
284#define PPC_INST_LHZ 0xa0000000
285#define PPC_INST_LWZ 0x80000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530286#define PPC_INST_LHBRX 0x7c00062c
287#define PPC_INST_LDBRX 0x7c000428
288#define PPC_INST_STB 0x98000000
289#define PPC_INST_STH 0xb0000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000290#define PPC_INST_STD 0xf8000000
291#define PPC_INST_STDU 0xf8000001
Denis Kirjanov693930d2015-02-17 10:04:39 +0300292#define PPC_INST_STW 0x90000000
293#define PPC_INST_STWU 0x94000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000294#define PPC_INST_MFLR 0x7c0802a6
295#define PPC_INST_MTLR 0x7c0803a6
Naveen N. Raoce076142016-09-24 02:05:01 +0530296#define PPC_INST_MTCTR 0x7c0903a6
Matt Evans0ca87f02011-07-20 15:51:00 +0000297#define PPC_INST_CMPWI 0x2c000000
298#define PPC_INST_CMPDI 0x2c200000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530299#define PPC_INST_CMPW 0x7c000000
300#define PPC_INST_CMPD 0x7c200000
Matt Evans0ca87f02011-07-20 15:51:00 +0000301#define PPC_INST_CMPLW 0x7c000040
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530302#define PPC_INST_CMPLD 0x7c200040
Matt Evans0ca87f02011-07-20 15:51:00 +0000303#define PPC_INST_CMPLWI 0x28000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530304#define PPC_INST_CMPLDI 0x28200000
Matt Evans0ca87f02011-07-20 15:51:00 +0000305#define PPC_INST_ADDI 0x38000000
306#define PPC_INST_ADDIS 0x3c000000
307#define PPC_INST_ADD 0x7c000214
308#define PPC_INST_SUB 0x7c000050
309#define PPC_INST_BLR 0x4e800020
310#define PPC_INST_BLRL 0x4e800021
Naveen N. Raoce076142016-09-24 02:05:01 +0530311#define PPC_INST_BCTR 0x4e800420
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530312#define PPC_INST_MULLD 0x7c0001d2
Matt Evans0ca87f02011-07-20 15:51:00 +0000313#define PPC_INST_MULLW 0x7c0001d6
314#define PPC_INST_MULHWU 0x7c000016
315#define PPC_INST_MULLI 0x1c000000
Vladimir Murzina40a2b62013-09-28 10:22:00 +0200316#define PPC_INST_DIVWU 0x7c000396
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530317#define PPC_INST_DIVD 0x7c0003d2
Matt Evans0ca87f02011-07-20 15:51:00 +0000318#define PPC_INST_RLWINM 0x54000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530319#define PPC_INST_RLWIMI 0x50000000
320#define PPC_INST_RLDICL 0x78000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000321#define PPC_INST_RLDICR 0x78000004
322#define PPC_INST_SLW 0x7c000030
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530323#define PPC_INST_SLD 0x7c000036
Matt Evans0ca87f02011-07-20 15:51:00 +0000324#define PPC_INST_SRW 0x7c000430
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530325#define PPC_INST_SRD 0x7c000436
326#define PPC_INST_SRAD 0x7c000634
327#define PPC_INST_SRADI 0x7c000674
Matt Evans0ca87f02011-07-20 15:51:00 +0000328#define PPC_INST_AND 0x7c000038
329#define PPC_INST_ANDDOT 0x7c000039
330#define PPC_INST_OR 0x7c000378
Daniel Borkmann02871902012-11-08 11:39:41 +0000331#define PPC_INST_XOR 0x7c000278
Matt Evans0ca87f02011-07-20 15:51:00 +0000332#define PPC_INST_ANDI 0x70000000
333#define PPC_INST_ORI 0x60000000
334#define PPC_INST_ORIS 0x64000000
Daniel Borkmann02871902012-11-08 11:39:41 +0000335#define PPC_INST_XORI 0x68000000
336#define PPC_INST_XORIS 0x6c000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000337#define PPC_INST_NEG 0x7c0000d0
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530338#define PPC_INST_EXTSW 0x7c0007b4
Matt Evans0ca87f02011-07-20 15:51:00 +0000339#define PPC_INST_BRANCH 0x48000000
340#define PPC_INST_BRANCH_COND 0x40800000
Michael Neuling4404a9f2012-06-25 13:33:13 +0000341#define PPC_INST_LBZCIX 0x7c0006aa
342#define PPC_INST_STBCIX 0x7c0007aa
Ravi Bangoria4ceae132017-02-14 14:46:43 +0530343#define PPC_INST_LWZX 0x7c00002e
344#define PPC_INST_LFSX 0x7c00042e
345#define PPC_INST_STFSX 0x7c00052e
346#define PPC_INST_LFDX 0x7c0004ae
347#define PPC_INST_STFDX 0x7c0005ae
348#define PPC_INST_LVX 0x7c0000ce
349#define PPC_INST_STVX 0x7c0001ce
Matt Evans0ca87f02011-07-20 15:51:00 +0000350
Kumar Gala16c57b32009-02-10 20:10:44 +0000351/* macros to insert fields into opcodes */
Michael Neuling55a5db12012-06-25 13:33:20 +0000352#define ___PPC_RA(a) (((a) & 0x1f) << 16)
353#define ___PPC_RB(b) (((b) & 0x1f) << 11)
354#define ___PPC_RS(s) (((s) & 0x1f) << 21)
355#define ___PPC_RT(t) ___PPC_RS(t)
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530356#define ___PPC_R(r) (((r) & 0x1) << 16)
357#define ___PPC_PRS(prs) (((prs) & 0x1) << 17)
358#define ___PPC_RIC(ric) (((ric) & 0x3) << 18)
Michael Neuling0b7673c2012-06-25 13:33:23 +0000359#define __PPC_RA(a) ___PPC_RA(__REG_##a)
Michael Neulingf4c01572012-06-25 13:33:24 +0000360#define __PPC_RA0(a) ___PPC_RA(__REGA0_##a)
Michael Neuling0b7673c2012-06-25 13:33:23 +0000361#define __PPC_RB(b) ___PPC_RB(__REG_##b)
362#define __PPC_RS(s) ___PPC_RS(__REG_##s)
363#define __PPC_RT(t) ___PPC_RT(__REG_##t)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000364#define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
365#define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000366#define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000367#define __PPC_XT(s) __PPC_XS(s)
Michael Neulingda6b43c2009-04-29 20:58:01 +0000368#define __PPC_T_TLB(t) (((t) & 0x3) << 21)
369#define __PPC_WC(w) (((w) & 0x3) << 21)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000370#define __PPC_WS(w) (((w) & 0x1f) << 11)
Matt Evans0ca87f02011-07-20 15:51:00 +0000371#define __PPC_SH(s) __PPC_WS(s)
Naveen N. Raoc233f592017-02-08 14:27:29 +0530372#define __PPC_SH64(s) (__PPC_SH(s) | (((s) & 0x20) >> 4))
Matt Evans0ca87f02011-07-20 15:51:00 +0000373#define __PPC_MB(s) (((s) & 0x1f) << 6)
374#define __PPC_ME(s) (((s) & 0x1f) << 1)
Naveen N. Rao277285b2016-06-22 21:55:04 +0530375#define __PPC_MB64(s) (__PPC_MB(s) | ((s) & 0x20))
376#define __PPC_ME64(s) __PPC_MB64(s)
Matt Evans0ca87f02011-07-20 15:51:00 +0000377#define __PPC_BI(s) (((s) & 0x1f) << 16)
Tony Breeds1afc1492012-10-02 15:52:19 +0000378#define __PPC_CT(t) (((t) & 0x0f) << 21)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000379
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000380/*
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600381 * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
382 * larx with EH set as an illegal instruction.
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000383 */
384#ifdef CONFIG_PPC64
385#define __PPC_EH(eh) (((eh) & 0x1) << 0)
386#else
387#define __PPC_EH(eh) 0
388#endif
Kumar Gala16c57b32009-02-10 20:10:44 +0000389
390/* Deal with instructions that older assemblers aren't aware of */
Chris Smart8a649042016-04-26 10:28:50 +1000391#define PPC_CP_ABORT stringify_in_c(.long PPC_INST_CP_ABORT)
Kumar Gala16c57b32009-02-10 20:10:44 +0000392#define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
393 __PPC_RA(a) | __PPC_RB(b))
394#define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
395 __PPC_RA(a) | __PPC_RB(b))
Anton Blanchard864b9e62010-02-10 01:02:36 +0000396#define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000397 ___PPC_RT(t) | ___PPC_RA(a) | \
398 ___PPC_RB(b) | __PPC_EH(eh))
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000399#define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000400 ___PPC_RT(t) | ___PPC_RA(a) | \
401 ___PPC_RB(b) | __PPC_EH(eh))
Kumar Gala16c57b32009-02-10 20:10:44 +0000402#define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000403 ___PPC_RB(b))
Paul Mackerras755563b2015-03-19 19:29:01 +1100404#define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \
405 ___PPC_RB(b))
Ian Munsie42d02b82012-11-14 18:49:44 +0000406#define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \
407 ___PPC_RB(b))
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000408#define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
409 __PPC_RA(a) | __PPC_RS(s))
410#define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
411 __PPC_RA(a) | __PPC_RS(s))
412#define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
413 __PPC_RA(a) | __PPC_RS(s))
Kumar Gala16c57b32009-02-10 20:10:44 +0000414#define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
415#define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
416#define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
417#define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000418 __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000419#define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
420#define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
421#define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
Kumar Gala16c57b32009-02-10 20:10:44 +0000422#define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
423 __PPC_WC(w))
Milton Miller60dbf432009-04-29 20:58:01 +0000424#define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000425 ___PPC_RB(a) | ___PPC_RS(lp))
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530426#define PPC_TLBIE_5(rb,rs,ric,prs,r) \
427 stringify_in_c(.long PPC_INST_TLBIE | \
428 ___PPC_RB(rb) | ___PPC_RS(rs) | \
429 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
430 ___PPC_R(r))
431#define PPC_TLBIEL(rb,rs,ric,prs,r) \
432 stringify_in_c(.long PPC_INST_TLBIEL | \
433 ___PPC_RB(rb) | ___PPC_RS(rs) | \
434 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
435 ___PPC_R(r))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000436#define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000437 __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000438#define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000439 __PPC_RA0(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000440
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000441#define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
442 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
443#define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
444 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
445#define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000446 __PPC_T_TLB(t) | __PPC_RA0(a) | \
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000447 __PPC_RB(b))
448#define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000449 __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000450#define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000451 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000452#define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000453 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
Paul Mackerras697d3892011-12-12 12:36:37 +0000454#define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
455 __PPC_RT(t) | __PPC_RB(b))
Tony Breeds1afc1492012-10-02 15:52:19 +0000456#define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \
457 __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b))
Michael Neuling4404a9f2012-06-25 13:33:13 +0000458/* PASemi instructions */
459#define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \
460 __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b))
461#define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \
462 __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000463
Michael Neulingdfb432c2009-04-29 20:58:01 +0000464/*
465 * Define what the VSX XX1 form instructions will look like, then add
466 * the 128 bit load store instructions based on that.
467 */
468#define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000469#define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000470#define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000471 VSX_XX1((s), a, b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000472#define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000473 VSX_XX1((s), a, b))
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000474#define MFVRD(a, t) stringify_in_c(.long PPC_INST_MFVSRD | \
475 VSX_XX1((t)+32, a, R0))
476#define MTVRD(t, a) stringify_in_c(.long PPC_INST_MTVSRD | \
477 VSX_XX1((t)+32, a, R0))
478#define VPMSUMW(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMW | \
479 VSX_XX3((t), a, b))
480#define VPMSUMD(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMD | \
481 VSX_XX3((t), a, b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000482#define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000483 VSX_XX3((t), a, b))
Anton Blanchard926f1602013-09-23 12:04:39 +1000484#define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \
485 VSX_XX3((t), a, a))
Michael Neulingb92a66a2012-09-10 00:35:26 +0000486#define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \
487 VSX_XX3((t), (a), (b))))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000488
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100489#define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
490#define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
Shreyas B. Prabhu77b54e92014-12-10 00:26:53 +0530491#define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE)
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100492
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530493#define PPC_STOP stringify_in_c(.long PPC_INST_STOP)
494
Anshuman Khandual95213952013-04-22 19:42:40 +0000495/* BHRB instructions */
496#define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB)
497#define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \
498 __PPC_RT(r) | \
499 (((n) & 0x3ff) << 11))
500
Michael Neuling14c39a42013-02-13 16:21:30 +0000501/* Transactional memory instructions */
502#define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT)
503#define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \
504 | __PPC_RA(r))
505#define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \
506 | __PPC_RA(r))
507
Andy Fleminge16c8762011-12-08 01:20:27 -0600508/* book3e thread control instructions */
509#define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6))
510#define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \
511 TMRN(tmr) | ___PPC_RS(r))
512#define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \
513 TMRN(tmr) | ___PPC_RT(r))
514
Dan Streetmanedc424f2015-05-07 13:49:13 -0400515/* Coprocessor instructions */
516#define PPC_ICSWX(s, a, b) stringify_in_c(.long PPC_INST_ICSWX | \
517 ___PPC_RS(s) | \
518 ___PPC_RA(a) | \
519 ___PPC_RB(b))
520#define PPC_ICSWEPX(s, a, b) stringify_in_c(.long PPC_INST_ICSWEPX | \
521 ___PPC_RS(s) | \
522 ___PPC_RA(a) | \
523 ___PPC_RB(b))
524
Aneesh Kumar K.V09cf5bc2016-07-13 15:05:27 +0530525#define PPC_SLBIA(IH) stringify_in_c(.long PPC_INST_SLBIA | \
526 ((IH & 0x7) << 21))
Michael Neuling96ed1fe2016-11-18 14:08:56 +1100527#define PPC_INVALIDATE_ERAT PPC_SLBIA(7)
Dan Streetmanedc424f2015-05-07 13:49:13 -0400528
Kumar Gala16c57b32009-02-10 20:10:44 +0000529#endif /* _ASM_POWERPC_PPC_OPCODE_H */