Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Sujith | cee075a | 2009-03-13 09:07:23 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2009 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #ifndef HW_H |
| 18 | #define HW_H |
| 19 | |
| 20 | #include <linux/if_ether.h> |
| 21 | #include <linux/delay.h> |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 22 | #include <linux/io.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 23 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 24 | #include "mac.h" |
| 25 | #include "ani.h" |
| 26 | #include "eeprom.h" |
| 27 | #include "calib.h" |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 28 | #include "reg.h" |
| 29 | #include "phy.h" |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 30 | #include "btcoex.h" |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame^] | 31 | #include "ar9003_mac.h" |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 32 | |
Luis R. Rodriguez | 203c480 | 2009-03-30 22:30:33 -0400 | [diff] [blame] | 33 | #include "../regd.h" |
Luis R. Rodriguez | c46917b | 2009-09-13 02:42:02 -0700 | [diff] [blame] | 34 | #include "../debug.h" |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 35 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 36 | #define ATHEROS_VENDOR_ID 0x168c |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 37 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 38 | #define AR5416_DEVID_PCI 0x0023 |
| 39 | #define AR5416_DEVID_PCIE 0x0024 |
| 40 | #define AR9160_DEVID_PCI 0x0027 |
| 41 | #define AR9280_DEVID_PCI 0x0029 |
| 42 | #define AR9280_DEVID_PCIE 0x002a |
| 43 | #define AR9285_DEVID_PCIE 0x002b |
Luis R. Rodriguez | 5ffaf8a | 2010-02-02 11:58:33 -0500 | [diff] [blame] | 44 | #define AR2427_DEVID_PCIE 0x002c |
Senthil Balasubramanian | db3cc53 | 2010-04-15 17:38:18 -0400 | [diff] [blame] | 45 | #define AR9287_DEVID_PCI 0x002d |
| 46 | #define AR9287_DEVID_PCIE 0x002e |
| 47 | #define AR9300_DEVID_PCIE 0x0030 |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 48 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 49 | #define AR5416_AR9100_DEVID 0x000b |
Luis R. Rodriguez | 7976b42 | 2009-09-23 23:07:02 -0400 | [diff] [blame] | 50 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 51 | #define AR_SUBVENDOR_ID_NOG 0x0e11 |
| 52 | #define AR_SUBVENDOR_ID_NEW_A 0x7065 |
| 53 | #define AR5416_MAGIC 0x19641014 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 54 | |
Vasanthakumar Thiagarajan | fe12946 | 2009-09-09 15:25:50 +0530 | [diff] [blame] | 55 | #define AR9280_COEX2WIRE_SUBSYSID 0x309b |
| 56 | #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa |
| 57 | #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab |
| 58 | |
Luis R. Rodriguez | e3d01bf | 2009-09-13 23:11:13 -0700 | [diff] [blame] | 59 | #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) |
| 60 | |
Luis R. Rodriguez | cfe8cba | 2009-09-13 23:39:31 -0700 | [diff] [blame] | 61 | #define ATH_DEFAULT_NOISE_FLOOR -95 |
| 62 | |
John W. Linville | 04658fb | 2009-11-13 13:12:59 -0500 | [diff] [blame] | 63 | #define ATH9K_RSSI_BAD -128 |
Luis R. Rodriguez | 990b70a | 2009-09-13 23:55:05 -0700 | [diff] [blame] | 64 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 65 | /* Register read/write primitives */ |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 66 | #define REG_WRITE(_ah, _reg, _val) \ |
| 67 | ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg)) |
| 68 | |
| 69 | #define REG_READ(_ah, _reg) \ |
| 70 | ath9k_hw_common(_ah)->ops->read((_ah), (_reg)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 71 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 72 | #define SM(_v, _f) (((_v) << _f##_S) & _f) |
| 73 | #define MS(_v, _f) (((_v) & _f) >> _f##_S) |
| 74 | #define REG_RMW(_a, _r, _set, _clr) \ |
| 75 | REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) |
| 76 | #define REG_RMW_FIELD(_a, _r, _f, _v) \ |
| 77 | REG_WRITE(_a, _r, \ |
| 78 | (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) |
| 79 | #define REG_SET_BIT(_a, _r, _f) \ |
| 80 | REG_WRITE(_a, _r, REG_READ(_a, _r) | _f) |
| 81 | #define REG_CLR_BIT(_a, _r, _f) \ |
| 82 | REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 83 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 84 | #define DO_DELAY(x) do { \ |
| 85 | if ((++(x) % 64) == 0) \ |
| 86 | udelay(1); \ |
| 87 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 88 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 89 | #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ |
| 90 | int r; \ |
| 91 | for (r = 0; r < ((iniarray)->ia_rows); r++) { \ |
| 92 | REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ |
| 93 | INI_RA((iniarray), r, (column))); \ |
| 94 | DO_DELAY(regWr); \ |
| 95 | } \ |
| 96 | } while (0) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 97 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 98 | #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 |
| 99 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 |
| 100 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 |
| 101 | #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 102 | #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 103 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 |
| 104 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 105 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 106 | #define AR_GPIOD_MASK 0x00001FFF |
| 107 | #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 108 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 109 | #define BASE_ACTIVATE_DELAY 100 |
Senthil Balasubramanian | 63a75b9 | 2009-09-18 15:07:03 +0530 | [diff] [blame] | 110 | #define RTC_PLL_SETTLE_DELAY 100 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 111 | #define COEF_SCALE_S 24 |
| 112 | #define HT40_CHANNEL_CENTER_SHIFT 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 113 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 114 | #define ATH9K_ANTENNA0_CHAINMASK 0x1 |
| 115 | #define ATH9K_ANTENNA1_CHAINMASK 0x2 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 116 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 117 | #define ATH9K_NUM_DMA_DEBUG_REGS 8 |
| 118 | #define ATH9K_NUM_QUEUES 10 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 119 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 120 | #define MAX_RATE_POWER 63 |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 121 | #define AH_WAIT_TIMEOUT 100000 /* (us) */ |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 122 | #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 123 | #define AH_TIME_QUANTUM 10 |
| 124 | #define AR_KEYTABLE_SIZE 128 |
Sujith | d8caa83 | 2009-09-17 09:25:45 +0530 | [diff] [blame] | 125 | #define POWER_UP_TIME 10000 |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 126 | #define SPUR_RSSI_THRESH 40 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 127 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 128 | #define CAB_TIMEOUT_VAL 10 |
| 129 | #define BEACON_TIMEOUT_VAL 10 |
| 130 | #define MIN_BEACON_TIMEOUT_VAL 1 |
| 131 | #define SLEEP_SLOP 3 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 132 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 133 | #define INIT_CONFIG_STATUS 0x00000000 |
| 134 | #define INIT_RSSI_THR 0x00000700 |
| 135 | #define INIT_BCON_CNTRL_REG 0x00000000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 136 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 137 | #define TU_TO_USEC(_tu) ((_tu) << 10) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 138 | |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame^] | 139 | #define ATH9K_HW_RX_HP_QDEPTH 16 |
| 140 | #define ATH9K_HW_RX_LP_QDEPTH 128 |
| 141 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 142 | enum wireless_mode { |
| 143 | ATH9K_MODE_11A = 0, |
Luis R. Rodriguez | b9b6e15 | 2009-07-14 20:14:03 -0400 | [diff] [blame] | 144 | ATH9K_MODE_11G, |
| 145 | ATH9K_MODE_11NA_HT20, |
| 146 | ATH9K_MODE_11NG_HT20, |
| 147 | ATH9K_MODE_11NA_HT40PLUS, |
| 148 | ATH9K_MODE_11NA_HT40MINUS, |
| 149 | ATH9K_MODE_11NG_HT40PLUS, |
| 150 | ATH9K_MODE_11NG_HT40MINUS, |
| 151 | ATH9K_MODE_MAX, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 152 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 153 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 154 | enum ath9k_hw_caps { |
Sujith | bdbdf46 | 2009-03-30 15:28:22 +0530 | [diff] [blame] | 155 | ATH9K_HW_CAP_MIC_AESCCM = BIT(0), |
| 156 | ATH9K_HW_CAP_MIC_CKIP = BIT(1), |
| 157 | ATH9K_HW_CAP_MIC_TKIP = BIT(2), |
| 158 | ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3), |
| 159 | ATH9K_HW_CAP_CIPHER_CKIP = BIT(4), |
| 160 | ATH9K_HW_CAP_CIPHER_TKIP = BIT(5), |
| 161 | ATH9K_HW_CAP_VEOL = BIT(6), |
| 162 | ATH9K_HW_CAP_BSSIDMASK = BIT(7), |
| 163 | ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8), |
| 164 | ATH9K_HW_CAP_HT = BIT(9), |
| 165 | ATH9K_HW_CAP_GTT = BIT(10), |
| 166 | ATH9K_HW_CAP_FASTCC = BIT(11), |
| 167 | ATH9K_HW_CAP_RFSILENT = BIT(12), |
| 168 | ATH9K_HW_CAP_CST = BIT(13), |
| 169 | ATH9K_HW_CAP_ENHANCEDPM = BIT(14), |
| 170 | ATH9K_HW_CAP_AUTOSLEEP = BIT(15), |
| 171 | ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16), |
Vasanthakumar Thiagarajan | 1adf02f | 2010-04-15 17:38:24 -0400 | [diff] [blame] | 172 | ATH9K_HW_CAP_EDMA = BIT(17), |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 173 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 174 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 175 | enum ath9k_capability_type { |
| 176 | ATH9K_CAP_CIPHER = 0, |
| 177 | ATH9K_CAP_TKIP_MIC, |
| 178 | ATH9K_CAP_TKIP_SPLIT, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 179 | ATH9K_CAP_TXPOW, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 180 | ATH9K_CAP_MCAST_KEYSRCH, |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 181 | ATH9K_CAP_DS |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 182 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 183 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 184 | struct ath9k_hw_capabilities { |
| 185 | u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ |
| 186 | DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */ |
| 187 | u16 total_queues; |
| 188 | u16 keycache_size; |
| 189 | u16 low_5ghz_chan, high_5ghz_chan; |
| 190 | u16 low_2ghz_chan, high_2ghz_chan; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 191 | u16 rts_aggr_limit; |
| 192 | u8 tx_chainmask; |
| 193 | u8 rx_chainmask; |
| 194 | u16 tx_triglevel_max; |
| 195 | u16 reg_cap; |
| 196 | u8 num_gpio_pins; |
| 197 | u8 num_antcfg_2ghz; |
| 198 | u8 num_antcfg_5ghz; |
Vasanthakumar Thiagarajan | ceb2644 | 2010-04-15 17:38:25 -0400 | [diff] [blame^] | 199 | u8 rx_hp_qdepth; |
| 200 | u8 rx_lp_qdepth; |
| 201 | u8 rx_status_len; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 202 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 203 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 204 | struct ath9k_ops_config { |
| 205 | int dma_beacon_response_time; |
| 206 | int sw_beacon_response_time; |
| 207 | int additional_swba_backoff; |
| 208 | int ack_6mb; |
| 209 | int cwm_ignore_extcca; |
| 210 | u8 pcie_powersave_enable; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 211 | u8 pcie_clock_req; |
| 212 | u32 pcie_waen; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 213 | u8 analog_shiftreg; |
| 214 | u8 ht_enable; |
| 215 | u32 ofdm_trig_low; |
| 216 | u32 ofdm_trig_high; |
| 217 | u32 cck_trig_high; |
| 218 | u32 cck_trig_low; |
| 219 | u32 enable_ani; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 220 | int serialize_regmode; |
Sujith | 0ce024c | 2009-12-14 14:57:00 +0530 | [diff] [blame] | 221 | bool rx_intr_mitigation; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 222 | #define SPUR_DISABLE 0 |
| 223 | #define SPUR_ENABLE_IOCTL 1 |
| 224 | #define SPUR_ENABLE_EEPROM 2 |
| 225 | #define AR_EEPROM_MODAL_SPURS 5 |
| 226 | #define AR_SPUR_5413_1 1640 |
| 227 | #define AR_SPUR_5413_2 1200 |
| 228 | #define AR_NO_SPUR 0x8000 |
| 229 | #define AR_BASE_FREQ_2GHZ 2300 |
| 230 | #define AR_BASE_FREQ_5GHZ 4900 |
| 231 | #define AR_SPUR_FEEQ_BOUND_HT40 19 |
| 232 | #define AR_SPUR_FEEQ_BOUND_HT20 10 |
| 233 | int spurmode; |
| 234 | u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; |
Luis R. Rodriguez | f4709fd | 2009-11-24 21:37:57 -0500 | [diff] [blame] | 235 | u8 max_txtrig_level; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 236 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 237 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 238 | enum ath9k_int { |
| 239 | ATH9K_INT_RX = 0x00000001, |
| 240 | ATH9K_INT_RXDESC = 0x00000002, |
| 241 | ATH9K_INT_RXNOFRM = 0x00000008, |
| 242 | ATH9K_INT_RXEOL = 0x00000010, |
| 243 | ATH9K_INT_RXORN = 0x00000020, |
| 244 | ATH9K_INT_TX = 0x00000040, |
| 245 | ATH9K_INT_TXDESC = 0x00000080, |
| 246 | ATH9K_INT_TIM_TIMER = 0x00000100, |
| 247 | ATH9K_INT_TXURN = 0x00000800, |
| 248 | ATH9K_INT_MIB = 0x00001000, |
| 249 | ATH9K_INT_RXPHY = 0x00004000, |
| 250 | ATH9K_INT_RXKCM = 0x00008000, |
| 251 | ATH9K_INT_SWBA = 0x00010000, |
| 252 | ATH9K_INT_BMISS = 0x00040000, |
| 253 | ATH9K_INT_BNR = 0x00100000, |
| 254 | ATH9K_INT_TIM = 0x00200000, |
| 255 | ATH9K_INT_DTIM = 0x00400000, |
| 256 | ATH9K_INT_DTIMSYNC = 0x00800000, |
| 257 | ATH9K_INT_GPIO = 0x01000000, |
| 258 | ATH9K_INT_CABEND = 0x02000000, |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 259 | ATH9K_INT_TSFOOR = 0x04000000, |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 260 | ATH9K_INT_GENTIMER = 0x08000000, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 261 | ATH9K_INT_CST = 0x10000000, |
| 262 | ATH9K_INT_GTT = 0x20000000, |
| 263 | ATH9K_INT_FATAL = 0x40000000, |
| 264 | ATH9K_INT_GLOBAL = 0x80000000, |
| 265 | ATH9K_INT_BMISC = ATH9K_INT_TIM | |
| 266 | ATH9K_INT_DTIM | |
| 267 | ATH9K_INT_DTIMSYNC | |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 268 | ATH9K_INT_TSFOOR | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 269 | ATH9K_INT_CABEND, |
| 270 | ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | |
| 271 | ATH9K_INT_RXDESC | |
| 272 | ATH9K_INT_RXEOL | |
| 273 | ATH9K_INT_RXORN | |
| 274 | ATH9K_INT_TXURN | |
| 275 | ATH9K_INT_TXDESC | |
| 276 | ATH9K_INT_MIB | |
| 277 | ATH9K_INT_RXPHY | |
| 278 | ATH9K_INT_RXKCM | |
| 279 | ATH9K_INT_SWBA | |
| 280 | ATH9K_INT_BMISS | |
| 281 | ATH9K_INT_GPIO, |
| 282 | ATH9K_INT_NOCARD = 0xffffffff |
| 283 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 284 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 285 | #define CHANNEL_CW_INT 0x00002 |
| 286 | #define CHANNEL_CCK 0x00020 |
| 287 | #define CHANNEL_OFDM 0x00040 |
| 288 | #define CHANNEL_2GHZ 0x00080 |
| 289 | #define CHANNEL_5GHZ 0x00100 |
| 290 | #define CHANNEL_PASSIVE 0x00200 |
| 291 | #define CHANNEL_DYN 0x00400 |
| 292 | #define CHANNEL_HALF 0x04000 |
| 293 | #define CHANNEL_QUARTER 0x08000 |
| 294 | #define CHANNEL_HT20 0x10000 |
| 295 | #define CHANNEL_HT40PLUS 0x20000 |
| 296 | #define CHANNEL_HT40MINUS 0x40000 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 297 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 298 | #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) |
| 299 | #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) |
| 300 | #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) |
| 301 | #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) |
| 302 | #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) |
| 303 | #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) |
| 304 | #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) |
| 305 | #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) |
| 306 | #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) |
| 307 | #define CHANNEL_ALL \ |
| 308 | (CHANNEL_OFDM| \ |
| 309 | CHANNEL_CCK| \ |
| 310 | CHANNEL_2GHZ | \ |
| 311 | CHANNEL_5GHZ | \ |
| 312 | CHANNEL_HT20 | \ |
| 313 | CHANNEL_HT40PLUS | \ |
| 314 | CHANNEL_HT40MINUS) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 315 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 316 | struct ath9k_channel { |
| 317 | struct ieee80211_channel *chan; |
| 318 | u16 channel; |
| 319 | u32 channelFlags; |
| 320 | u32 chanmode; |
| 321 | int32_t CalValid; |
| 322 | bool oneTimeCalsDone; |
| 323 | int8_t iCoff; |
| 324 | int8_t qCoff; |
| 325 | int16_t rawNoiseFloor; |
| 326 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 327 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 328 | #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ |
| 329 | (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ |
| 330 | (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ |
| 331 | (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) |
| 332 | #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) |
| 333 | #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) |
| 334 | #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 335 | #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) |
| 336 | #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) |
| 337 | #define IS_CHAN_A_5MHZ_SPACED(_c) \ |
| 338 | ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ |
| 339 | (((_c)->channel % 20) != 0) && \ |
| 340 | (((_c)->channel % 10) != 0)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 341 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 342 | /* These macros check chanmode and not channelFlags */ |
| 343 | #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) |
| 344 | #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ |
| 345 | ((_c)->chanmode == CHANNEL_G_HT20)) |
| 346 | #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ |
| 347 | ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ |
| 348 | ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ |
| 349 | ((_c)->chanmode == CHANNEL_G_HT40MINUS)) |
| 350 | #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 351 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 352 | enum ath9k_power_mode { |
| 353 | ATH9K_PM_AWAKE = 0, |
| 354 | ATH9K_PM_FULL_SLEEP, |
| 355 | ATH9K_PM_NETWORK_SLEEP, |
| 356 | ATH9K_PM_UNDEFINED |
| 357 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 358 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 359 | enum ath9k_tp_scale { |
| 360 | ATH9K_TP_SCALE_MAX = 0, |
| 361 | ATH9K_TP_SCALE_50, |
| 362 | ATH9K_TP_SCALE_25, |
| 363 | ATH9K_TP_SCALE_12, |
| 364 | ATH9K_TP_SCALE_MIN |
| 365 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 366 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 367 | enum ser_reg_mode { |
| 368 | SER_REG_MODE_OFF = 0, |
| 369 | SER_REG_MODE_ON = 1, |
| 370 | SER_REG_MODE_AUTO = 2, |
| 371 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 372 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 373 | struct ath9k_beacon_state { |
| 374 | u32 bs_nexttbtt; |
| 375 | u32 bs_nextdtim; |
| 376 | u32 bs_intval; |
| 377 | #define ATH9K_BEACON_PERIOD 0x0000ffff |
| 378 | #define ATH9K_BEACON_ENA 0x00800000 |
| 379 | #define ATH9K_BEACON_RESET_TSF 0x01000000 |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 380 | #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 381 | u32 bs_dtimperiod; |
| 382 | u16 bs_cfpperiod; |
| 383 | u16 bs_cfpmaxduration; |
| 384 | u32 bs_cfpnext; |
| 385 | u16 bs_timoffset; |
| 386 | u16 bs_bmissthreshold; |
| 387 | u32 bs_sleepduration; |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 388 | u32 bs_tsfoor_threshold; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 389 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 390 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 391 | struct chan_centers { |
| 392 | u16 synth_center; |
| 393 | u16 ctl_center; |
| 394 | u16 ext_center; |
| 395 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 396 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 397 | enum { |
| 398 | ATH9K_RESET_POWER_ON, |
| 399 | ATH9K_RESET_WARM, |
| 400 | ATH9K_RESET_COLD, |
| 401 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 402 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 403 | struct ath9k_hw_version { |
| 404 | u32 magic; |
| 405 | u16 devid; |
| 406 | u16 subvendorid; |
| 407 | u32 macVersion; |
| 408 | u16 macRev; |
| 409 | u16 phyRev; |
| 410 | u16 analog5GhzRev; |
| 411 | u16 analog2GhzRev; |
Vasanthakumar Thiagarajan | aeac355 | 2009-09-09 15:25:49 +0530 | [diff] [blame] | 412 | u16 subsysid; |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 413 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 414 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 415 | /* Generic TSF timer definitions */ |
| 416 | |
| 417 | #define ATH_MAX_GEN_TIMER 16 |
| 418 | |
| 419 | #define AR_GENTMR_BIT(_index) (1 << (_index)) |
| 420 | |
| 421 | /* |
| 422 | * Using de Bruijin sequence to to look up 1's index in a 32 bit number |
| 423 | * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 |
| 424 | */ |
Vasanthakumar Thiagarajan | c90017d | 2009-11-13 14:32:39 +0530 | [diff] [blame] | 425 | #define debruijn32 0x077CB531U |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 426 | |
| 427 | struct ath_gen_timer_configuration { |
| 428 | u32 next_addr; |
| 429 | u32 period_addr; |
| 430 | u32 mode_addr; |
| 431 | u32 mode_mask; |
| 432 | }; |
| 433 | |
| 434 | struct ath_gen_timer { |
| 435 | void (*trigger)(void *arg); |
| 436 | void (*overflow)(void *arg); |
| 437 | void *arg; |
| 438 | u8 index; |
| 439 | }; |
| 440 | |
| 441 | struct ath_gen_timer_table { |
| 442 | u32 gen_timer_index[32]; |
| 443 | struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; |
| 444 | union { |
| 445 | unsigned long timer_bits; |
| 446 | u16 val; |
| 447 | } timer_mask; |
| 448 | }; |
| 449 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 450 | /** |
| 451 | * struct ath_hw_private_ops - callbacks used internally by hardware code |
| 452 | * |
| 453 | * This structure contains private callbacks designed to only be used internally |
| 454 | * by the hardware core. |
| 455 | * |
| 456 | * @init_cal_settings: Initializes calibration settings |
| 457 | * @init_mode_regs: Initializes mode registers |
| 458 | * @macversion_supported: If this specific mac revision is supported |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 459 | * |
| 460 | * @rf_set_freq: change frequency |
| 461 | * @spur_mitigate_freq: spur mitigation |
| 462 | * @rf_alloc_ext_banks: |
| 463 | * @rf_free_ext_banks: |
| 464 | * @set_rf_regs: |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 465 | * @compute_pll_control: compute the PLL control value to use for |
| 466 | * AR_RTC_PLL_CONTROL for a given channel |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 467 | */ |
| 468 | struct ath_hw_private_ops { |
| 469 | void (*init_cal_settings)(struct ath_hw *ah); |
| 470 | void (*init_mode_regs)(struct ath_hw *ah); |
| 471 | bool (*macversion_supported)(u32 macversion); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 472 | |
| 473 | /* PHY ops */ |
| 474 | int (*rf_set_freq)(struct ath_hw *ah, |
| 475 | struct ath9k_channel *chan); |
| 476 | void (*spur_mitigate_freq)(struct ath_hw *ah, |
| 477 | struct ath9k_channel *chan); |
| 478 | int (*rf_alloc_ext_banks)(struct ath_hw *ah); |
| 479 | void (*rf_free_ext_banks)(struct ath_hw *ah); |
| 480 | bool (*set_rf_regs)(struct ath_hw *ah, |
| 481 | struct ath9k_channel *chan, |
| 482 | u16 modesIndex); |
| 483 | void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 484 | void (*init_bb)(struct ath_hw *ah, |
| 485 | struct ath9k_channel *chan); |
| 486 | int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 487 | void (*olc_init)(struct ath_hw *ah); |
| 488 | void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 489 | void (*mark_phy_inactive)(struct ath_hw *ah); |
| 490 | void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); |
| 491 | bool (*rfbus_req)(struct ath_hw *ah); |
| 492 | void (*rfbus_done)(struct ath_hw *ah); |
| 493 | void (*enable_rfkill)(struct ath_hw *ah); |
| 494 | void (*restore_chainmask)(struct ath_hw *ah); |
| 495 | void (*set_diversity)(struct ath_hw *ah, bool value); |
Luis R. Rodriguez | 6477396 | 2010-04-15 17:38:17 -0400 | [diff] [blame] | 496 | u32 (*compute_pll_control)(struct ath_hw *ah, |
| 497 | struct ath9k_channel *chan); |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 498 | }; |
| 499 | |
| 500 | /** |
| 501 | * struct ath_hw_ops - callbacks used by hardware code and driver code |
| 502 | * |
| 503 | * This structure contains callbacks designed to to be used internally by |
| 504 | * hardware code and also by the lower level driver. |
| 505 | * |
| 506 | * @config_pci_powersave: |
| 507 | */ |
| 508 | struct ath_hw_ops { |
| 509 | void (*config_pci_powersave)(struct ath_hw *ah, |
| 510 | int restore, |
| 511 | int power_off); |
| 512 | }; |
| 513 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 514 | struct ath_hw { |
Luis R. Rodriguez | b002a4a | 2009-09-13 00:03:27 -0700 | [diff] [blame] | 515 | struct ieee80211_hw *hw; |
Luis R. Rodriguez | 27c51f1 | 2009-09-10 11:08:14 -0700 | [diff] [blame] | 516 | struct ath_common common; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 517 | struct ath9k_hw_version hw_version; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 518 | struct ath9k_ops_config config; |
| 519 | struct ath9k_hw_capabilities caps; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 520 | struct ath9k_channel channels[38]; |
| 521 | struct ath9k_channel *curchan; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 522 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 523 | union { |
| 524 | struct ar5416_eeprom_def def; |
| 525 | struct ar5416_eeprom_4k map4k; |
Luis R. Rodriguez | 475f598 | 2009-08-03 17:31:25 -0400 | [diff] [blame] | 526 | struct ar9287_eeprom map9287; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 527 | } eeprom; |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 528 | const struct eeprom_ops *eep_ops; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 529 | enum ath9k_eep_map eep_map; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 530 | |
| 531 | bool sw_mgmt_crypto; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 532 | bool is_pciexpress; |
Pavel Roskin | 2eb46d9 | 2010-04-07 01:33:33 -0400 | [diff] [blame] | 533 | bool need_an_top2_fixup; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 534 | u16 tx_trig_level; |
| 535 | u16 rfsilent; |
| 536 | u32 rfkill_gpio; |
| 537 | u32 rfkill_polarity; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 538 | u32 ah_flags; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 539 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 540 | bool htc_reset_init; |
| 541 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 542 | enum nl80211_iftype opmode; |
| 543 | enum ath9k_power_mode power_mode; |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 544 | |
| 545 | struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; |
Sujith | a13883b | 2009-08-26 08:39:40 +0530 | [diff] [blame] | 546 | struct ath9k_pacal_info pacal_info; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 547 | struct ar5416Stats stats; |
| 548 | struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 549 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 550 | int16_t curchan_rad_index; |
Pavel Roskin | 3069168 | 2010-03-31 18:05:31 -0400 | [diff] [blame] | 551 | enum ath9k_int imask; |
Pavel Roskin | 74bad5c | 2010-02-23 18:15:27 -0500 | [diff] [blame] | 552 | u32 imrs2_reg; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 553 | u32 txok_interrupt_mask; |
| 554 | u32 txerr_interrupt_mask; |
| 555 | u32 txdesc_interrupt_mask; |
| 556 | u32 txeol_interrupt_mask; |
| 557 | u32 txurn_interrupt_mask; |
| 558 | bool chip_fullsleep; |
| 559 | u32 atim_window; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 560 | |
| 561 | /* Calibration */ |
Sujith | cbfe946 | 2009-04-13 21:56:56 +0530 | [diff] [blame] | 562 | enum ath9k_cal_types supp_cals; |
| 563 | struct ath9k_cal_list iq_caldata; |
| 564 | struct ath9k_cal_list adcgain_caldata; |
| 565 | struct ath9k_cal_list adcdc_calinitdata; |
| 566 | struct ath9k_cal_list adcdc_caldata; |
| 567 | struct ath9k_cal_list *cal_list; |
| 568 | struct ath9k_cal_list *cal_list_last; |
| 569 | struct ath9k_cal_list *cal_list_curr; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 570 | #define totalPowerMeasI meas0.unsign |
| 571 | #define totalPowerMeasQ meas1.unsign |
| 572 | #define totalIqCorrMeas meas2.sign |
| 573 | #define totalAdcIOddPhase meas0.unsign |
| 574 | #define totalAdcIEvenPhase meas1.unsign |
| 575 | #define totalAdcQOddPhase meas2.unsign |
| 576 | #define totalAdcQEvenPhase meas3.unsign |
| 577 | #define totalAdcDcOffsetIOddPhase meas0.sign |
| 578 | #define totalAdcDcOffsetIEvenPhase meas1.sign |
| 579 | #define totalAdcDcOffsetQOddPhase meas2.sign |
| 580 | #define totalAdcDcOffsetQEvenPhase meas3.sign |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 581 | union { |
| 582 | u32 unsign[AR5416_MAX_CHAINS]; |
| 583 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 584 | } meas0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 585 | union { |
| 586 | u32 unsign[AR5416_MAX_CHAINS]; |
| 587 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 588 | } meas1; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 589 | union { |
| 590 | u32 unsign[AR5416_MAX_CHAINS]; |
| 591 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 592 | } meas2; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 593 | union { |
| 594 | u32 unsign[AR5416_MAX_CHAINS]; |
| 595 | int32_t sign[AR5416_MAX_CHAINS]; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 596 | } meas3; |
| 597 | u16 cal_samples; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 598 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 599 | u32 sta_id1_defaults; |
| 600 | u32 misc_mode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 601 | enum { |
| 602 | AUTO_32KHZ, |
| 603 | USE_32KHZ, |
| 604 | DONT_USE_32KHZ, |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 605 | } enable_32kHz_clock; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 606 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 607 | /* Private to hardware code */ |
| 608 | struct ath_hw_private_ops private_ops; |
| 609 | /* Accessed by the lower level driver */ |
| 610 | struct ath_hw_ops ops; |
| 611 | |
Luis R. Rodriguez | e68a060 | 2009-10-19 02:33:41 -0400 | [diff] [blame] | 612 | /* Used to program the radio on non single-chip devices */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 613 | u32 *analogBank0Data; |
| 614 | u32 *analogBank1Data; |
| 615 | u32 *analogBank2Data; |
| 616 | u32 *analogBank3Data; |
| 617 | u32 *analogBank6Data; |
| 618 | u32 *analogBank6TPCData; |
| 619 | u32 *analogBank7Data; |
| 620 | u32 *addac5416_21; |
| 621 | u32 *bank6Temp; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 622 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 623 | int16_t txpower_indexoffset; |
Felix Fietkau | e239d85 | 2010-01-15 02:34:58 +0100 | [diff] [blame] | 624 | int coverage_class; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 625 | u32 beacon_interval; |
| 626 | u32 slottime; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 627 | u32 globaltxtimeout; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 628 | |
| 629 | /* ANI */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 630 | u32 proc_phyerr; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 631 | u32 aniperiod; |
| 632 | struct ar5416AniState *curani; |
| 633 | struct ar5416AniState ani[255]; |
| 634 | int totalSizeDesired[5]; |
| 635 | int coarse_high[5]; |
| 636 | int coarse_low[5]; |
| 637 | int firpwr[5]; |
| 638 | enum ath9k_ani_cmd ani_function; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 639 | |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 640 | /* Bluetooth coexistance */ |
Luis R. Rodriguez | 766ec4a | 2009-09-09 14:52:02 -0700 | [diff] [blame] | 641 | struct ath_btcoex_hw btcoex_hw; |
Luis R. Rodriguez | af03abe | 2009-09-09 02:33:11 -0700 | [diff] [blame] | 642 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 643 | u32 intr_txqs; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 644 | u8 txchainmask; |
| 645 | u8 rxchainmask; |
Sujith | 6a2b9e8 | 2008-08-11 14:04:32 +0530 | [diff] [blame] | 646 | |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 647 | u32 originalGain[22]; |
| 648 | int initPDADC; |
| 649 | int PDADCdelta; |
Vivek Natarajan | 08fc5c1 | 2009-08-14 11:30:52 +0530 | [diff] [blame] | 650 | u8 led_pin; |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 651 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 652 | struct ar5416IniArray iniModes; |
| 653 | struct ar5416IniArray iniCommon; |
| 654 | struct ar5416IniArray iniBank0; |
| 655 | struct ar5416IniArray iniBB_RfGain; |
| 656 | struct ar5416IniArray iniBank1; |
| 657 | struct ar5416IniArray iniBank2; |
| 658 | struct ar5416IniArray iniBank3; |
| 659 | struct ar5416IniArray iniBank6; |
| 660 | struct ar5416IniArray iniBank6TPC; |
| 661 | struct ar5416IniArray iniBank7; |
| 662 | struct ar5416IniArray iniAddac; |
| 663 | struct ar5416IniArray iniPcieSerdes; |
| 664 | struct ar5416IniArray iniModesAdditional; |
| 665 | struct ar5416IniArray iniModesRxGain; |
| 666 | struct ar5416IniArray iniModesTxGain; |
Luis R. Rodriguez | 8564328 | 2009-10-19 02:33:33 -0400 | [diff] [blame] | 667 | struct ar5416IniArray iniModes_9271_1_0_only; |
Sujith | 193cd45 | 2009-09-18 15:04:07 +0530 | [diff] [blame] | 668 | struct ar5416IniArray iniCckfirNormal; |
| 669 | struct ar5416IniArray iniCckfirJapan2484; |
Sujith | 70807e9 | 2010-03-17 14:25:14 +0530 | [diff] [blame] | 670 | struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271; |
| 671 | struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271; |
| 672 | struct ar5416IniArray iniModes_9271_ANI_reg; |
| 673 | struct ar5416IniArray iniModes_high_power_tx_gain_9271; |
| 674 | struct ar5416IniArray iniModes_normal_power_tx_gain_9271; |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 675 | |
| 676 | u32 intr_gen_timer_trigger; |
| 677 | u32 intr_gen_timer_thresh; |
| 678 | struct ath_gen_timer_table hw_gen_timers; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 679 | }; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 680 | |
Luis R. Rodriguez | 9e4bffd | 2009-09-10 16:11:21 -0700 | [diff] [blame] | 681 | static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) |
| 682 | { |
| 683 | return &ah->common; |
| 684 | } |
| 685 | |
| 686 | static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) |
| 687 | { |
| 688 | return &(ath9k_hw_common(ah)->regulatory); |
| 689 | } |
| 690 | |
Luis R. Rodriguez | d70357d | 2010-04-15 17:38:06 -0400 | [diff] [blame] | 691 | static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) |
| 692 | { |
| 693 | return &ah->private_ops; |
| 694 | } |
| 695 | |
| 696 | static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) |
| 697 | { |
| 698 | return &ah->ops; |
| 699 | } |
| 700 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 701 | /* Initialization, Detach, Reset */ |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 702 | const char *ath9k_hw_probe(u16 vendorid, u16 devid); |
Sujith | 285f2dd | 2010-01-08 10:36:07 +0530 | [diff] [blame] | 703 | void ath9k_hw_deinit(struct ath_hw *ah); |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 704 | int ath9k_hw_init(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 705 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 706 | bool bChannelChange); |
Gabor Juhos | a9a29ce | 2009-11-27 12:01:35 +0100 | [diff] [blame] | 707 | int ath9k_hw_fill_cap_info(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 708 | bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 709 | u32 capability, u32 *result); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 710 | bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 711 | u32 capability, u32 setting, int *status); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 712 | u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 713 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 714 | /* Key Cache Management */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 715 | bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry); |
| 716 | bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac); |
| 717 | bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 718 | const struct ath9k_keyval *k, |
Jouni Malinen | e0caf9e | 2009-03-02 18:15:53 +0200 | [diff] [blame] | 719 | const u8 *mac); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 720 | bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 721 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 722 | /* GPIO / RFKILL / Antennae */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 723 | void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); |
| 724 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); |
| 725 | void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 726 | u32 ah_signal_type); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 727 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 728 | u32 ath9k_hw_getdefantenna(struct ath_hw *ah); |
| 729 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 730 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 731 | /* General Operation */ |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 732 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 733 | u32 ath9k_hw_reverse_bits(u32 val, u32 n); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 734 | bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high); |
Luis R. Rodriguez | 4f0fc7c | 2009-05-06 02:20:00 -0400 | [diff] [blame] | 735 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
Felix Fietkau | 545750d | 2009-11-23 22:21:01 +0100 | [diff] [blame] | 736 | u8 phy, int kbps, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 737 | u32 frameLen, u16 rateix, bool shortPreamble); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 738 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 739 | struct ath9k_channel *chan, |
| 740 | struct chan_centers *centers); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 741 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah); |
| 742 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); |
| 743 | bool ath9k_hw_phy_disable(struct ath_hw *ah); |
| 744 | bool ath9k_hw_disable(struct ath_hw *ah); |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 745 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 746 | void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac); |
| 747 | void ath9k_hw_setopmode(struct ath_hw *ah); |
| 748 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); |
Luis R. Rodriguez | f2b2143 | 2009-09-10 08:50:20 -0700 | [diff] [blame] | 749 | void ath9k_hw_setbssidmask(struct ath_hw *ah); |
| 750 | void ath9k_hw_write_associd(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 751 | u64 ath9k_hw_gettsf64(struct ath_hw *ah); |
| 752 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); |
| 753 | void ath9k_hw_reset_tsf(struct ath_hw *ah); |
Sujith | 54e4cec | 2009-08-07 09:45:09 +0530 | [diff] [blame] | 754 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); |
Luis R. Rodriguez | 30cbd42 | 2009-11-03 16:10:46 -0800 | [diff] [blame] | 755 | u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp); |
Felix Fietkau | 0005baf | 2010-01-15 02:33:40 +0100 | [diff] [blame] | 756 | void ath9k_hw_init_global_settings(struct ath_hw *ah); |
Luis R. Rodriguez | 25c56ee | 2009-09-13 23:04:44 -0700 | [diff] [blame] | 757 | void ath9k_hw_set11nmac2040(struct ath_hw *ah); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 758 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); |
| 759 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 760 | const struct ath9k_beacon_state *bs); |
Luis R. Rodriguez | a91d75a | 2009-09-09 20:29:18 -0700 | [diff] [blame] | 761 | |
Luis R. Rodriguez | 9ecdef4 | 2009-09-09 21:10:09 -0700 | [diff] [blame] | 762 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); |
Luis R. Rodriguez | a91d75a | 2009-09-09 20:29:18 -0700 | [diff] [blame] | 763 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 764 | /* Interrupt Handling */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 765 | bool ath9k_hw_intrpend(struct ath_hw *ah); |
| 766 | bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 767 | enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 768 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 769 | /* Generic hw timer primitives */ |
| 770 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, |
| 771 | void (*trigger)(void *), |
| 772 | void (*overflow)(void *), |
| 773 | void *arg, |
| 774 | u8 timer_index); |
Luis R. Rodriguez | cd9bf68 | 2009-09-13 02:08:34 -0700 | [diff] [blame] | 775 | void ath9k_hw_gen_timer_start(struct ath_hw *ah, |
| 776 | struct ath_gen_timer *timer, |
| 777 | u32 timer_next, |
| 778 | u32 timer_period); |
| 779 | void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); |
| 780 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 781 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); |
| 782 | void ath_gen_timer_isr(struct ath_hw *hw); |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 783 | u32 ath9k_hw_gettsf32(struct ath_hw *ah); |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 784 | |
Luis R. Rodriguez | f934c4d | 2009-10-27 12:59:34 -0400 | [diff] [blame] | 785 | void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); |
Luis R. Rodriguez | 2da4f01 | 2009-10-27 12:59:33 -0400 | [diff] [blame] | 786 | |
Sujith | 05020d2 | 2010-03-17 14:25:23 +0530 | [diff] [blame] | 787 | /* HTC */ |
| 788 | void ath9k_hw_htc_resetinit(struct ath_hw *ah); |
| 789 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 790 | /* PHY */ |
| 791 | void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, |
| 792 | u32 *coef_mantissa, u32 *coef_exponent); |
| 793 | |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 794 | void ar5008_hw_attach_phy_ops(struct ath_hw *ah); |
Luis R. Rodriguez | 8525f28 | 2010-04-15 17:38:19 -0400 | [diff] [blame] | 795 | void ar9002_hw_attach_phy_ops(struct ath_hw *ah); |
| 796 | void ar9003_hw_attach_phy_ops(struct ath_hw *ah); |
Luis R. Rodriguez | 8fe6536 | 2010-04-15 17:38:14 -0400 | [diff] [blame] | 797 | |
Vasanthakumar Thiagarajan | 7b6840a | 2009-09-07 17:46:49 +0530 | [diff] [blame] | 798 | #define ATH_PCIE_CAP_LINK_CTRL 0x70 |
| 799 | #define ATH_PCIE_CAP_LINK_L0S 1 |
| 800 | #define ATH_PCIE_CAP_LINK_L1 2 |
| 801 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 802 | #endif |