blob: d3c9161aab8c83cce362419b0d001dcaf198a035 [file] [log] [blame]
Christian König2280ab52014-02-20 10:25:15 +01001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
30#include "radeon.h"
31#include "radeon_trace.h"
32
33/*
34 * GPUVM
35 * GPUVM is similar to the legacy gart on older asics, however
36 * rather than there being a single global gart table
37 * for the entire GPU, there are multiple VM page tables active
38 * at any given time. The VM page tables can contain a mix
39 * vram pages and system memory pages and system memory pages
40 * can be mapped as snooped (cached system pages) or unsnooped
41 * (uncached system pages).
42 * Each VM has an ID associated with it and there is a page table
43 * associated with each VMID. When execting a command buffer,
44 * the kernel tells the the ring what VMID to use for that command
45 * buffer. VMIDs are allocated dynamically as commands are submitted.
46 * The userspace drivers maintain their own address space and the kernel
47 * sets up their pages tables accordingly when they submit their
48 * command buffers and a VMID is assigned.
49 * Cayman/Trinity support up to 8 active VMs at any given time;
50 * SI supports 16.
51 */
52
53/**
54 * radeon_vm_num_pde - return the number of page directory entries
55 *
56 * @rdev: radeon_device pointer
57 *
58 * Calculate the number of page directory entries (cayman+).
59 */
60static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61{
62 return rdev->vm_manager.max_pfn >> RADEON_VM_BLOCK_SIZE;
63}
64
65/**
66 * radeon_vm_directory_size - returns the size of the page directory in bytes
67 *
68 * @rdev: radeon_device pointer
69 *
70 * Calculate the size of the page directory in bytes (cayman+).
71 */
72static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73{
74 return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75}
76
77/**
78 * radeon_vm_manager_init - init the vm manager
79 *
80 * @rdev: radeon_device pointer
81 *
82 * Init the vm manager (cayman+).
83 * Returns 0 for success, error for failure.
84 */
85int radeon_vm_manager_init(struct radeon_device *rdev)
86{
Christian König2280ab52014-02-20 10:25:15 +010087 int r;
Christian König2280ab52014-02-20 10:25:15 +010088
89 if (!rdev->vm_manager.enabled) {
Christian König2280ab52014-02-20 10:25:15 +010090 r = radeon_asic_vm_init(rdev);
91 if (r)
92 return r;
93
94 rdev->vm_manager.enabled = true;
Christian König2280ab52014-02-20 10:25:15 +010095 }
96 return 0;
97}
98
99/**
Christian König2280ab52014-02-20 10:25:15 +0100100 * radeon_vm_manager_fini - tear down the vm manager
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Tear down the VM manager (cayman+).
105 */
106void radeon_vm_manager_fini(struct radeon_device *rdev)
107{
Christian König2280ab52014-02-20 10:25:15 +0100108 int i;
109
110 if (!rdev->vm_manager.enabled)
111 return;
112
Christian König6d2f2942014-02-20 13:42:17 +0100113 for (i = 0; i < RADEON_NUM_VM; ++i)
Christian König2280ab52014-02-20 10:25:15 +0100114 radeon_fence_unref(&rdev->vm_manager.active[i]);
Christian König2280ab52014-02-20 10:25:15 +0100115 radeon_asic_vm_fini(rdev);
Christian König2280ab52014-02-20 10:25:15 +0100116 rdev->vm_manager.enabled = false;
117}
118
119/**
Christian König6d2f2942014-02-20 13:42:17 +0100120 * radeon_vm_get_bos - add the vm BOs to a validation list
Christian König2280ab52014-02-20 10:25:15 +0100121 *
Christian König6d2f2942014-02-20 13:42:17 +0100122 * @vm: vm providing the BOs
123 * @head: head of validation list
Christian König2280ab52014-02-20 10:25:15 +0100124 *
Christian König6d2f2942014-02-20 13:42:17 +0100125 * Add the page directory to the list of BOs to
126 * validate for command submission (cayman+).
Christian König2280ab52014-02-20 10:25:15 +0100127 */
Christian Königdf0af442014-03-03 12:38:08 +0100128struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
129 struct radeon_vm *vm,
130 struct list_head *head)
Christian König2280ab52014-02-20 10:25:15 +0100131{
Christian Königdf0af442014-03-03 12:38:08 +0100132 struct radeon_cs_reloc *list;
Christian König7d95f6c2014-05-28 12:24:17 +0200133 unsigned i, idx;
Christian König2280ab52014-02-20 10:25:15 +0100134
Christian König2f93dc32014-05-31 20:38:34 +0200135 list = kmalloc_array(vm->max_pde_used + 2,
Christian König7d95f6c2014-05-28 12:24:17 +0200136 sizeof(struct radeon_cs_reloc), GFP_KERNEL);
Christian König6d2f2942014-02-20 13:42:17 +0100137 if (!list)
138 return NULL;
Christian König2280ab52014-02-20 10:25:15 +0100139
Christian König6d2f2942014-02-20 13:42:17 +0100140 /* add the vm page table to the list */
Christian Königdf0af442014-03-03 12:38:08 +0100141 list[0].gobj = NULL;
142 list[0].robj = vm->page_directory;
Christian Königce6758c2014-06-02 17:33:07 +0200143 list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
144 list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
Christian König6d2f2942014-02-20 13:42:17 +0100145 list[0].tv.bo = &vm->page_directory->tbo;
Christian Königdf0af442014-03-03 12:38:08 +0100146 list[0].tiling_flags = 0;
147 list[0].handle = 0;
Christian König6d2f2942014-02-20 13:42:17 +0100148 list_add(&list[0].tv.head, head);
Christian König2280ab52014-02-20 10:25:15 +0100149
Christian König6d2f2942014-02-20 13:42:17 +0100150 for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
151 if (!vm->page_tables[i].bo)
152 continue;
Christian König2280ab52014-02-20 10:25:15 +0100153
Christian Königdf0af442014-03-03 12:38:08 +0100154 list[idx].gobj = NULL;
155 list[idx].robj = vm->page_tables[i].bo;
Christian Königce6758c2014-06-02 17:33:07 +0200156 list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
157 list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
Christian Königdf0af442014-03-03 12:38:08 +0100158 list[idx].tv.bo = &list[idx].robj->tbo;
159 list[idx].tiling_flags = 0;
160 list[idx].handle = 0;
Christian König6d2f2942014-02-20 13:42:17 +0100161 list_add(&list[idx++].tv.head, head);
Christian König2280ab52014-02-20 10:25:15 +0100162 }
163
Christian König6d2f2942014-02-20 13:42:17 +0100164 return list;
Christian König2280ab52014-02-20 10:25:15 +0100165}
166
167/**
168 * radeon_vm_grab_id - allocate the next free VMID
169 *
170 * @rdev: radeon_device pointer
171 * @vm: vm to allocate id for
172 * @ring: ring we want to submit job to
173 *
174 * Allocate an id for the vm (cayman+).
175 * Returns the fence we need to sync to (if any).
176 *
177 * Global and local mutex must be locked!
178 */
179struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
180 struct radeon_vm *vm, int ring)
181{
182 struct radeon_fence *best[RADEON_NUM_RINGS] = {};
183 unsigned choices[2] = {};
184 unsigned i;
185
186 /* check if the id is still valid */
187 if (vm->last_id_use && vm->last_id_use == rdev->vm_manager.active[vm->id])
188 return NULL;
189
190 /* we definately need to flush */
191 radeon_fence_unref(&vm->last_flush);
192
193 /* skip over VMID 0, since it is the system VM */
194 for (i = 1; i < rdev->vm_manager.nvm; ++i) {
195 struct radeon_fence *fence = rdev->vm_manager.active[i];
196
197 if (fence == NULL) {
198 /* found a free one */
199 vm->id = i;
200 trace_radeon_vm_grab_id(vm->id, ring);
201 return NULL;
202 }
203
204 if (radeon_fence_is_earlier(fence, best[fence->ring])) {
205 best[fence->ring] = fence;
206 choices[fence->ring == ring ? 0 : 1] = i;
207 }
208 }
209
210 for (i = 0; i < 2; ++i) {
211 if (choices[i]) {
212 vm->id = choices[i];
213 trace_radeon_vm_grab_id(vm->id, ring);
214 return rdev->vm_manager.active[choices[i]];
215 }
216 }
217
218 /* should never happen */
219 BUG();
220 return NULL;
221}
222
223/**
Christian Königfa688342014-02-20 10:47:05 +0100224 * radeon_vm_flush - hardware flush the vm
225 *
226 * @rdev: radeon_device pointer
227 * @vm: vm we want to flush
228 * @ring: ring to use for flush
229 *
230 * Flush the vm (cayman+).
231 *
232 * Global and local mutex must be locked!
233 */
234void radeon_vm_flush(struct radeon_device *rdev,
235 struct radeon_vm *vm,
236 int ring)
237{
Christian König6d2f2942014-02-20 13:42:17 +0100238 uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
239
Christian Königfa688342014-02-20 10:47:05 +0100240 /* if we can't remember our last VM flush then flush now! */
241 /* XXX figure out why we have to flush all the time */
Christian König6d2f2942014-02-20 13:42:17 +0100242 if (!vm->last_flush || true || pd_addr != vm->pd_gpu_addr) {
243 vm->pd_gpu_addr = pd_addr;
Christian Königfa688342014-02-20 10:47:05 +0100244 radeon_ring_vm_flush(rdev, ring, vm);
Christian König6d2f2942014-02-20 13:42:17 +0100245 }
Christian Königfa688342014-02-20 10:47:05 +0100246}
247
248/**
Christian König2280ab52014-02-20 10:25:15 +0100249 * radeon_vm_fence - remember fence for vm
250 *
251 * @rdev: radeon_device pointer
252 * @vm: vm we want to fence
253 * @fence: fence to remember
254 *
255 * Fence the vm (cayman+).
256 * Set the fence used to protect page table and id.
257 *
258 * Global and local mutex must be locked!
259 */
260void radeon_vm_fence(struct radeon_device *rdev,
261 struct radeon_vm *vm,
262 struct radeon_fence *fence)
263{
Christian König2280ab52014-02-20 10:25:15 +0100264 radeon_fence_unref(&vm->fence);
265 vm->fence = radeon_fence_ref(fence);
266
Christian Königfa688342014-02-20 10:47:05 +0100267 radeon_fence_unref(&rdev->vm_manager.active[vm->id]);
268 rdev->vm_manager.active[vm->id] = radeon_fence_ref(fence);
269
Christian König2280ab52014-02-20 10:25:15 +0100270 radeon_fence_unref(&vm->last_id_use);
271 vm->last_id_use = radeon_fence_ref(fence);
Christian Königfa688342014-02-20 10:47:05 +0100272
273 /* we just flushed the VM, remember that */
274 if (!vm->last_flush)
275 vm->last_flush = radeon_fence_ref(fence);
Christian König2280ab52014-02-20 10:25:15 +0100276}
277
278/**
279 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
280 *
281 * @vm: requested vm
282 * @bo: requested buffer object
283 *
284 * Find @bo inside the requested vm (cayman+).
285 * Search inside the @bos vm list for the requested vm
286 * Returns the found bo_va or NULL if none is found
287 *
288 * Object has to be reserved!
289 */
290struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
291 struct radeon_bo *bo)
292{
293 struct radeon_bo_va *bo_va;
294
295 list_for_each_entry(bo_va, &bo->va, bo_list) {
296 if (bo_va->vm == vm) {
297 return bo_va;
298 }
299 }
300 return NULL;
301}
302
303/**
304 * radeon_vm_bo_add - add a bo to a specific vm
305 *
306 * @rdev: radeon_device pointer
307 * @vm: requested vm
308 * @bo: radeon buffer object
309 *
310 * Add @bo into the requested vm (cayman+).
311 * Add @bo to the list of bos associated with the vm
312 * Returns newly added bo_va or NULL for failure
313 *
314 * Object has to be reserved!
315 */
316struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
317 struct radeon_vm *vm,
318 struct radeon_bo *bo)
319{
320 struct radeon_bo_va *bo_va;
321
322 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
323 if (bo_va == NULL) {
324 return NULL;
325 }
326 bo_va->vm = vm;
327 bo_va->bo = bo;
328 bo_va->soffset = 0;
329 bo_va->eoffset = 0;
330 bo_va->flags = 0;
331 bo_va->valid = false;
332 bo_va->ref_count = 1;
333 INIT_LIST_HEAD(&bo_va->bo_list);
334 INIT_LIST_HEAD(&bo_va->vm_list);
335
336 mutex_lock(&vm->mutex);
337 list_add(&bo_va->vm_list, &vm->va);
338 list_add_tail(&bo_va->bo_list, &bo->va);
339 mutex_unlock(&vm->mutex);
340
341 return bo_va;
342}
343
344/**
Christian König6d2f2942014-02-20 13:42:17 +0100345 * radeon_vm_clear_bo - initially clear the page dir/table
346 *
347 * @rdev: radeon_device pointer
348 * @bo: bo to clear
349 */
350static int radeon_vm_clear_bo(struct radeon_device *rdev,
351 struct radeon_bo *bo)
352{
353 struct ttm_validate_buffer tv;
354 struct ww_acquire_ctx ticket;
355 struct list_head head;
356 struct radeon_ib ib;
357 unsigned entries;
358 uint64_t addr;
359 int r;
360
361 memset(&tv, 0, sizeof(tv));
362 tv.bo = &bo->tbo;
363
364 INIT_LIST_HEAD(&head);
365 list_add(&tv.head, &head);
366
367 r = ttm_eu_reserve_buffers(&ticket, &head);
368 if (r)
369 return r;
370
371 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
372 if (r)
373 goto error;
374
375 addr = radeon_bo_gpu_offset(bo);
376 entries = radeon_bo_size(bo) / 8;
377
378 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib,
379 NULL, entries * 2 + 64);
380 if (r)
381 goto error;
382
383 ib.length_dw = 0;
384
385 radeon_asic_vm_set_page(rdev, &ib, addr, 0, entries, 0, 0);
386
387 r = radeon_ib_schedule(rdev, &ib, NULL);
388 if (r)
389 goto error;
390
391 ttm_eu_fence_buffer_objects(&ticket, &head, ib.fence);
392 radeon_ib_free(rdev, &ib);
393
394 return 0;
395
396error:
397 ttm_eu_backoff_reservation(&ticket, &head);
398 return r;
399}
400
401/**
Christian König2280ab52014-02-20 10:25:15 +0100402 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
403 *
404 * @rdev: radeon_device pointer
405 * @bo_va: bo_va to store the address
406 * @soffset: requested offset of the buffer in the VM address space
407 * @flags: attributes of pages (read/write/valid/etc.)
408 *
409 * Set offset of @bo_va (cayman+).
410 * Validate and set the offset requested within the vm address space.
411 * Returns 0 for success, error for failure.
412 *
413 * Object has to be reserved!
414 */
415int radeon_vm_bo_set_addr(struct radeon_device *rdev,
416 struct radeon_bo_va *bo_va,
417 uint64_t soffset,
418 uint32_t flags)
419{
420 uint64_t size = radeon_bo_size(bo_va->bo);
421 uint64_t eoffset, last_offset = 0;
422 struct radeon_vm *vm = bo_va->vm;
423 struct radeon_bo_va *tmp;
424 struct list_head *head;
Christian König6d2f2942014-02-20 13:42:17 +0100425 unsigned last_pfn, pt_idx;
426 int r;
Christian König2280ab52014-02-20 10:25:15 +0100427
428 if (soffset) {
429 /* make sure object fit at this offset */
430 eoffset = soffset + size;
431 if (soffset >= eoffset) {
432 return -EINVAL;
433 }
434
435 last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
436 if (last_pfn > rdev->vm_manager.max_pfn) {
437 dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
438 last_pfn, rdev->vm_manager.max_pfn);
439 return -EINVAL;
440 }
441
442 } else {
443 eoffset = last_pfn = 0;
444 }
445
446 mutex_lock(&vm->mutex);
447 head = &vm->va;
448 last_offset = 0;
449 list_for_each_entry(tmp, &vm->va, vm_list) {
450 if (bo_va == tmp) {
451 /* skip over currently modified bo */
452 continue;
453 }
454
455 if (soffset >= last_offset && eoffset <= tmp->soffset) {
456 /* bo can be added before this one */
457 break;
458 }
459 if (eoffset > tmp->soffset && soffset < tmp->eoffset) {
460 /* bo and tmp overlap, invalid offset */
461 dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
462 bo_va->bo, (unsigned)bo_va->soffset, tmp->bo,
463 (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
464 mutex_unlock(&vm->mutex);
465 return -EINVAL;
466 }
467 last_offset = tmp->eoffset;
468 head = &tmp->vm_list;
469 }
470
471 bo_va->soffset = soffset;
472 bo_va->eoffset = eoffset;
473 bo_va->flags = flags;
474 bo_va->valid = false;
475 list_move(&bo_va->vm_list, head);
476
Christian König6d2f2942014-02-20 13:42:17 +0100477 soffset = (soffset / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
478 eoffset = (eoffset / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
479
480 if (eoffset > vm->max_pde_used)
481 vm->max_pde_used = eoffset;
482
483 radeon_bo_unreserve(bo_va->bo);
484
485 /* walk over the address space and allocate the page tables */
486 for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
487 struct radeon_bo *pt;
488
489 if (vm->page_tables[pt_idx].bo)
490 continue;
491
492 /* drop mutex to allocate and clear page table */
493 mutex_unlock(&vm->mutex);
494
495 r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
496 RADEON_GPU_PAGE_SIZE, false,
497 RADEON_GEM_DOMAIN_VRAM, NULL, &pt);
498 if (r)
499 return r;
500
501 r = radeon_vm_clear_bo(rdev, pt);
502 if (r) {
503 radeon_bo_unref(&pt);
504 radeon_bo_reserve(bo_va->bo, false);
505 return r;
506 }
507
508 /* aquire mutex again */
509 mutex_lock(&vm->mutex);
510 if (vm->page_tables[pt_idx].bo) {
511 /* someone else allocated the pt in the meantime */
512 mutex_unlock(&vm->mutex);
513 radeon_bo_unref(&pt);
514 mutex_lock(&vm->mutex);
515 continue;
516 }
517
518 vm->page_tables[pt_idx].addr = 0;
519 vm->page_tables[pt_idx].bo = pt;
520 }
521
Christian König2280ab52014-02-20 10:25:15 +0100522 mutex_unlock(&vm->mutex);
Christian König6d2f2942014-02-20 13:42:17 +0100523 return radeon_bo_reserve(bo_va->bo, false);
Christian König2280ab52014-02-20 10:25:15 +0100524}
525
526/**
527 * radeon_vm_map_gart - get the physical address of a gart page
528 *
529 * @rdev: radeon_device pointer
530 * @addr: the unmapped addr
531 *
532 * Look up the physical address of the page that the pte resolves
533 * to (cayman+).
534 * Returns the physical address of the page.
535 */
536uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
537{
538 uint64_t result;
539
540 /* page table offset */
541 result = rdev->gart.pages_addr[addr >> PAGE_SHIFT];
542
543 /* in case cpu page size != gpu page size*/
544 result |= addr & (~PAGE_MASK);
545
546 return result;
547}
548
549/**
550 * radeon_vm_page_flags - translate page flags to what the hw uses
551 *
552 * @flags: flags comming from userspace
553 *
554 * Translate the flags the userspace ABI uses to hw flags.
555 */
556static uint32_t radeon_vm_page_flags(uint32_t flags)
557{
558 uint32_t hw_flags = 0;
559 hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
560 hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
561 hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
562 if (flags & RADEON_VM_PAGE_SYSTEM) {
563 hw_flags |= R600_PTE_SYSTEM;
564 hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
565 }
566 return hw_flags;
567}
568
569/**
570 * radeon_vm_update_pdes - make sure that page directory is valid
571 *
572 * @rdev: radeon_device pointer
573 * @vm: requested vm
574 * @start: start of GPU address range
575 * @end: end of GPU address range
576 *
577 * Allocates new page tables if necessary
578 * and updates the page directory (cayman+).
579 * Returns 0 for success, error for failure.
580 *
581 * Global and local mutex must be locked!
582 */
Christian König6d2f2942014-02-20 13:42:17 +0100583int radeon_vm_update_page_directory(struct radeon_device *rdev,
584 struct radeon_vm *vm)
Christian König2280ab52014-02-20 10:25:15 +0100585{
586 static const uint32_t incr = RADEON_VM_PTE_COUNT * 8;
587
Christian König37903b52014-05-30 15:21:16 +0200588 struct radeon_bo *pd = vm->page_directory;
589 uint64_t pd_addr = radeon_bo_gpu_offset(pd);
Christian König2280ab52014-02-20 10:25:15 +0100590 uint64_t last_pde = ~0, last_pt = ~0;
Christian König6d2f2942014-02-20 13:42:17 +0100591 unsigned count = 0, pt_idx, ndw;
592 struct radeon_ib ib;
Christian König2280ab52014-02-20 10:25:15 +0100593 int r;
594
Christian König6d2f2942014-02-20 13:42:17 +0100595 /* padding, etc. */
596 ndw = 64;
597
598 /* assume the worst case */
Christian König4906f682014-05-12 14:46:11 +0200599 ndw += vm->max_pde_used * 16;
Christian König6d2f2942014-02-20 13:42:17 +0100600
601 /* update too big for an IB */
602 if (ndw > 0xfffff)
603 return -ENOMEM;
604
605 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
606 if (r)
607 return r;
608 ib.length_dw = 0;
Christian König2280ab52014-02-20 10:25:15 +0100609
610 /* walk over the address space and update the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100611 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
612 struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
Christian König2280ab52014-02-20 10:25:15 +0100613 uint64_t pde, pt;
614
Christian König6d2f2942014-02-20 13:42:17 +0100615 if (bo == NULL)
Christian König2280ab52014-02-20 10:25:15 +0100616 continue;
617
Christian König6d2f2942014-02-20 13:42:17 +0100618 pt = radeon_bo_gpu_offset(bo);
619 if (vm->page_tables[pt_idx].addr == pt)
620 continue;
621 vm->page_tables[pt_idx].addr = pt;
Christian König2280ab52014-02-20 10:25:15 +0100622
Christian König6d2f2942014-02-20 13:42:17 +0100623 pde = pd_addr + pt_idx * 8;
Christian König2280ab52014-02-20 10:25:15 +0100624 if (((last_pde + 8 * count) != pde) ||
625 ((last_pt + incr * count) != pt)) {
626
627 if (count) {
Christian König6d2f2942014-02-20 13:42:17 +0100628 radeon_asic_vm_set_page(rdev, &ib, last_pde,
Christian König2280ab52014-02-20 10:25:15 +0100629 last_pt, count, incr,
630 R600_PTE_VALID);
Christian König2280ab52014-02-20 10:25:15 +0100631 }
632
633 count = 1;
634 last_pde = pde;
635 last_pt = pt;
636 } else {
637 ++count;
638 }
639 }
640
Christian König6d2f2942014-02-20 13:42:17 +0100641 if (count)
642 radeon_asic_vm_set_page(rdev, &ib, last_pde, last_pt, count,
Christian König2280ab52014-02-20 10:25:15 +0100643 incr, R600_PTE_VALID);
644
Christian König6d2f2942014-02-20 13:42:17 +0100645 if (ib.length_dw != 0) {
Christian König37903b52014-05-30 15:21:16 +0200646 radeon_semaphore_sync_to(ib.semaphore, pd->tbo.sync_obj);
Christian König6d2f2942014-02-20 13:42:17 +0100647 radeon_semaphore_sync_to(ib.semaphore, vm->last_id_use);
648 r = radeon_ib_schedule(rdev, &ib, NULL);
649 if (r) {
650 radeon_ib_free(rdev, &ib);
651 return r;
652 }
653 radeon_fence_unref(&vm->fence);
654 vm->fence = radeon_fence_ref(ib.fence);
655 radeon_fence_unref(&vm->last_flush);
Christian König2280ab52014-02-20 10:25:15 +0100656 }
Christian König6d2f2942014-02-20 13:42:17 +0100657 radeon_ib_free(rdev, &ib);
Christian König2280ab52014-02-20 10:25:15 +0100658
659 return 0;
660}
661
662/**
Christian Königec3dbbc2014-05-10 12:17:55 +0200663 * radeon_vm_frag_ptes - add fragment information to PTEs
664 *
665 * @rdev: radeon_device pointer
666 * @ib: IB for the update
667 * @pe_start: first PTE to handle
668 * @pe_end: last PTE to handle
669 * @addr: addr those PTEs should point to
670 * @flags: hw mapping flags
671 *
672 * Global and local mutex must be locked!
673 */
674static void radeon_vm_frag_ptes(struct radeon_device *rdev,
675 struct radeon_ib *ib,
676 uint64_t pe_start, uint64_t pe_end,
677 uint64_t addr, uint32_t flags)
678{
679 /**
680 * The MC L1 TLB supports variable sized pages, based on a fragment
681 * field in the PTE. When this field is set to a non-zero value, page
682 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
683 * flags are considered valid for all PTEs within the fragment range
684 * and corresponding mappings are assumed to be physically contiguous.
685 *
686 * The L1 TLB can store a single PTE for the whole fragment,
687 * significantly increasing the space available for translation
688 * caching. This leads to large improvements in throughput when the
689 * TLB is under pressure.
690 *
691 * The L2 TLB distributes small and large fragments into two
692 * asymmetric partitions. The large fragment cache is significantly
693 * larger. Thus, we try to use large fragments wherever possible.
694 * Userspace can support this by aligning virtual base address and
695 * allocation size to the fragment size.
696 */
697
698 /* NI is optimized for 256KB fragments, SI and newer for 64KB */
699 uint64_t frag_flags = rdev->family == CHIP_CAYMAN ?
700 R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
701 uint64_t frag_align = rdev->family == CHIP_CAYMAN ? 0x200 : 0x80;
702
703 uint64_t frag_start = ALIGN(pe_start, frag_align);
704 uint64_t frag_end = pe_end & ~(frag_align - 1);
705
706 unsigned count;
707
708 /* system pages are non continuously */
709 if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
710 (frag_start >= frag_end)) {
711
712 count = (pe_end - pe_start) / 8;
713 radeon_asic_vm_set_page(rdev, ib, pe_start, addr, count,
714 RADEON_GPU_PAGE_SIZE, flags);
715 return;
716 }
717
718 /* handle the 4K area at the beginning */
719 if (pe_start != frag_start) {
720 count = (frag_start - pe_start) / 8;
721 radeon_asic_vm_set_page(rdev, ib, pe_start, addr, count,
722 RADEON_GPU_PAGE_SIZE, flags);
723 addr += RADEON_GPU_PAGE_SIZE * count;
724 }
725
726 /* handle the area in the middle */
727 count = (frag_end - frag_start) / 8;
728 radeon_asic_vm_set_page(rdev, ib, frag_start, addr, count,
729 RADEON_GPU_PAGE_SIZE, flags | frag_flags);
730
731 /* handle the 4K area at the end */
732 if (frag_end != pe_end) {
733 addr += RADEON_GPU_PAGE_SIZE * count;
734 count = (pe_end - frag_end) / 8;
735 radeon_asic_vm_set_page(rdev, ib, frag_end, addr, count,
736 RADEON_GPU_PAGE_SIZE, flags);
737 }
738}
739
740/**
Christian König2280ab52014-02-20 10:25:15 +0100741 * radeon_vm_update_ptes - make sure that page tables are valid
742 *
743 * @rdev: radeon_device pointer
744 * @vm: requested vm
745 * @start: start of GPU address range
746 * @end: end of GPU address range
747 * @dst: destination address to map to
748 * @flags: mapping flags
749 *
750 * Update the page tables in the range @start - @end (cayman+).
751 *
752 * Global and local mutex must be locked!
753 */
754static void radeon_vm_update_ptes(struct radeon_device *rdev,
755 struct radeon_vm *vm,
756 struct radeon_ib *ib,
757 uint64_t start, uint64_t end,
758 uint64_t dst, uint32_t flags)
759{
760 static const uint64_t mask = RADEON_VM_PTE_COUNT - 1;
761
762 uint64_t last_pte = ~0, last_dst = ~0;
763 unsigned count = 0;
764 uint64_t addr;
765
766 start = start / RADEON_GPU_PAGE_SIZE;
767 end = end / RADEON_GPU_PAGE_SIZE;
768
769 /* walk over the address space and update the page tables */
770 for (addr = start; addr < end; ) {
771 uint64_t pt_idx = addr >> RADEON_VM_BLOCK_SIZE;
Christian König37903b52014-05-30 15:21:16 +0200772 struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
Christian König2280ab52014-02-20 10:25:15 +0100773 unsigned nptes;
774 uint64_t pte;
775
Christian König37903b52014-05-30 15:21:16 +0200776 radeon_semaphore_sync_to(ib->semaphore, pt->tbo.sync_obj);
777
Christian König2280ab52014-02-20 10:25:15 +0100778 if ((addr & ~mask) == (end & ~mask))
779 nptes = end - addr;
780 else
781 nptes = RADEON_VM_PTE_COUNT - (addr & mask);
782
Christian König37903b52014-05-30 15:21:16 +0200783 pte = radeon_bo_gpu_offset(pt);
Christian König2280ab52014-02-20 10:25:15 +0100784 pte += (addr & mask) * 8;
785
786 if ((last_pte + 8 * count) != pte) {
787
788 if (count) {
Christian Königec3dbbc2014-05-10 12:17:55 +0200789 radeon_vm_frag_ptes(rdev, ib, last_pte,
790 last_pte + 8 * count,
791 last_dst, flags);
Christian König2280ab52014-02-20 10:25:15 +0100792 }
793
794 count = nptes;
795 last_pte = pte;
796 last_dst = dst;
797 } else {
798 count += nptes;
799 }
800
801 addr += nptes;
802 dst += nptes * RADEON_GPU_PAGE_SIZE;
803 }
804
805 if (count) {
Christian Königec3dbbc2014-05-10 12:17:55 +0200806 radeon_vm_frag_ptes(rdev, ib, last_pte,
807 last_pte + 8 * count,
808 last_dst, flags);
Christian König2280ab52014-02-20 10:25:15 +0100809 }
810}
811
812/**
813 * radeon_vm_bo_update - map a bo into the vm page table
814 *
815 * @rdev: radeon_device pointer
816 * @vm: requested vm
817 * @bo: radeon buffer object
818 * @mem: ttm mem
819 *
820 * Fill in the page table entries for @bo (cayman+).
821 * Returns 0 for success, -EINVAL for failure.
822 *
Christian König529364e2014-02-20 19:33:15 +0100823 * Object have to be reserved and mutex must be locked!
Christian König2280ab52014-02-20 10:25:15 +0100824 */
825int radeon_vm_bo_update(struct radeon_device *rdev,
826 struct radeon_vm *vm,
827 struct radeon_bo *bo,
828 struct ttm_mem_reg *mem)
829{
830 struct radeon_ib ib;
831 struct radeon_bo_va *bo_va;
Christian König6d2f2942014-02-20 13:42:17 +0100832 unsigned nptes, ndw;
Christian König2280ab52014-02-20 10:25:15 +0100833 uint64_t addr;
834 int r;
835
Christian König2280ab52014-02-20 10:25:15 +0100836 bo_va = radeon_vm_bo_find(vm, bo);
837 if (bo_va == NULL) {
838 dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
839 return -EINVAL;
840 }
841
842 if (!bo_va->soffset) {
843 dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
844 bo, vm);
845 return -EINVAL;
846 }
847
848 if ((bo_va->valid && mem) || (!bo_va->valid && mem == NULL))
849 return 0;
850
851 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
852 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
853 if (mem) {
854 addr = mem->start << PAGE_SHIFT;
855 if (mem->mem_type != TTM_PL_SYSTEM) {
856 bo_va->flags |= RADEON_VM_PAGE_VALID;
857 bo_va->valid = true;
858 }
859 if (mem->mem_type == TTM_PL_TT) {
860 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
861 } else {
862 addr += rdev->vm_manager.vram_base_offset;
863 }
864 } else {
865 addr = 0;
866 bo_va->valid = false;
867 }
868
869 trace_radeon_vm_bo_update(bo_va);
870
871 nptes = radeon_bo_ngpu_pages(bo);
872
Christian König2280ab52014-02-20 10:25:15 +0100873 /* padding, etc. */
874 ndw = 64;
875
876 if (RADEON_VM_BLOCK_SIZE > 11)
877 /* reserve space for one header for every 2k dwords */
878 ndw += (nptes >> 11) * 4;
879 else
880 /* reserve space for one header for
881 every (1 << BLOCK_SIZE) entries */
882 ndw += (nptes >> RADEON_VM_BLOCK_SIZE) * 4;
883
884 /* reserve space for pte addresses */
885 ndw += nptes * 2;
886
Christian König2280ab52014-02-20 10:25:15 +0100887 /* update too big for an IB */
888 if (ndw > 0xfffff)
889 return -ENOMEM;
890
891 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
892 if (r)
893 return r;
894 ib.length_dw = 0;
895
Christian König2280ab52014-02-20 10:25:15 +0100896 radeon_vm_update_ptes(rdev, vm, &ib, bo_va->soffset, bo_va->eoffset,
897 addr, radeon_vm_page_flags(bo_va->flags));
898
899 radeon_semaphore_sync_to(ib.semaphore, vm->fence);
900 r = radeon_ib_schedule(rdev, &ib, NULL);
901 if (r) {
902 radeon_ib_free(rdev, &ib);
903 return r;
904 }
905 radeon_fence_unref(&vm->fence);
906 vm->fence = radeon_fence_ref(ib.fence);
907 radeon_ib_free(rdev, &ib);
908 radeon_fence_unref(&vm->last_flush);
909
910 return 0;
911}
912
913/**
914 * radeon_vm_bo_rmv - remove a bo to a specific vm
915 *
916 * @rdev: radeon_device pointer
917 * @bo_va: requested bo_va
918 *
919 * Remove @bo_va->bo from the requested vm (cayman+).
920 * Remove @bo_va->bo from the list of bos associated with the bo_va->vm and
921 * remove the ptes for @bo_va in the page table.
922 * Returns 0 for success.
923 *
924 * Object have to be reserved!
925 */
926int radeon_vm_bo_rmv(struct radeon_device *rdev,
927 struct radeon_bo_va *bo_va)
928{
929 int r = 0;
930
Christian König2280ab52014-02-20 10:25:15 +0100931 mutex_lock(&bo_va->vm->mutex);
Christian König529364e2014-02-20 19:33:15 +0100932 if (bo_va->soffset)
Christian König2280ab52014-02-20 10:25:15 +0100933 r = radeon_vm_bo_update(rdev, bo_va->vm, bo_va->bo, NULL);
Christian König529364e2014-02-20 19:33:15 +0100934
Christian König2280ab52014-02-20 10:25:15 +0100935 list_del(&bo_va->vm_list);
936 mutex_unlock(&bo_va->vm->mutex);
937 list_del(&bo_va->bo_list);
938
939 kfree(bo_va);
940 return r;
941}
942
943/**
944 * radeon_vm_bo_invalidate - mark the bo as invalid
945 *
946 * @rdev: radeon_device pointer
947 * @vm: requested vm
948 * @bo: radeon buffer object
949 *
950 * Mark @bo as invalid (cayman+).
951 */
952void radeon_vm_bo_invalidate(struct radeon_device *rdev,
953 struct radeon_bo *bo)
954{
955 struct radeon_bo_va *bo_va;
956
957 list_for_each_entry(bo_va, &bo->va, bo_list) {
958 bo_va->valid = false;
959 }
960}
961
962/**
963 * radeon_vm_init - initialize a vm instance
964 *
965 * @rdev: radeon_device pointer
966 * @vm: requested vm
967 *
968 * Init @vm fields (cayman+).
969 */
Christian König6d2f2942014-02-20 13:42:17 +0100970int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
Christian König2280ab52014-02-20 10:25:15 +0100971{
Christian König1c89d272014-05-10 12:17:56 +0200972 const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
973 RADEON_VM_PTE_COUNT * 8);
Christian König6d2f2942014-02-20 13:42:17 +0100974 unsigned pd_size, pd_entries, pts_size;
975 int r;
976
Christian König2280ab52014-02-20 10:25:15 +0100977 vm->id = 0;
978 vm->fence = NULL;
979 vm->last_flush = NULL;
980 vm->last_id_use = NULL;
981 mutex_init(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +0100982 INIT_LIST_HEAD(&vm->va);
Christian König6d2f2942014-02-20 13:42:17 +0100983
984 pd_size = radeon_vm_directory_size(rdev);
985 pd_entries = radeon_vm_num_pdes(rdev);
986
987 /* allocate page table array */
988 pts_size = pd_entries * sizeof(struct radeon_vm_pt);
989 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
990 if (vm->page_tables == NULL) {
991 DRM_ERROR("Cannot allocate memory for page table array\n");
992 return -ENOMEM;
993 }
994
Christian König1c89d272014-05-10 12:17:56 +0200995 r = radeon_bo_create(rdev, pd_size, align, false,
Christian König6d2f2942014-02-20 13:42:17 +0100996 RADEON_GEM_DOMAIN_VRAM, NULL,
997 &vm->page_directory);
998 if (r)
999 return r;
1000
1001 r = radeon_vm_clear_bo(rdev, vm->page_directory);
1002 if (r) {
1003 radeon_bo_unref(&vm->page_directory);
1004 vm->page_directory = NULL;
1005 return r;
1006 }
1007
1008 return 0;
Christian König2280ab52014-02-20 10:25:15 +01001009}
1010
1011/**
1012 * radeon_vm_fini - tear down a vm instance
1013 *
1014 * @rdev: radeon_device pointer
1015 * @vm: requested vm
1016 *
1017 * Tear down @vm (cayman+).
1018 * Unbind the VM and remove all bos from the vm bo list
1019 */
1020void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1021{
1022 struct radeon_bo_va *bo_va, *tmp;
Christian König6d2f2942014-02-20 13:42:17 +01001023 int i, r;
Christian König2280ab52014-02-20 10:25:15 +01001024
1025 if (!list_empty(&vm->va)) {
1026 dev_err(rdev->dev, "still active bo inside vm\n");
1027 }
1028 list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
1029 list_del_init(&bo_va->vm_list);
1030 r = radeon_bo_reserve(bo_va->bo, false);
1031 if (!r) {
1032 list_del_init(&bo_va->bo_list);
1033 radeon_bo_unreserve(bo_va->bo);
1034 kfree(bo_va);
1035 }
1036 }
Christian König6d2f2942014-02-20 13:42:17 +01001037
1038
1039 for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1040 radeon_bo_unref(&vm->page_tables[i].bo);
1041 kfree(vm->page_tables);
1042
1043 radeon_bo_unref(&vm->page_directory);
1044
Christian König2280ab52014-02-20 10:25:15 +01001045 radeon_fence_unref(&vm->fence);
1046 radeon_fence_unref(&vm->last_flush);
1047 radeon_fence_unref(&vm->last_id_use);
Christian König6d2f2942014-02-20 13:42:17 +01001048
1049 mutex_destroy(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +01001050}