Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 2 | /* |
| 3 | * Real Time Clock interface for Linux on Atmel AT91RM9200 |
| 4 | * |
| 5 | * Copyright (C) 2002 Rick Bronson |
| 6 | * |
| 7 | * Converted to RTC class model by Andrew Victor |
| 8 | * |
| 9 | * Ported to Linux 2.6 by Steven Scholz |
| 10 | * Based on s3c2410-rtc.c Simtec Electronics |
| 11 | * |
| 12 | * Based on sa1100-rtc.c by Nils Faerber |
| 13 | * Based on rtc.c by Paul Gortmaker |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 14 | */ |
| 15 | |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 16 | #include <linux/bcd.h> |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 17 | #include <linux/bitfield.h> |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 18 | #include <linux/clk.h> |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 19 | #include <linux/completion.h> |
Alexandre Belloni | 74000eb | 2015-07-29 02:01:33 +0200 | [diff] [blame] | 20 | #include <linux/interrupt.h> |
| 21 | #include <linux/ioctl.h> |
Arnd Bergmann | 14070ad | 2012-07-04 07:45:16 +0000 | [diff] [blame] | 22 | #include <linux/io.h> |
Alexandre Belloni | 74000eb | 2015-07-29 02:01:33 +0200 | [diff] [blame] | 23 | #include <linux/kernel.h> |
| 24 | #include <linux/module.h> |
Joachim Eastwood | 7c1b68d | 2013-04-29 16:20:15 -0700 | [diff] [blame] | 25 | #include <linux/of_device.h> |
Alexandre Belloni | 74000eb | 2015-07-29 02:01:33 +0200 | [diff] [blame] | 26 | #include <linux/of.h> |
| 27 | #include <linux/platform_device.h> |
| 28 | #include <linux/rtc.h> |
| 29 | #include <linux/spinlock.h> |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 30 | #include <linux/suspend.h> |
Alexandre Belloni | 74000eb | 2015-07-29 02:01:33 +0200 | [diff] [blame] | 31 | #include <linux/time.h> |
Sachin Kamat | 8ecc0bf | 2013-07-03 15:05:44 -0700 | [diff] [blame] | 32 | #include <linux/uaccess.h> |
Andrew Victor | fb0d4ec | 2008-10-15 22:03:08 -0700 | [diff] [blame] | 33 | |
Alexandre Belloni | a1243b0 | 2019-12-29 21:44:16 +0100 | [diff] [blame] | 34 | #define AT91_RTC_CR 0x00 /* Control Register */ |
| 35 | #define AT91_RTC_UPDTIM BIT(0) /* Update Request Time Register */ |
| 36 | #define AT91_RTC_UPDCAL BIT(1) /* Update Request Calendar Register */ |
| 37 | |
| 38 | #define AT91_RTC_MR 0x04 /* Mode Register */ |
| 39 | |
| 40 | #define AT91_RTC_TIMR 0x08 /* Time Register */ |
| 41 | #define AT91_RTC_SEC GENMASK(6, 0) /* Current Second */ |
| 42 | #define AT91_RTC_MIN GENMASK(14, 8) /* Current Minute */ |
| 43 | #define AT91_RTC_HOUR GENMASK(21, 16) /* Current Hour */ |
| 44 | #define AT91_RTC_AMPM BIT(22) /* Ante Meridiem Post Meridiem Indicator */ |
| 45 | |
| 46 | #define AT91_RTC_CALR 0x0c /* Calendar Register */ |
| 47 | #define AT91_RTC_CENT GENMASK(6, 0) /* Current Century */ |
| 48 | #define AT91_RTC_YEAR GENMASK(15, 8) /* Current Year */ |
| 49 | #define AT91_RTC_MONTH GENMASK(20, 16) /* Current Month */ |
| 50 | #define AT91_RTC_DAY GENMASK(23, 21) /* Current Day */ |
| 51 | #define AT91_RTC_DATE GENMASK(29, 24) /* Current Date */ |
| 52 | |
| 53 | #define AT91_RTC_TIMALR 0x10 /* Time Alarm Register */ |
| 54 | #define AT91_RTC_SECEN BIT(7) /* Second Alarm Enable */ |
| 55 | #define AT91_RTC_MINEN BIT(15) /* Minute Alarm Enable */ |
| 56 | #define AT91_RTC_HOUREN BIT(23) /* Hour Alarm Enable */ |
| 57 | |
| 58 | #define AT91_RTC_CALALR 0x14 /* Calendar Alarm Register */ |
| 59 | #define AT91_RTC_MTHEN BIT(23) /* Month Alarm Enable */ |
| 60 | #define AT91_RTC_DATEEN BIT(31) /* Date Alarm Enable */ |
| 61 | |
| 62 | #define AT91_RTC_SR 0x18 /* Status Register */ |
| 63 | #define AT91_RTC_ACKUPD BIT(0) /* Acknowledge for Update */ |
| 64 | #define AT91_RTC_ALARM BIT(1) /* Alarm Flag */ |
| 65 | #define AT91_RTC_SECEV BIT(2) /* Second Event */ |
| 66 | #define AT91_RTC_TIMEV BIT(3) /* Time Event */ |
| 67 | #define AT91_RTC_CALEV BIT(4) /* Calendar Event */ |
| 68 | |
| 69 | #define AT91_RTC_SCCR 0x1c /* Status Clear Command Register */ |
| 70 | #define AT91_RTC_IER 0x20 /* Interrupt Enable Register */ |
| 71 | #define AT91_RTC_IDR 0x24 /* Interrupt Disable Register */ |
| 72 | #define AT91_RTC_IMR 0x28 /* Interrupt Mask Register */ |
| 73 | |
| 74 | #define AT91_RTC_VER 0x2c /* Valid Entry Register */ |
| 75 | #define AT91_RTC_NVTIM BIT(0) /* Non valid Time */ |
| 76 | #define AT91_RTC_NVCAL BIT(1) /* Non valid Calendar */ |
| 77 | #define AT91_RTC_NVTIMALR BIT(2) /* Non valid Time Alarm */ |
| 78 | #define AT91_RTC_NVCALALR BIT(3) /* Non valid Calendar Alarm */ |
David Brownell | d73e3cd | 2007-01-05 16:36:25 -0800 | [diff] [blame] | 79 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 80 | #define at91_rtc_read(field) \ |
Ben Dooks | 6da7bb1 | 2015-04-16 12:49:32 -0700 | [diff] [blame] | 81 | readl_relaxed(at91_rtc_regs + field) |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 82 | #define at91_rtc_write(field, val) \ |
Ben Dooks | 6da7bb1 | 2015-04-16 12:49:32 -0700 | [diff] [blame] | 83 | writel_relaxed((val), at91_rtc_regs + field) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 84 | |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 85 | struct at91_rtc_config { |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 86 | bool use_shadow_imr; |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 87 | }; |
| 88 | |
| 89 | static const struct at91_rtc_config *at91_rtc_config; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 90 | static DECLARE_COMPLETION(at91_rtc_updated); |
Boris BREZILLON | 2fe121e | 2014-06-06 14:36:09 -0700 | [diff] [blame] | 91 | static DECLARE_COMPLETION(at91_rtc_upd_rdy); |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 92 | static void __iomem *at91_rtc_regs; |
| 93 | static int irq; |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 94 | static DEFINE_SPINLOCK(at91_rtc_lock); |
| 95 | static u32 at91_rtc_shadow_imr; |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 96 | static bool suspended; |
| 97 | static DEFINE_SPINLOCK(suspended_lock); |
| 98 | static unsigned long cached_events; |
| 99 | static u32 at91_rtc_imr; |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 100 | static struct clk *sclk; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 101 | |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 102 | static void at91_rtc_write_ier(u32 mask) |
| 103 | { |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 104 | unsigned long flags; |
| 105 | |
| 106 | spin_lock_irqsave(&at91_rtc_lock, flags); |
| 107 | at91_rtc_shadow_imr |= mask; |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 108 | at91_rtc_write(AT91_RTC_IER, mask); |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 109 | spin_unlock_irqrestore(&at91_rtc_lock, flags); |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 110 | } |
| 111 | |
| 112 | static void at91_rtc_write_idr(u32 mask) |
| 113 | { |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 114 | unsigned long flags; |
| 115 | |
| 116 | spin_lock_irqsave(&at91_rtc_lock, flags); |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 117 | at91_rtc_write(AT91_RTC_IDR, mask); |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 118 | /* |
| 119 | * Register read back (of any RTC-register) needed to make sure |
| 120 | * IDR-register write has reached the peripheral before updating |
| 121 | * shadow mask. |
| 122 | * |
| 123 | * Note that there is still a possibility that the mask is updated |
| 124 | * before interrupts have actually been disabled in hardware. The only |
| 125 | * way to be certain would be to poll the IMR-register, which is is |
| 126 | * the very register we are trying to emulate. The register read back |
| 127 | * is a reasonable heuristic. |
| 128 | */ |
| 129 | at91_rtc_read(AT91_RTC_SR); |
| 130 | at91_rtc_shadow_imr &= ~mask; |
| 131 | spin_unlock_irqrestore(&at91_rtc_lock, flags); |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | static u32 at91_rtc_read_imr(void) |
| 135 | { |
Johan Hovold | e9f08bb | 2013-06-12 14:04:56 -0700 | [diff] [blame] | 136 | unsigned long flags; |
| 137 | u32 mask; |
| 138 | |
| 139 | if (at91_rtc_config->use_shadow_imr) { |
| 140 | spin_lock_irqsave(&at91_rtc_lock, flags); |
| 141 | mask = at91_rtc_shadow_imr; |
| 142 | spin_unlock_irqrestore(&at91_rtc_lock, flags); |
| 143 | } else { |
| 144 | mask = at91_rtc_read(AT91_RTC_IMR); |
| 145 | } |
| 146 | |
| 147 | return mask; |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 148 | } |
| 149 | |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 150 | /* |
| 151 | * Decode time/date into rtc_time structure |
| 152 | */ |
Andrew Morton | e7a8bb1 | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 153 | static void at91_rtc_decodetime(unsigned int timereg, unsigned int calreg, |
| 154 | struct rtc_time *tm) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 155 | { |
| 156 | unsigned int time, date; |
| 157 | |
| 158 | /* must read twice in case it changes */ |
| 159 | do { |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 160 | time = at91_rtc_read(timereg); |
| 161 | date = at91_rtc_read(calreg); |
| 162 | } while ((time != at91_rtc_read(timereg)) || |
| 163 | (date != at91_rtc_read(calreg))); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 164 | |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 165 | tm->tm_sec = bcd2bin(FIELD_GET(AT91_RTC_SEC, time)); |
| 166 | tm->tm_min = bcd2bin(FIELD_GET(AT91_RTC_MIN, time)); |
| 167 | tm->tm_hour = bcd2bin(FIELD_GET(AT91_RTC_HOUR, time)); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 168 | |
| 169 | /* |
| 170 | * The Calendar Alarm register does not have a field for |
Alexandre Belloni | eaa1dc7 | 2017-11-10 09:59:31 +0100 | [diff] [blame] | 171 | * the year - so these will return an invalid value. |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 172 | */ |
Adrian Bunk | fe20ba7 | 2008-10-18 20:28:41 -0700 | [diff] [blame] | 173 | tm->tm_year = bcd2bin(date & AT91_RTC_CENT) * 100; /* century */ |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 174 | tm->tm_year += bcd2bin(FIELD_GET(AT91_RTC_YEAR, date)); /* year */ |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 175 | |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 176 | tm->tm_wday = bcd2bin(FIELD_GET(AT91_RTC_DAY, date)) - 1; /* day of the week [0-6], Sunday=0 */ |
| 177 | tm->tm_mon = bcd2bin(FIELD_GET(AT91_RTC_MONTH, date)) - 1; |
| 178 | tm->tm_mday = bcd2bin(FIELD_GET(AT91_RTC_DATE, date)); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 179 | } |
| 180 | |
| 181 | /* |
| 182 | * Read current time and date in RTC |
| 183 | */ |
| 184 | static int at91_rtc_readtime(struct device *dev, struct rtc_time *tm) |
| 185 | { |
| 186 | at91_rtc_decodetime(AT91_RTC_TIMR, AT91_RTC_CALR, tm); |
| 187 | tm->tm_yday = rtc_year_days(tm->tm_mday, tm->tm_mon, tm->tm_year); |
| 188 | tm->tm_year = tm->tm_year - 1900; |
| 189 | |
Andy Shevchenko | d422f88 | 2018-12-04 23:23:13 +0200 | [diff] [blame] | 190 | dev_dbg(dev, "%s(): %ptR\n", __func__, tm); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 191 | |
| 192 | return 0; |
| 193 | } |
| 194 | |
| 195 | /* |
| 196 | * Set current time and date in RTC |
| 197 | */ |
| 198 | static int at91_rtc_settime(struct device *dev, struct rtc_time *tm) |
| 199 | { |
| 200 | unsigned long cr; |
| 201 | |
Andy Shevchenko | d422f88 | 2018-12-04 23:23:13 +0200 | [diff] [blame] | 202 | dev_dbg(dev, "%s(): %ptR\n", __func__, tm); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 203 | |
Boris BREZILLON | 2fe121e | 2014-06-06 14:36:09 -0700 | [diff] [blame] | 204 | wait_for_completion(&at91_rtc_upd_rdy); |
| 205 | |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 206 | /* Stop Time/Calendar from counting */ |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 207 | cr = at91_rtc_read(AT91_RTC_CR); |
| 208 | at91_rtc_write(AT91_RTC_CR, cr | AT91_RTC_UPDCAL | AT91_RTC_UPDTIM); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 209 | |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 210 | at91_rtc_write_ier(AT91_RTC_ACKUPD); |
Andrew Morton | e7a8bb1 | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 211 | wait_for_completion(&at91_rtc_updated); /* wait for ACKUPD interrupt */ |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 212 | at91_rtc_write_idr(AT91_RTC_ACKUPD); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 213 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 214 | at91_rtc_write(AT91_RTC_TIMR, |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 215 | FIELD_PREP(AT91_RTC_SEC, bin2bcd(tm->tm_sec)) |
| 216 | | FIELD_PREP(AT91_RTC_MIN, bin2bcd(tm->tm_min)) |
| 217 | | FIELD_PREP(AT91_RTC_HOUR, bin2bcd(tm->tm_hour))); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 218 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 219 | at91_rtc_write(AT91_RTC_CALR, |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 220 | FIELD_PREP(AT91_RTC_CENT, |
| 221 | bin2bcd((tm->tm_year + 1900) / 100)) |
| 222 | | FIELD_PREP(AT91_RTC_YEAR, bin2bcd(tm->tm_year % 100)) |
| 223 | | FIELD_PREP(AT91_RTC_MONTH, bin2bcd(tm->tm_mon + 1)) |
| 224 | | FIELD_PREP(AT91_RTC_DAY, bin2bcd(tm->tm_wday + 1)) |
| 225 | | FIELD_PREP(AT91_RTC_DATE, bin2bcd(tm->tm_mday))); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 226 | |
| 227 | /* Restart Time/Calendar */ |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 228 | cr = at91_rtc_read(AT91_RTC_CR); |
Boris BREZILLON | 2fe121e | 2014-06-06 14:36:09 -0700 | [diff] [blame] | 229 | at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_SECEV); |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 230 | at91_rtc_write(AT91_RTC_CR, cr & ~(AT91_RTC_UPDCAL | AT91_RTC_UPDTIM)); |
Boris BREZILLON | 2fe121e | 2014-06-06 14:36:09 -0700 | [diff] [blame] | 231 | at91_rtc_write_ier(AT91_RTC_SECEV); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 232 | |
| 233 | return 0; |
| 234 | } |
| 235 | |
| 236 | /* |
| 237 | * Read alarm time and date in RTC |
| 238 | */ |
| 239 | static int at91_rtc_readalarm(struct device *dev, struct rtc_wkalrm *alrm) |
| 240 | { |
| 241 | struct rtc_time *tm = &alrm->time; |
| 242 | |
| 243 | at91_rtc_decodetime(AT91_RTC_TIMALR, AT91_RTC_CALALR, tm); |
Alexandre Belloni | eaa1dc7 | 2017-11-10 09:59:31 +0100 | [diff] [blame] | 244 | tm->tm_year = -1; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 245 | |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 246 | alrm->enabled = (at91_rtc_read_imr() & AT91_RTC_ALARM) |
David Brownell | a2db8df | 2006-12-13 00:35:08 -0800 | [diff] [blame] | 247 | ? 1 : 0; |
| 248 | |
Andy Shevchenko | d422f88 | 2018-12-04 23:23:13 +0200 | [diff] [blame] | 249 | dev_dbg(dev, "%s(): %ptR %sabled\n", __func__, tm, |
Alexandre Belloni | eaa1dc7 | 2017-11-10 09:59:31 +0100 | [diff] [blame] | 250 | alrm->enabled ? "en" : "dis"); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 251 | |
| 252 | return 0; |
| 253 | } |
| 254 | |
| 255 | /* |
| 256 | * Set alarm time and date in RTC |
| 257 | */ |
| 258 | static int at91_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm) |
| 259 | { |
Alexandre Belloni | 565205d | 2019-12-29 21:44:17 +0100 | [diff] [blame] | 260 | struct rtc_time tm = alrm->time; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 261 | |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 262 | at91_rtc_write_idr(AT91_RTC_ALARM); |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 263 | at91_rtc_write(AT91_RTC_TIMALR, |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 264 | FIELD_PREP(AT91_RTC_SEC, bin2bcd(alrm->time.tm_sec)) |
| 265 | | FIELD_PREP(AT91_RTC_MIN, bin2bcd(alrm->time.tm_min)) |
| 266 | | FIELD_PREP(AT91_RTC_HOUR, bin2bcd(alrm->time.tm_hour)) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 267 | | AT91_RTC_HOUREN | AT91_RTC_MINEN | AT91_RTC_SECEN); |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 268 | at91_rtc_write(AT91_RTC_CALALR, |
Alexandre Belloni | 3c7b90c | 2019-12-29 21:44:18 +0100 | [diff] [blame] | 269 | FIELD_PREP(AT91_RTC_MONTH, bin2bcd(alrm->time.tm_mon + 1)) |
| 270 | | FIELD_PREP(AT91_RTC_DATE, bin2bcd(alrm->time.tm_mday)) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 271 | | AT91_RTC_DATEEN | AT91_RTC_MTHEN); |
| 272 | |
David Brownell | 449321b | 2008-07-23 21:30:46 -0700 | [diff] [blame] | 273 | if (alrm->enabled) { |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 274 | at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_ALARM); |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 275 | at91_rtc_write_ier(AT91_RTC_ALARM); |
David Brownell | 449321b | 2008-07-23 21:30:46 -0700 | [diff] [blame] | 276 | } |
David Brownell | 5d4675a | 2007-02-20 13:58:14 -0800 | [diff] [blame] | 277 | |
Andy Shevchenko | d422f88 | 2018-12-04 23:23:13 +0200 | [diff] [blame] | 278 | dev_dbg(dev, "%s(): %ptR\n", __func__, &tm); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 279 | |
| 280 | return 0; |
| 281 | } |
| 282 | |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 283 | static int at91_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled) |
| 284 | { |
Jingoo Han | 6588208 | 2013-02-21 16:45:28 -0800 | [diff] [blame] | 285 | dev_dbg(dev, "%s(): cmd=%08x\n", __func__, enabled); |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 286 | |
| 287 | if (enabled) { |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 288 | at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_ALARM); |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 289 | at91_rtc_write_ier(AT91_RTC_ALARM); |
Johan Hovold | e24b0bf | 2013-04-05 18:16:34 +0200 | [diff] [blame] | 290 | } else |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 291 | at91_rtc_write_idr(AT91_RTC_ALARM); |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 292 | |
| 293 | return 0; |
| 294 | } |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 295 | |
| 296 | /* |
| 297 | * IRQ handler for the RTC |
| 298 | */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 299 | static irqreturn_t at91_rtc_interrupt(int irq, void *dev_id) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 300 | { |
Andrew Morton | e7a8bb1 | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 301 | struct platform_device *pdev = dev_id; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 302 | struct rtc_device *rtc = platform_get_drvdata(pdev); |
| 303 | unsigned int rtsr; |
| 304 | unsigned long events = 0; |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 305 | int ret = IRQ_NONE; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 306 | |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 307 | spin_lock(&suspended_lock); |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 308 | rtsr = at91_rtc_read(AT91_RTC_SR) & at91_rtc_read_imr(); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 309 | if (rtsr) { /* this interrupt is shared! Is it ours? */ |
| 310 | if (rtsr & AT91_RTC_ALARM) |
| 311 | events |= (RTC_AF | RTC_IRQF); |
Boris BREZILLON | 2fe121e | 2014-06-06 14:36:09 -0700 | [diff] [blame] | 312 | if (rtsr & AT91_RTC_SECEV) { |
| 313 | complete(&at91_rtc_upd_rdy); |
| 314 | at91_rtc_write_idr(AT91_RTC_SECEV); |
| 315 | } |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 316 | if (rtsr & AT91_RTC_ACKUPD) |
| 317 | complete(&at91_rtc_updated); |
| 318 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 319 | at91_rtc_write(AT91_RTC_SCCR, rtsr); /* clear status reg */ |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 320 | |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 321 | if (!suspended) { |
| 322 | rtc_update_irq(rtc, 1, events); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 323 | |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 324 | dev_dbg(&pdev->dev, "%s(): num=%ld, events=0x%02lx\n", |
| 325 | __func__, events >> 8, events & 0x000000FF); |
| 326 | } else { |
| 327 | cached_events |= events; |
| 328 | at91_rtc_write_idr(at91_rtc_imr); |
| 329 | pm_system_wakeup(); |
| 330 | } |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 331 | |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 332 | ret = IRQ_HANDLED; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 333 | } |
Dan Carpenter | 8860168 | 2015-03-17 16:38:10 +0100 | [diff] [blame] | 334 | spin_unlock(&suspended_lock); |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 335 | |
| 336 | return ret; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 337 | } |
| 338 | |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 339 | static const struct at91_rtc_config at91rm9200_config = { |
| 340 | }; |
| 341 | |
Johan Hovold | bba00e5 | 2013-06-12 14:04:57 -0700 | [diff] [blame] | 342 | static const struct at91_rtc_config at91sam9x5_config = { |
| 343 | .use_shadow_imr = true, |
| 344 | }; |
| 345 | |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 346 | static const struct of_device_id at91_rtc_dt_ids[] = { |
| 347 | { |
| 348 | .compatible = "atmel,at91rm9200-rtc", |
| 349 | .data = &at91rm9200_config, |
| 350 | }, { |
Johan Hovold | bba00e5 | 2013-06-12 14:04:57 -0700 | [diff] [blame] | 351 | .compatible = "atmel,at91sam9x5-rtc", |
| 352 | .data = &at91sam9x5_config, |
| 353 | }, { |
Alexandre Belloni | ca3fdc9 | 2019-12-29 21:44:15 +0100 | [diff] [blame] | 354 | .compatible = "atmel,sama5d4-rtc", |
| 355 | .data = &at91rm9200_config, |
| 356 | }, { |
| 357 | .compatible = "atmel,sama5d2-rtc", |
| 358 | .data = &at91rm9200_config, |
| 359 | }, { |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 360 | /* sentinel */ |
| 361 | } |
| 362 | }; |
| 363 | MODULE_DEVICE_TABLE(of, at91_rtc_dt_ids); |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 364 | |
David Brownell | ff8371a | 2006-09-30 23:28:17 -0700 | [diff] [blame] | 365 | static const struct rtc_class_ops at91_rtc_ops = { |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 366 | .read_time = at91_rtc_readtime, |
| 367 | .set_time = at91_rtc_settime, |
| 368 | .read_alarm = at91_rtc_readalarm, |
| 369 | .set_alarm = at91_rtc_setalarm, |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 370 | .alarm_irq_enable = at91_rtc_alarm_irq_enable, |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 371 | }; |
| 372 | |
| 373 | /* |
| 374 | * Initialize and install RTC driver |
| 375 | */ |
| 376 | static int __init at91_rtc_probe(struct platform_device *pdev) |
| 377 | { |
| 378 | struct rtc_device *rtc; |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 379 | struct resource *regs; |
| 380 | int ret = 0; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 381 | |
Claudiu Beznea | 288d9cf | 2019-09-26 15:15:32 +0300 | [diff] [blame] | 382 | at91_rtc_config = of_device_get_match_data(&pdev->dev); |
Johan Hovold | de64547 | 2013-06-12 14:04:53 -0700 | [diff] [blame] | 383 | if (!at91_rtc_config) |
| 384 | return -ENODEV; |
| 385 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 386 | regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 387 | if (!regs) { |
| 388 | dev_err(&pdev->dev, "no mmio resource defined\n"); |
| 389 | return -ENXIO; |
| 390 | } |
| 391 | |
| 392 | irq = platform_get_irq(pdev, 0); |
Stephen Boyd | faac910 | 2019-07-30 11:15:39 -0700 | [diff] [blame] | 393 | if (irq < 0) |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 394 | return -ENXIO; |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 395 | |
Sachin Kamat | f376625 | 2013-11-12 15:10:29 -0800 | [diff] [blame] | 396 | at91_rtc_regs = devm_ioremap(&pdev->dev, regs->start, |
| 397 | resource_size(regs)); |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 398 | if (!at91_rtc_regs) { |
| 399 | dev_err(&pdev->dev, "failed to map registers, aborting.\n"); |
| 400 | return -ENOMEM; |
| 401 | } |
| 402 | |
Alexandre Belloni | 735ae20 | 2017-07-06 11:42:01 +0200 | [diff] [blame] | 403 | rtc = devm_rtc_allocate_device(&pdev->dev); |
| 404 | if (IS_ERR(rtc)) |
| 405 | return PTR_ERR(rtc); |
| 406 | platform_set_drvdata(pdev, rtc); |
| 407 | |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 408 | sclk = devm_clk_get(&pdev->dev, NULL); |
| 409 | if (IS_ERR(sclk)) |
| 410 | return PTR_ERR(sclk); |
| 411 | |
| 412 | ret = clk_prepare_enable(sclk); |
| 413 | if (ret) { |
| 414 | dev_err(&pdev->dev, "Could not enable slow clock\n"); |
| 415 | return ret; |
| 416 | } |
| 417 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 418 | at91_rtc_write(AT91_RTC_CR, 0); |
| 419 | at91_rtc_write(AT91_RTC_MR, 0); /* 24 hour mode */ |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 420 | |
| 421 | /* Disable all interrupts */ |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 422 | at91_rtc_write_idr(AT91_RTC_ACKUPD | AT91_RTC_ALARM | |
Andrew Morton | e7a8bb1 | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 423 | AT91_RTC_SECEV | AT91_RTC_TIMEV | |
| 424 | AT91_RTC_CALEV); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 425 | |
Sachin Kamat | f376625 | 2013-11-12 15:10:29 -0800 | [diff] [blame] | 426 | ret = devm_request_irq(&pdev->dev, irq, at91_rtc_interrupt, |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 427 | IRQF_SHARED | IRQF_COND_SUSPEND, |
| 428 | "at91_rtc", pdev); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 429 | if (ret) { |
Jingoo Han | 6588208 | 2013-02-21 16:45:28 -0800 | [diff] [blame] | 430 | dev_err(&pdev->dev, "IRQ %d already in use.\n", irq); |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 431 | goto err_clk; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 432 | } |
| 433 | |
David Brownell | 5d4675a | 2007-02-20 13:58:14 -0800 | [diff] [blame] | 434 | /* cpu init code should really have flagged this device as |
| 435 | * being wake-capable; if it didn't, do that here. |
| 436 | */ |
| 437 | if (!device_can_wakeup(&pdev->dev)) |
| 438 | device_init_wakeup(&pdev->dev, 1); |
| 439 | |
Alexandre Belloni | 735ae20 | 2017-07-06 11:42:01 +0200 | [diff] [blame] | 440 | rtc->ops = &at91_rtc_ops; |
Alexandre Belloni | 6c78a87 | 2018-05-17 22:17:28 +0200 | [diff] [blame] | 441 | rtc->range_min = RTC_TIMESTAMP_BEGIN_1900; |
| 442 | rtc->range_max = RTC_TIMESTAMP_END_2099; |
Alexandre Belloni | 735ae20 | 2017-07-06 11:42:01 +0200 | [diff] [blame] | 443 | ret = rtc_register_device(rtc); |
| 444 | if (ret) |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 445 | goto err_clk; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 446 | |
Boris BREZILLON | 2fe121e | 2014-06-06 14:36:09 -0700 | [diff] [blame] | 447 | /* enable SECEV interrupt in order to initialize at91_rtc_upd_rdy |
| 448 | * completion. |
| 449 | */ |
| 450 | at91_rtc_write_ier(AT91_RTC_SECEV); |
| 451 | |
Jingoo Han | 6588208 | 2013-02-21 16:45:28 -0800 | [diff] [blame] | 452 | dev_info(&pdev->dev, "AT91 Real Time Clock driver.\n"); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 453 | return 0; |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 454 | |
| 455 | err_clk: |
| 456 | clk_disable_unprepare(sclk); |
| 457 | |
| 458 | return ret; |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 459 | } |
| 460 | |
| 461 | /* |
| 462 | * Disable and remove the RTC driver |
| 463 | */ |
David Brownell | 5d4675a | 2007-02-20 13:58:14 -0800 | [diff] [blame] | 464 | static int __exit at91_rtc_remove(struct platform_device *pdev) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 465 | { |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 466 | /* Disable all interrupts */ |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 467 | at91_rtc_write_idr(AT91_RTC_ACKUPD | AT91_RTC_ALARM | |
Andrew Morton | e7a8bb1 | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 468 | AT91_RTC_SECEV | AT91_RTC_TIMEV | |
| 469 | AT91_RTC_CALEV); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 470 | |
Alexandre Belloni | 11f67a8 | 2015-07-31 11:39:51 +0200 | [diff] [blame] | 471 | clk_disable_unprepare(sclk); |
| 472 | |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 473 | return 0; |
| 474 | } |
| 475 | |
Johan Hovold | 51a0d03 | 2013-11-21 14:32:04 -0800 | [diff] [blame] | 476 | static void at91_rtc_shutdown(struct platform_device *pdev) |
| 477 | { |
| 478 | /* Disable all interrupts */ |
| 479 | at91_rtc_write(AT91_RTC_IDR, AT91_RTC_ACKUPD | AT91_RTC_ALARM | |
| 480 | AT91_RTC_SECEV | AT91_RTC_TIMEV | |
| 481 | AT91_RTC_CALEV); |
| 482 | } |
| 483 | |
Jingoo Han | 6975a9c | 2013-04-29 16:19:56 -0700 | [diff] [blame] | 484 | #ifdef CONFIG_PM_SLEEP |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 485 | |
| 486 | /* AT91RM9200 RTC Power management control */ |
| 487 | |
David Brownell | dac94d9 | 2009-09-22 16:46:31 -0700 | [diff] [blame] | 488 | static int at91_rtc_suspend(struct device *dev) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 489 | { |
David Brownell | 90b4d64 | 2006-09-30 23:28:17 -0700 | [diff] [blame] | 490 | /* this IRQ is shared with DBGU and other hardware which isn't |
| 491 | * necessarily doing PM like we are... |
| 492 | */ |
Wenyou Yang | 921372b | 2015-10-12 16:39:23 +0800 | [diff] [blame] | 493 | at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_ALARM); |
| 494 | |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 495 | at91_rtc_imr = at91_rtc_read_imr() |
Johan Hovold | e24b0bf | 2013-04-05 18:16:34 +0200 | [diff] [blame] | 496 | & (AT91_RTC_ALARM|AT91_RTC_SECEV); |
| 497 | if (at91_rtc_imr) { |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 498 | if (device_may_wakeup(dev)) { |
| 499 | unsigned long flags; |
| 500 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 501 | enable_irq_wake(irq); |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 502 | |
| 503 | spin_lock_irqsave(&suspended_lock, flags); |
| 504 | suspended = true; |
| 505 | spin_unlock_irqrestore(&suspended_lock, flags); |
| 506 | } else { |
Johan Hovold | e304fcd0 | 2013-06-12 14:04:55 -0700 | [diff] [blame] | 507 | at91_rtc_write_idr(at91_rtc_imr); |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 508 | } |
Johan Hovold | e24b0bf | 2013-04-05 18:16:34 +0200 | [diff] [blame] | 509 | } |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 510 | return 0; |
| 511 | } |
| 512 | |
David Brownell | dac94d9 | 2009-09-22 16:46:31 -0700 | [diff] [blame] | 513 | static int at91_rtc_resume(struct device *dev) |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 514 | { |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 515 | struct rtc_device *rtc = dev_get_drvdata(dev); |
| 516 | |
Johan Hovold | e24b0bf | 2013-04-05 18:16:34 +0200 | [diff] [blame] | 517 | if (at91_rtc_imr) { |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 518 | if (device_may_wakeup(dev)) { |
| 519 | unsigned long flags; |
| 520 | |
| 521 | spin_lock_irqsave(&suspended_lock, flags); |
| 522 | |
| 523 | if (cached_events) { |
| 524 | rtc_update_irq(rtc, 1, cached_events); |
| 525 | cached_events = 0; |
| 526 | } |
| 527 | |
| 528 | suspended = false; |
| 529 | spin_unlock_irqrestore(&suspended_lock, flags); |
| 530 | |
Jean-Christophe PLAGNIOL-VILLARD | d28bdfc | 2011-11-14 14:24:53 +0800 | [diff] [blame] | 531 | disable_irq_wake(irq); |
Boris BREZILLON | dd1f1f3 | 2015-03-02 10:18:15 +0100 | [diff] [blame] | 532 | } |
| 533 | at91_rtc_write_ier(at91_rtc_imr); |
David Brownell | 90b4d64 | 2006-09-30 23:28:17 -0700 | [diff] [blame] | 534 | } |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 535 | return 0; |
| 536 | } |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 537 | #endif |
| 538 | |
Jingoo Han | 6975a9c | 2013-04-29 16:19:56 -0700 | [diff] [blame] | 539 | static SIMPLE_DEV_PM_OPS(at91_rtc_pm_ops, at91_rtc_suspend, at91_rtc_resume); |
| 540 | |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 541 | static struct platform_driver at91_rtc_driver = { |
David Brownell | 5d4675a | 2007-02-20 13:58:14 -0800 | [diff] [blame] | 542 | .remove = __exit_p(at91_rtc_remove), |
Johan Hovold | 51a0d03 | 2013-11-21 14:32:04 -0800 | [diff] [blame] | 543 | .shutdown = at91_rtc_shutdown, |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 544 | .driver = { |
| 545 | .name = "at91_rtc", |
Jingoo Han | 6975a9c | 2013-04-29 16:19:56 -0700 | [diff] [blame] | 546 | .pm = &at91_rtc_pm_ops, |
Joachim Eastwood | 7c1b68d | 2013-04-29 16:20:15 -0700 | [diff] [blame] | 547 | .of_match_table = of_match_ptr(at91_rtc_dt_ids), |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 548 | }, |
| 549 | }; |
| 550 | |
Jingoo Han | ac36960 | 2013-04-29 16:18:36 -0700 | [diff] [blame] | 551 | module_platform_driver_probe(at91_rtc_driver, at91_rtc_probe); |
Andrew Victor | 788b1fc | 2006-06-25 05:48:27 -0700 | [diff] [blame] | 552 | |
| 553 | MODULE_AUTHOR("Rick Bronson"); |
| 554 | MODULE_DESCRIPTION("RTC driver for Atmel AT91RM9200"); |
| 555 | MODULE_LICENSE("GPL"); |
Kay Sievers | ad28a07 | 2008-04-10 21:29:25 -0700 | [diff] [blame] | 556 | MODULE_ALIAS("platform:at91_rtc"); |