blob: 5e811e04cb21528c01a73e7a2a7bef9d5843183e [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Andrew Victor788b1fc2006-06-25 05:48:27 -07002/*
3 * Real Time Clock interface for Linux on Atmel AT91RM9200
4 *
5 * Copyright (C) 2002 Rick Bronson
6 *
7 * Converted to RTC class model by Andrew Victor
8 *
9 * Ported to Linux 2.6 by Steven Scholz
10 * Based on s3c2410-rtc.c Simtec Electronics
11 *
12 * Based on sa1100-rtc.c by Nils Faerber
13 * Based on rtc.c by Paul Gortmaker
Andrew Victor788b1fc2006-06-25 05:48:27 -070014 */
15
Andrew Victor788b1fc2006-06-25 05:48:27 -070016#include <linux/bcd.h>
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +010017#include <linux/bitfield.h>
Alexandre Belloni11f67a82015-07-31 11:39:51 +020018#include <linux/clk.h>
Andrew Victor788b1fc2006-06-25 05:48:27 -070019#include <linux/completion.h>
Alexandre Belloni74000eb2015-07-29 02:01:33 +020020#include <linux/interrupt.h>
21#include <linux/ioctl.h>
Arnd Bergmann14070ad2012-07-04 07:45:16 +000022#include <linux/io.h>
Alexandre Belloni74000eb2015-07-29 02:01:33 +020023#include <linux/kernel.h>
24#include <linux/module.h>
Joachim Eastwood7c1b68d2013-04-29 16:20:15 -070025#include <linux/of_device.h>
Alexandre Belloni74000eb2015-07-29 02:01:33 +020026#include <linux/of.h>
27#include <linux/platform_device.h>
28#include <linux/rtc.h>
29#include <linux/spinlock.h>
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +010030#include <linux/suspend.h>
Alexandre Belloni74000eb2015-07-29 02:01:33 +020031#include <linux/time.h>
Sachin Kamat8ecc0bf2013-07-03 15:05:44 -070032#include <linux/uaccess.h>
Andrew Victorfb0d4ec2008-10-15 22:03:08 -070033
Alexandre Bellonia1243b02019-12-29 21:44:16 +010034#define AT91_RTC_CR 0x00 /* Control Register */
35#define AT91_RTC_UPDTIM BIT(0) /* Update Request Time Register */
36#define AT91_RTC_UPDCAL BIT(1) /* Update Request Calendar Register */
37
38#define AT91_RTC_MR 0x04 /* Mode Register */
39
40#define AT91_RTC_TIMR 0x08 /* Time Register */
41#define AT91_RTC_SEC GENMASK(6, 0) /* Current Second */
42#define AT91_RTC_MIN GENMASK(14, 8) /* Current Minute */
43#define AT91_RTC_HOUR GENMASK(21, 16) /* Current Hour */
44#define AT91_RTC_AMPM BIT(22) /* Ante Meridiem Post Meridiem Indicator */
45
46#define AT91_RTC_CALR 0x0c /* Calendar Register */
47#define AT91_RTC_CENT GENMASK(6, 0) /* Current Century */
48#define AT91_RTC_YEAR GENMASK(15, 8) /* Current Year */
49#define AT91_RTC_MONTH GENMASK(20, 16) /* Current Month */
50#define AT91_RTC_DAY GENMASK(23, 21) /* Current Day */
51#define AT91_RTC_DATE GENMASK(29, 24) /* Current Date */
52
53#define AT91_RTC_TIMALR 0x10 /* Time Alarm Register */
54#define AT91_RTC_SECEN BIT(7) /* Second Alarm Enable */
55#define AT91_RTC_MINEN BIT(15) /* Minute Alarm Enable */
56#define AT91_RTC_HOUREN BIT(23) /* Hour Alarm Enable */
57
58#define AT91_RTC_CALALR 0x14 /* Calendar Alarm Register */
59#define AT91_RTC_MTHEN BIT(23) /* Month Alarm Enable */
60#define AT91_RTC_DATEEN BIT(31) /* Date Alarm Enable */
61
62#define AT91_RTC_SR 0x18 /* Status Register */
63#define AT91_RTC_ACKUPD BIT(0) /* Acknowledge for Update */
64#define AT91_RTC_ALARM BIT(1) /* Alarm Flag */
65#define AT91_RTC_SECEV BIT(2) /* Second Event */
66#define AT91_RTC_TIMEV BIT(3) /* Time Event */
67#define AT91_RTC_CALEV BIT(4) /* Calendar Event */
68
69#define AT91_RTC_SCCR 0x1c /* Status Clear Command Register */
70#define AT91_RTC_IER 0x20 /* Interrupt Enable Register */
71#define AT91_RTC_IDR 0x24 /* Interrupt Disable Register */
72#define AT91_RTC_IMR 0x28 /* Interrupt Mask Register */
73
74#define AT91_RTC_VER 0x2c /* Valid Entry Register */
75#define AT91_RTC_NVTIM BIT(0) /* Non valid Time */
76#define AT91_RTC_NVCAL BIT(1) /* Non valid Calendar */
77#define AT91_RTC_NVTIMALR BIT(2) /* Non valid Time Alarm */
78#define AT91_RTC_NVCALALR BIT(3) /* Non valid Calendar Alarm */
David Brownelld73e3cd2007-01-05 16:36:25 -080079
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +080080#define at91_rtc_read(field) \
Ben Dooks6da7bb12015-04-16 12:49:32 -070081 readl_relaxed(at91_rtc_regs + field)
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +080082#define at91_rtc_write(field, val) \
Ben Dooks6da7bb12015-04-16 12:49:32 -070083 writel_relaxed((val), at91_rtc_regs + field)
Andrew Victor788b1fc2006-06-25 05:48:27 -070084
Johan Hovoldde645472013-06-12 14:04:53 -070085struct at91_rtc_config {
Johan Hovolde9f08bb2013-06-12 14:04:56 -070086 bool use_shadow_imr;
Johan Hovoldde645472013-06-12 14:04:53 -070087};
88
89static const struct at91_rtc_config *at91_rtc_config;
Andrew Victor788b1fc2006-06-25 05:48:27 -070090static DECLARE_COMPLETION(at91_rtc_updated);
Boris BREZILLON2fe121e2014-06-06 14:36:09 -070091static DECLARE_COMPLETION(at91_rtc_upd_rdy);
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +080092static void __iomem *at91_rtc_regs;
93static int irq;
Johan Hovolde9f08bb2013-06-12 14:04:56 -070094static DEFINE_SPINLOCK(at91_rtc_lock);
95static u32 at91_rtc_shadow_imr;
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +010096static bool suspended;
97static DEFINE_SPINLOCK(suspended_lock);
98static unsigned long cached_events;
99static u32 at91_rtc_imr;
Alexandre Belloni11f67a82015-07-31 11:39:51 +0200100static struct clk *sclk;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700101
Johan Hovolde304fcd02013-06-12 14:04:55 -0700102static void at91_rtc_write_ier(u32 mask)
103{
Johan Hovolde9f08bb2013-06-12 14:04:56 -0700104 unsigned long flags;
105
106 spin_lock_irqsave(&at91_rtc_lock, flags);
107 at91_rtc_shadow_imr |= mask;
Johan Hovolde304fcd02013-06-12 14:04:55 -0700108 at91_rtc_write(AT91_RTC_IER, mask);
Johan Hovolde9f08bb2013-06-12 14:04:56 -0700109 spin_unlock_irqrestore(&at91_rtc_lock, flags);
Johan Hovolde304fcd02013-06-12 14:04:55 -0700110}
111
112static void at91_rtc_write_idr(u32 mask)
113{
Johan Hovolde9f08bb2013-06-12 14:04:56 -0700114 unsigned long flags;
115
116 spin_lock_irqsave(&at91_rtc_lock, flags);
Johan Hovolde304fcd02013-06-12 14:04:55 -0700117 at91_rtc_write(AT91_RTC_IDR, mask);
Johan Hovolde9f08bb2013-06-12 14:04:56 -0700118 /*
119 * Register read back (of any RTC-register) needed to make sure
120 * IDR-register write has reached the peripheral before updating
121 * shadow mask.
122 *
123 * Note that there is still a possibility that the mask is updated
124 * before interrupts have actually been disabled in hardware. The only
125 * way to be certain would be to poll the IMR-register, which is is
126 * the very register we are trying to emulate. The register read back
127 * is a reasonable heuristic.
128 */
129 at91_rtc_read(AT91_RTC_SR);
130 at91_rtc_shadow_imr &= ~mask;
131 spin_unlock_irqrestore(&at91_rtc_lock, flags);
Johan Hovolde304fcd02013-06-12 14:04:55 -0700132}
133
134static u32 at91_rtc_read_imr(void)
135{
Johan Hovolde9f08bb2013-06-12 14:04:56 -0700136 unsigned long flags;
137 u32 mask;
138
139 if (at91_rtc_config->use_shadow_imr) {
140 spin_lock_irqsave(&at91_rtc_lock, flags);
141 mask = at91_rtc_shadow_imr;
142 spin_unlock_irqrestore(&at91_rtc_lock, flags);
143 } else {
144 mask = at91_rtc_read(AT91_RTC_IMR);
145 }
146
147 return mask;
Johan Hovolde304fcd02013-06-12 14:04:55 -0700148}
149
Andrew Victor788b1fc2006-06-25 05:48:27 -0700150/*
151 * Decode time/date into rtc_time structure
152 */
Andrew Mortone7a8bb12006-06-25 05:48:27 -0700153static void at91_rtc_decodetime(unsigned int timereg, unsigned int calreg,
154 struct rtc_time *tm)
Andrew Victor788b1fc2006-06-25 05:48:27 -0700155{
156 unsigned int time, date;
157
158 /* must read twice in case it changes */
159 do {
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800160 time = at91_rtc_read(timereg);
161 date = at91_rtc_read(calreg);
162 } while ((time != at91_rtc_read(timereg)) ||
163 (date != at91_rtc_read(calreg)));
Andrew Victor788b1fc2006-06-25 05:48:27 -0700164
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100165 tm->tm_sec = bcd2bin(FIELD_GET(AT91_RTC_SEC, time));
166 tm->tm_min = bcd2bin(FIELD_GET(AT91_RTC_MIN, time));
167 tm->tm_hour = bcd2bin(FIELD_GET(AT91_RTC_HOUR, time));
Andrew Victor788b1fc2006-06-25 05:48:27 -0700168
169 /*
170 * The Calendar Alarm register does not have a field for
Alexandre Bellonieaa1dc72017-11-10 09:59:31 +0100171 * the year - so these will return an invalid value.
Andrew Victor788b1fc2006-06-25 05:48:27 -0700172 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700173 tm->tm_year = bcd2bin(date & AT91_RTC_CENT) * 100; /* century */
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100174 tm->tm_year += bcd2bin(FIELD_GET(AT91_RTC_YEAR, date)); /* year */
Andrew Victor788b1fc2006-06-25 05:48:27 -0700175
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100176 tm->tm_wday = bcd2bin(FIELD_GET(AT91_RTC_DAY, date)) - 1; /* day of the week [0-6], Sunday=0 */
177 tm->tm_mon = bcd2bin(FIELD_GET(AT91_RTC_MONTH, date)) - 1;
178 tm->tm_mday = bcd2bin(FIELD_GET(AT91_RTC_DATE, date));
Andrew Victor788b1fc2006-06-25 05:48:27 -0700179}
180
181/*
182 * Read current time and date in RTC
183 */
184static int at91_rtc_readtime(struct device *dev, struct rtc_time *tm)
185{
186 at91_rtc_decodetime(AT91_RTC_TIMR, AT91_RTC_CALR, tm);
187 tm->tm_yday = rtc_year_days(tm->tm_mday, tm->tm_mon, tm->tm_year);
188 tm->tm_year = tm->tm_year - 1900;
189
Andy Shevchenkod422f882018-12-04 23:23:13 +0200190 dev_dbg(dev, "%s(): %ptR\n", __func__, tm);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700191
192 return 0;
193}
194
195/*
196 * Set current time and date in RTC
197 */
198static int at91_rtc_settime(struct device *dev, struct rtc_time *tm)
199{
200 unsigned long cr;
201
Andy Shevchenkod422f882018-12-04 23:23:13 +0200202 dev_dbg(dev, "%s(): %ptR\n", __func__, tm);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700203
Boris BREZILLON2fe121e2014-06-06 14:36:09 -0700204 wait_for_completion(&at91_rtc_upd_rdy);
205
Andrew Victor788b1fc2006-06-25 05:48:27 -0700206 /* Stop Time/Calendar from counting */
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800207 cr = at91_rtc_read(AT91_RTC_CR);
208 at91_rtc_write(AT91_RTC_CR, cr | AT91_RTC_UPDCAL | AT91_RTC_UPDTIM);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700209
Johan Hovolde304fcd02013-06-12 14:04:55 -0700210 at91_rtc_write_ier(AT91_RTC_ACKUPD);
Andrew Mortone7a8bb12006-06-25 05:48:27 -0700211 wait_for_completion(&at91_rtc_updated); /* wait for ACKUPD interrupt */
Johan Hovolde304fcd02013-06-12 14:04:55 -0700212 at91_rtc_write_idr(AT91_RTC_ACKUPD);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700213
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800214 at91_rtc_write(AT91_RTC_TIMR,
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100215 FIELD_PREP(AT91_RTC_SEC, bin2bcd(tm->tm_sec))
216 | FIELD_PREP(AT91_RTC_MIN, bin2bcd(tm->tm_min))
217 | FIELD_PREP(AT91_RTC_HOUR, bin2bcd(tm->tm_hour)));
Andrew Victor788b1fc2006-06-25 05:48:27 -0700218
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800219 at91_rtc_write(AT91_RTC_CALR,
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100220 FIELD_PREP(AT91_RTC_CENT,
221 bin2bcd((tm->tm_year + 1900) / 100))
222 | FIELD_PREP(AT91_RTC_YEAR, bin2bcd(tm->tm_year % 100))
223 | FIELD_PREP(AT91_RTC_MONTH, bin2bcd(tm->tm_mon + 1))
224 | FIELD_PREP(AT91_RTC_DAY, bin2bcd(tm->tm_wday + 1))
225 | FIELD_PREP(AT91_RTC_DATE, bin2bcd(tm->tm_mday)));
Andrew Victor788b1fc2006-06-25 05:48:27 -0700226
227 /* Restart Time/Calendar */
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800228 cr = at91_rtc_read(AT91_RTC_CR);
Boris BREZILLON2fe121e2014-06-06 14:36:09 -0700229 at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_SECEV);
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800230 at91_rtc_write(AT91_RTC_CR, cr & ~(AT91_RTC_UPDCAL | AT91_RTC_UPDTIM));
Boris BREZILLON2fe121e2014-06-06 14:36:09 -0700231 at91_rtc_write_ier(AT91_RTC_SECEV);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700232
233 return 0;
234}
235
236/*
237 * Read alarm time and date in RTC
238 */
239static int at91_rtc_readalarm(struct device *dev, struct rtc_wkalrm *alrm)
240{
241 struct rtc_time *tm = &alrm->time;
242
243 at91_rtc_decodetime(AT91_RTC_TIMALR, AT91_RTC_CALALR, tm);
Alexandre Bellonieaa1dc72017-11-10 09:59:31 +0100244 tm->tm_year = -1;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700245
Johan Hovolde304fcd02013-06-12 14:04:55 -0700246 alrm->enabled = (at91_rtc_read_imr() & AT91_RTC_ALARM)
David Brownella2db8df2006-12-13 00:35:08 -0800247 ? 1 : 0;
248
Andy Shevchenkod422f882018-12-04 23:23:13 +0200249 dev_dbg(dev, "%s(): %ptR %sabled\n", __func__, tm,
Alexandre Bellonieaa1dc72017-11-10 09:59:31 +0100250 alrm->enabled ? "en" : "dis");
Andrew Victor788b1fc2006-06-25 05:48:27 -0700251
252 return 0;
253}
254
255/*
256 * Set alarm time and date in RTC
257 */
258static int at91_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm)
259{
Alexandre Belloni565205d2019-12-29 21:44:17 +0100260 struct rtc_time tm = alrm->time;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700261
Johan Hovolde304fcd02013-06-12 14:04:55 -0700262 at91_rtc_write_idr(AT91_RTC_ALARM);
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800263 at91_rtc_write(AT91_RTC_TIMALR,
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100264 FIELD_PREP(AT91_RTC_SEC, bin2bcd(alrm->time.tm_sec))
265 | FIELD_PREP(AT91_RTC_MIN, bin2bcd(alrm->time.tm_min))
266 | FIELD_PREP(AT91_RTC_HOUR, bin2bcd(alrm->time.tm_hour))
Andrew Victor788b1fc2006-06-25 05:48:27 -0700267 | AT91_RTC_HOUREN | AT91_RTC_MINEN | AT91_RTC_SECEN);
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800268 at91_rtc_write(AT91_RTC_CALALR,
Alexandre Belloni3c7b90c2019-12-29 21:44:18 +0100269 FIELD_PREP(AT91_RTC_MONTH, bin2bcd(alrm->time.tm_mon + 1))
270 | FIELD_PREP(AT91_RTC_DATE, bin2bcd(alrm->time.tm_mday))
Andrew Victor788b1fc2006-06-25 05:48:27 -0700271 | AT91_RTC_DATEEN | AT91_RTC_MTHEN);
272
David Brownell449321b2008-07-23 21:30:46 -0700273 if (alrm->enabled) {
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800274 at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_ALARM);
Johan Hovolde304fcd02013-06-12 14:04:55 -0700275 at91_rtc_write_ier(AT91_RTC_ALARM);
David Brownell449321b2008-07-23 21:30:46 -0700276 }
David Brownell5d4675a2007-02-20 13:58:14 -0800277
Andy Shevchenkod422f882018-12-04 23:23:13 +0200278 dev_dbg(dev, "%s(): %ptR\n", __func__, &tm);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700279
280 return 0;
281}
282
John Stultz16380c12011-02-02 17:02:41 -0800283static int at91_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
284{
Jingoo Han65882082013-02-21 16:45:28 -0800285 dev_dbg(dev, "%s(): cmd=%08x\n", __func__, enabled);
John Stultz16380c12011-02-02 17:02:41 -0800286
287 if (enabled) {
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800288 at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_ALARM);
Johan Hovolde304fcd02013-06-12 14:04:55 -0700289 at91_rtc_write_ier(AT91_RTC_ALARM);
Johan Hovolde24b0bf2013-04-05 18:16:34 +0200290 } else
Johan Hovolde304fcd02013-06-12 14:04:55 -0700291 at91_rtc_write_idr(AT91_RTC_ALARM);
John Stultz16380c12011-02-02 17:02:41 -0800292
293 return 0;
294}
Andrew Victor788b1fc2006-06-25 05:48:27 -0700295
296/*
297 * IRQ handler for the RTC
298 */
David Howells7d12e782006-10-05 14:55:46 +0100299static irqreturn_t at91_rtc_interrupt(int irq, void *dev_id)
Andrew Victor788b1fc2006-06-25 05:48:27 -0700300{
Andrew Mortone7a8bb12006-06-25 05:48:27 -0700301 struct platform_device *pdev = dev_id;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700302 struct rtc_device *rtc = platform_get_drvdata(pdev);
303 unsigned int rtsr;
304 unsigned long events = 0;
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100305 int ret = IRQ_NONE;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700306
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100307 spin_lock(&suspended_lock);
Johan Hovolde304fcd02013-06-12 14:04:55 -0700308 rtsr = at91_rtc_read(AT91_RTC_SR) & at91_rtc_read_imr();
Andrew Victor788b1fc2006-06-25 05:48:27 -0700309 if (rtsr) { /* this interrupt is shared! Is it ours? */
310 if (rtsr & AT91_RTC_ALARM)
311 events |= (RTC_AF | RTC_IRQF);
Boris BREZILLON2fe121e2014-06-06 14:36:09 -0700312 if (rtsr & AT91_RTC_SECEV) {
313 complete(&at91_rtc_upd_rdy);
314 at91_rtc_write_idr(AT91_RTC_SECEV);
315 }
Andrew Victor788b1fc2006-06-25 05:48:27 -0700316 if (rtsr & AT91_RTC_ACKUPD)
317 complete(&at91_rtc_updated);
318
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800319 at91_rtc_write(AT91_RTC_SCCR, rtsr); /* clear status reg */
Andrew Victor788b1fc2006-06-25 05:48:27 -0700320
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100321 if (!suspended) {
322 rtc_update_irq(rtc, 1, events);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700323
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100324 dev_dbg(&pdev->dev, "%s(): num=%ld, events=0x%02lx\n",
325 __func__, events >> 8, events & 0x000000FF);
326 } else {
327 cached_events |= events;
328 at91_rtc_write_idr(at91_rtc_imr);
329 pm_system_wakeup();
330 }
Andrew Victor788b1fc2006-06-25 05:48:27 -0700331
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100332 ret = IRQ_HANDLED;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700333 }
Dan Carpenter88601682015-03-17 16:38:10 +0100334 spin_unlock(&suspended_lock);
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100335
336 return ret;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700337}
338
Johan Hovoldde645472013-06-12 14:04:53 -0700339static const struct at91_rtc_config at91rm9200_config = {
340};
341
Johan Hovoldbba00e52013-06-12 14:04:57 -0700342static const struct at91_rtc_config at91sam9x5_config = {
343 .use_shadow_imr = true,
344};
345
Johan Hovoldde645472013-06-12 14:04:53 -0700346static const struct of_device_id at91_rtc_dt_ids[] = {
347 {
348 .compatible = "atmel,at91rm9200-rtc",
349 .data = &at91rm9200_config,
350 }, {
Johan Hovoldbba00e52013-06-12 14:04:57 -0700351 .compatible = "atmel,at91sam9x5-rtc",
352 .data = &at91sam9x5_config,
353 }, {
Alexandre Bellonica3fdc92019-12-29 21:44:15 +0100354 .compatible = "atmel,sama5d4-rtc",
355 .data = &at91rm9200_config,
356 }, {
357 .compatible = "atmel,sama5d2-rtc",
358 .data = &at91rm9200_config,
359 }, {
Johan Hovoldde645472013-06-12 14:04:53 -0700360 /* sentinel */
361 }
362};
363MODULE_DEVICE_TABLE(of, at91_rtc_dt_ids);
Johan Hovoldde645472013-06-12 14:04:53 -0700364
David Brownellff8371a2006-09-30 23:28:17 -0700365static const struct rtc_class_ops at91_rtc_ops = {
Andrew Victor788b1fc2006-06-25 05:48:27 -0700366 .read_time = at91_rtc_readtime,
367 .set_time = at91_rtc_settime,
368 .read_alarm = at91_rtc_readalarm,
369 .set_alarm = at91_rtc_setalarm,
John Stultz16380c12011-02-02 17:02:41 -0800370 .alarm_irq_enable = at91_rtc_alarm_irq_enable,
Andrew Victor788b1fc2006-06-25 05:48:27 -0700371};
372
373/*
374 * Initialize and install RTC driver
375 */
376static int __init at91_rtc_probe(struct platform_device *pdev)
377{
378 struct rtc_device *rtc;
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800379 struct resource *regs;
380 int ret = 0;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700381
Claudiu Beznea288d9cf2019-09-26 15:15:32 +0300382 at91_rtc_config = of_device_get_match_data(&pdev->dev);
Johan Hovoldde645472013-06-12 14:04:53 -0700383 if (!at91_rtc_config)
384 return -ENODEV;
385
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800386 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
387 if (!regs) {
388 dev_err(&pdev->dev, "no mmio resource defined\n");
389 return -ENXIO;
390 }
391
392 irq = platform_get_irq(pdev, 0);
Stephen Boydfaac9102019-07-30 11:15:39 -0700393 if (irq < 0)
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800394 return -ENXIO;
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800395
Sachin Kamatf3766252013-11-12 15:10:29 -0800396 at91_rtc_regs = devm_ioremap(&pdev->dev, regs->start,
397 resource_size(regs));
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800398 if (!at91_rtc_regs) {
399 dev_err(&pdev->dev, "failed to map registers, aborting.\n");
400 return -ENOMEM;
401 }
402
Alexandre Belloni735ae202017-07-06 11:42:01 +0200403 rtc = devm_rtc_allocate_device(&pdev->dev);
404 if (IS_ERR(rtc))
405 return PTR_ERR(rtc);
406 platform_set_drvdata(pdev, rtc);
407
Alexandre Belloni11f67a82015-07-31 11:39:51 +0200408 sclk = devm_clk_get(&pdev->dev, NULL);
409 if (IS_ERR(sclk))
410 return PTR_ERR(sclk);
411
412 ret = clk_prepare_enable(sclk);
413 if (ret) {
414 dev_err(&pdev->dev, "Could not enable slow clock\n");
415 return ret;
416 }
417
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800418 at91_rtc_write(AT91_RTC_CR, 0);
419 at91_rtc_write(AT91_RTC_MR, 0); /* 24 hour mode */
Andrew Victor788b1fc2006-06-25 05:48:27 -0700420
421 /* Disable all interrupts */
Johan Hovolde304fcd02013-06-12 14:04:55 -0700422 at91_rtc_write_idr(AT91_RTC_ACKUPD | AT91_RTC_ALARM |
Andrew Mortone7a8bb12006-06-25 05:48:27 -0700423 AT91_RTC_SECEV | AT91_RTC_TIMEV |
424 AT91_RTC_CALEV);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700425
Sachin Kamatf3766252013-11-12 15:10:29 -0800426 ret = devm_request_irq(&pdev->dev, irq, at91_rtc_interrupt,
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100427 IRQF_SHARED | IRQF_COND_SUSPEND,
428 "at91_rtc", pdev);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700429 if (ret) {
Jingoo Han65882082013-02-21 16:45:28 -0800430 dev_err(&pdev->dev, "IRQ %d already in use.\n", irq);
Alexandre Belloni11f67a82015-07-31 11:39:51 +0200431 goto err_clk;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700432 }
433
David Brownell5d4675a2007-02-20 13:58:14 -0800434 /* cpu init code should really have flagged this device as
435 * being wake-capable; if it didn't, do that here.
436 */
437 if (!device_can_wakeup(&pdev->dev))
438 device_init_wakeup(&pdev->dev, 1);
439
Alexandre Belloni735ae202017-07-06 11:42:01 +0200440 rtc->ops = &at91_rtc_ops;
Alexandre Belloni6c78a872018-05-17 22:17:28 +0200441 rtc->range_min = RTC_TIMESTAMP_BEGIN_1900;
442 rtc->range_max = RTC_TIMESTAMP_END_2099;
Alexandre Belloni735ae202017-07-06 11:42:01 +0200443 ret = rtc_register_device(rtc);
444 if (ret)
Alexandre Belloni11f67a82015-07-31 11:39:51 +0200445 goto err_clk;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700446
Boris BREZILLON2fe121e2014-06-06 14:36:09 -0700447 /* enable SECEV interrupt in order to initialize at91_rtc_upd_rdy
448 * completion.
449 */
450 at91_rtc_write_ier(AT91_RTC_SECEV);
451
Jingoo Han65882082013-02-21 16:45:28 -0800452 dev_info(&pdev->dev, "AT91 Real Time Clock driver.\n");
Andrew Victor788b1fc2006-06-25 05:48:27 -0700453 return 0;
Alexandre Belloni11f67a82015-07-31 11:39:51 +0200454
455err_clk:
456 clk_disable_unprepare(sclk);
457
458 return ret;
Andrew Victor788b1fc2006-06-25 05:48:27 -0700459}
460
461/*
462 * Disable and remove the RTC driver
463 */
David Brownell5d4675a2007-02-20 13:58:14 -0800464static int __exit at91_rtc_remove(struct platform_device *pdev)
Andrew Victor788b1fc2006-06-25 05:48:27 -0700465{
Andrew Victor788b1fc2006-06-25 05:48:27 -0700466 /* Disable all interrupts */
Johan Hovolde304fcd02013-06-12 14:04:55 -0700467 at91_rtc_write_idr(AT91_RTC_ACKUPD | AT91_RTC_ALARM |
Andrew Mortone7a8bb12006-06-25 05:48:27 -0700468 AT91_RTC_SECEV | AT91_RTC_TIMEV |
469 AT91_RTC_CALEV);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700470
Alexandre Belloni11f67a82015-07-31 11:39:51 +0200471 clk_disable_unprepare(sclk);
472
Andrew Victor788b1fc2006-06-25 05:48:27 -0700473 return 0;
474}
475
Johan Hovold51a0d032013-11-21 14:32:04 -0800476static void at91_rtc_shutdown(struct platform_device *pdev)
477{
478 /* Disable all interrupts */
479 at91_rtc_write(AT91_RTC_IDR, AT91_RTC_ACKUPD | AT91_RTC_ALARM |
480 AT91_RTC_SECEV | AT91_RTC_TIMEV |
481 AT91_RTC_CALEV);
482}
483
Jingoo Han6975a9c2013-04-29 16:19:56 -0700484#ifdef CONFIG_PM_SLEEP
Andrew Victor788b1fc2006-06-25 05:48:27 -0700485
486/* AT91RM9200 RTC Power management control */
487
David Brownelldac94d92009-09-22 16:46:31 -0700488static int at91_rtc_suspend(struct device *dev)
Andrew Victor788b1fc2006-06-25 05:48:27 -0700489{
David Brownell90b4d642006-09-30 23:28:17 -0700490 /* this IRQ is shared with DBGU and other hardware which isn't
491 * necessarily doing PM like we are...
492 */
Wenyou Yang921372b2015-10-12 16:39:23 +0800493 at91_rtc_write(AT91_RTC_SCCR, AT91_RTC_ALARM);
494
Johan Hovolde304fcd02013-06-12 14:04:55 -0700495 at91_rtc_imr = at91_rtc_read_imr()
Johan Hovolde24b0bf2013-04-05 18:16:34 +0200496 & (AT91_RTC_ALARM|AT91_RTC_SECEV);
497 if (at91_rtc_imr) {
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100498 if (device_may_wakeup(dev)) {
499 unsigned long flags;
500
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800501 enable_irq_wake(irq);
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100502
503 spin_lock_irqsave(&suspended_lock, flags);
504 suspended = true;
505 spin_unlock_irqrestore(&suspended_lock, flags);
506 } else {
Johan Hovolde304fcd02013-06-12 14:04:55 -0700507 at91_rtc_write_idr(at91_rtc_imr);
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100508 }
Johan Hovolde24b0bf2013-04-05 18:16:34 +0200509 }
Andrew Victor788b1fc2006-06-25 05:48:27 -0700510 return 0;
511}
512
David Brownelldac94d92009-09-22 16:46:31 -0700513static int at91_rtc_resume(struct device *dev)
Andrew Victor788b1fc2006-06-25 05:48:27 -0700514{
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100515 struct rtc_device *rtc = dev_get_drvdata(dev);
516
Johan Hovolde24b0bf2013-04-05 18:16:34 +0200517 if (at91_rtc_imr) {
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100518 if (device_may_wakeup(dev)) {
519 unsigned long flags;
520
521 spin_lock_irqsave(&suspended_lock, flags);
522
523 if (cached_events) {
524 rtc_update_irq(rtc, 1, cached_events);
525 cached_events = 0;
526 }
527
528 suspended = false;
529 spin_unlock_irqrestore(&suspended_lock, flags);
530
Jean-Christophe PLAGNIOL-VILLARDd28bdfc2011-11-14 14:24:53 +0800531 disable_irq_wake(irq);
Boris BREZILLONdd1f1f32015-03-02 10:18:15 +0100532 }
533 at91_rtc_write_ier(at91_rtc_imr);
David Brownell90b4d642006-09-30 23:28:17 -0700534 }
Andrew Victor788b1fc2006-06-25 05:48:27 -0700535 return 0;
536}
Andrew Victor788b1fc2006-06-25 05:48:27 -0700537#endif
538
Jingoo Han6975a9c2013-04-29 16:19:56 -0700539static SIMPLE_DEV_PM_OPS(at91_rtc_pm_ops, at91_rtc_suspend, at91_rtc_resume);
540
Andrew Victor788b1fc2006-06-25 05:48:27 -0700541static struct platform_driver at91_rtc_driver = {
David Brownell5d4675a2007-02-20 13:58:14 -0800542 .remove = __exit_p(at91_rtc_remove),
Johan Hovold51a0d032013-11-21 14:32:04 -0800543 .shutdown = at91_rtc_shutdown,
Andrew Victor788b1fc2006-06-25 05:48:27 -0700544 .driver = {
545 .name = "at91_rtc",
Jingoo Han6975a9c2013-04-29 16:19:56 -0700546 .pm = &at91_rtc_pm_ops,
Joachim Eastwood7c1b68d2013-04-29 16:20:15 -0700547 .of_match_table = of_match_ptr(at91_rtc_dt_ids),
Andrew Victor788b1fc2006-06-25 05:48:27 -0700548 },
549};
550
Jingoo Hanac369602013-04-29 16:18:36 -0700551module_platform_driver_probe(at91_rtc_driver, at91_rtc_probe);
Andrew Victor788b1fc2006-06-25 05:48:27 -0700552
553MODULE_AUTHOR("Rick Bronson");
554MODULE_DESCRIPTION("RTC driver for Atmel AT91RM9200");
555MODULE_LICENSE("GPL");
Kay Sieversad28a072008-04-10 21:29:25 -0700556MODULE_ALIAS("platform:at91_rtc");