blob: 12230a2ed4f148984a59b802e02886a74f0dbc0b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020063static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010067#ifdef CONFIG_SND_HDA_INPUT_BEEP
68static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE};
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(enable, bool, NULL, 0444);
77MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
78module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020081MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020082 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020083module_param_array(bdl_pos_adj, int, NULL, 0644);
84MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010086MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010087module_param_array(probe_only, bool, NULL, 0444);
88MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010089module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020090MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
91 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010093MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020094#ifdef CONFIG_SND_HDA_PATCH_LOADER
95module_param_array(patch, charp, NULL, 0444);
96MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
97#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010098#ifdef CONFIG_SND_HDA_INPUT_BEEP
99module_param_array(beep_mode, int, NULL, 0444);
100MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
102#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100103
Takashi Iwaidee1b662007-08-13 16:10:30 +0200104#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100105static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
106module_param(power_save, int, 0644);
107MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110/* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114static int power_save_controller = 1;
115module_param(power_save_controller, bool, 0644);
116MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
117#endif
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119MODULE_LICENSE("GPL");
120MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
121 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700122 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200123 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100124 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100125 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100126 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700127 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800128 "{Intel, CPT},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100129 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200130 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200131 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200132 "{ATI, RS600},"
Felix Kuehling5b15c95f2006-10-16 12:49:47 +0200133 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200134 "{ATI, RS780},"
135 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100136 "{ATI, RV630},"
137 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100138 "{ATI, RV670},"
139 "{ATI, RV635},"
140 "{ATI, RV620},"
141 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200142 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200143 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200144 "{SiS, SIS966},"
145 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146MODULE_DESCRIPTION("Intel HDA driver");
147
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200148#ifdef CONFIG_SND_VERBOSE_PRINTK
149#define SFX /* nop */
150#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200152#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200153
154/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 * registers
156 */
157#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200158#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
159#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
160#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
161#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
162#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#define ICH6_REG_VMIN 0x02
164#define ICH6_REG_VMAJ 0x03
165#define ICH6_REG_OUTPAY 0x04
166#define ICH6_REG_INPAY 0x06
167#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200168#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200169#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
170#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define ICH6_REG_WAKEEN 0x0c
172#define ICH6_REG_STATESTS 0x0e
173#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200174#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define ICH6_REG_INTCTL 0x20
176#define ICH6_REG_INTSTS 0x24
177#define ICH6_REG_WALCLK 0x30
178#define ICH6_REG_SYNC 0x34
179#define ICH6_REG_CORBLBASE 0x40
180#define ICH6_REG_CORBUBASE 0x44
181#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_REG_CORBRP 0x4a
183#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200185#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
186#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200188#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#define ICH6_REG_CORBSIZE 0x4e
190
191#define ICH6_REG_RIRBLBASE 0x50
192#define ICH6_REG_RIRBUBASE 0x54
193#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200194#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_RINTCNT 0x5a
196#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
198#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
199#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200201#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
202#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_RIRBSIZE 0x5e
204
205#define ICH6_REG_IC 0x60
206#define ICH6_REG_IR 0x64
207#define ICH6_REG_IRS 0x68
208#define ICH6_IRS_VALID (1<<1)
209#define ICH6_IRS_BUSY (1<<0)
210
211#define ICH6_REG_DPLBASE 0x70
212#define ICH6_REG_DPUBASE 0x74
213#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
214
215/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
216enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
217
218/* stream register offsets from stream base */
219#define ICH6_REG_SD_CTL 0x00
220#define ICH6_REG_SD_STS 0x03
221#define ICH6_REG_SD_LPIB 0x04
222#define ICH6_REG_SD_CBL 0x08
223#define ICH6_REG_SD_LVI 0x0c
224#define ICH6_REG_SD_FIFOW 0x0e
225#define ICH6_REG_SD_FIFOSIZE 0x10
226#define ICH6_REG_SD_FORMAT 0x12
227#define ICH6_REG_SD_BDLPL 0x18
228#define ICH6_REG_SD_BDLPU 0x1c
229
230/* PCI space */
231#define ICH6_PCIREG_TCSEL 0x44
232
233/*
234 * other constants
235 */
236
237/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200238/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200239#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200240#define ICH6_NUM_PLAYBACK 4
241
242/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200243#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244#define ULI_NUM_PLAYBACK 6
245
Felix Kuehling778b6e12006-05-17 11:22:21 +0200246/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200247#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200248#define ATIHDMI_NUM_PLAYBACK 1
249
Kailang Yangf2690022008-05-27 11:44:55 +0200250/* TERA has 4 playback and 3 capture */
251#define TERA_NUM_CAPTURE 3
252#define TERA_NUM_PLAYBACK 4
253
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200254/* this number is statically defined for simplicity */
255#define MAX_AZX_DEV 16
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100258#define BDL_SIZE 4096
259#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
260#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261/* max buffer size - no h/w limit, you can increase as you like */
262#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264/* RIRB int mask: overrun[2], response[0] */
265#define RIRB_INT_RESPONSE 0x01
266#define RIRB_INT_OVERRUN 0x04
267#define RIRB_INT_MASK 0x05
268
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200269/* STATESTS int mask: S3,SD2,SD1,SD0 */
270#define AZX_MAX_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800271#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273/* SD_CTL bits */
274#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
275#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100276#define SD_CTL_STRIPE (3 << 16) /* stripe control */
277#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
278#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
280#define SD_CTL_STREAM_TAG_SHIFT 20
281
282/* SD_CTL and SD_STS */
283#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
284#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
285#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200286#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
287 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* SD_STS */
290#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
291
292/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
294#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
295#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297/* below are so far hardcoded - should read registers in future */
298#define ICH6_MAX_CORB_ENTRIES 256
299#define ICH6_MAX_RIRB_ENTRIES 256
300
Takashi Iwaic74db862005-05-12 14:26:27 +0200301/* position fix mode */
302enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200303 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200304 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200305 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200306};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Frederick Lif5d40b32005-05-12 14:55:20 +0200308/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200309#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
310#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
311
Vinod Gda3fca22005-09-13 18:49:12 +0200312/* Defines for Nvidia HDA support */
313#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
314#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700315#define NVIDIA_HDA_ISTRM_COH 0x4d
316#define NVIDIA_HDA_OSTRM_COH 0x4c
317#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200318
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100319/* Defines for Intel SCH HDA snoop control */
320#define INTEL_SCH_HDA_DEVC 0x78
321#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
322
Joseph Chan0e153472008-08-26 14:38:03 +0200323/* Define IN stream 0 FIFO size offset in VIA controller */
324#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
325/* Define VIA HD Audio Device ID*/
326#define VIA_HDAC_DEVICE_ID 0x3288
327
Yang, Libinc4da29c2008-11-13 11:07:07 +0100328/* HD Audio class code */
329#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 */
333
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100334struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100335 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200336 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Takashi Iwaid01ce992007-07-27 16:52:19 +0200338 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200339 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200340 unsigned int frags; /* number for period in the play buffer */
341 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200342 unsigned long start_jiffies; /* start + minimum jiffies */
343 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Takashi Iwaid01ce992007-07-27 16:52:19 +0200345 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Takashi Iwaid01ce992007-07-27 16:52:19 +0200347 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200350 struct snd_pcm_substream *substream; /* assigned substream,
351 * set in PCM open
352 */
353 unsigned int format_val; /* format value to be set in the
354 * controller and the codec
355 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 unsigned char stream_tag; /* assigned stream */
357 unsigned char index; /* stream index */
Wu Fengguangef18bed2009-12-25 13:14:27 +0800358 int device; /* last device number assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Pavel Machek927fc862006-08-31 17:03:43 +0200360 unsigned int opened :1;
361 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200362 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700363 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200364 /*
365 * For VIA:
366 * A flag to ensure DMA position is 0
367 * when link position is not greater than FIFO size
368 */
369 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100373struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 u32 *buf; /* CORB/RIRB buffer
375 * Each CORB entry is 4byte, RIRB is 8byte
376 */
377 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
378 /* for RIRB */
379 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800380 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
381 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100384struct azx {
385 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200387 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 /* chip type specific */
390 int driver_type;
391 int playback_streams;
392 int playback_index_offset;
393 int capture_streams;
394 int capture_index_offset;
395 int num_streams;
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 /* pci resources */
398 unsigned long addr;
399 void __iomem *remap_addr;
400 int irq;
401
402 /* locks */
403 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100404 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200406 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100407 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 /* PCM */
Takashi Iwaic8936222010-01-28 17:08:53 +0100410 struct snd_pcm *pcm[HDA_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 /* HD codec */
413 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100414 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100416 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100419 struct azx_rb corb;
420 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100422 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 struct snd_dma_buffer rb;
424 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200425
426 /* flags */
427 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200428 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200429 unsigned int initialized :1;
430 unsigned int single_cmd :1;
431 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200432 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200433 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200434 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100435 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200436
437 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800438 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200439
440 /* for pending irqs */
441 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100442
443 /* reboot notifier (for mysterious hangup problem at power-down) */
444 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445};
446
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200447/* driver types */
448enum {
449 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100450 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200451 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200452 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200453 AZX_DRIVER_VIA,
454 AZX_DRIVER_SIS,
455 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200456 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200457 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100458 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200459 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200460};
461
462static char *driver_short_names[] __devinitdata = {
463 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100464 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200465 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200466 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200467 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
468 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200469 [AZX_DRIVER_ULI] = "HDA ULI M5461",
470 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200471 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100472 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200473};
474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475/*
476 * macros for easy use
477 */
478#define azx_writel(chip,reg,value) \
479 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
480#define azx_readl(chip,reg) \
481 readl((chip)->remap_addr + ICH6_REG_##reg)
482#define azx_writew(chip,reg,value) \
483 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
484#define azx_readw(chip,reg) \
485 readw((chip)->remap_addr + ICH6_REG_##reg)
486#define azx_writeb(chip,reg,value) \
487 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
488#define azx_readb(chip,reg) \
489 readb((chip)->remap_addr + ICH6_REG_##reg)
490
491#define azx_sd_writel(dev,reg,value) \
492 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
493#define azx_sd_readl(dev,reg) \
494 readl((dev)->sd_addr + ICH6_REG_##reg)
495#define azx_sd_writew(dev,reg,value) \
496 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
497#define azx_sd_readw(dev,reg) \
498 readw((dev)->sd_addr + ICH6_REG_##reg)
499#define azx_sd_writeb(dev,reg,value) \
500 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
501#define azx_sd_readb(dev,reg) \
502 readb((dev)->sd_addr + ICH6_REG_##reg)
503
504/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100505#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200507static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509/*
510 * Interface for HD codec
511 */
512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513/*
514 * CORB / RIRB interface
515 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100516static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517{
518 int err;
519
520 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200521 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
522 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 PAGE_SIZE, &chip->rb);
524 if (err < 0) {
525 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
526 return err;
527 }
528 return 0;
529}
530
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100531static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800533 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 /* CORB set up */
535 chip->corb.addr = chip->rb.addr;
536 chip->corb.buf = (u32 *)chip->rb.area;
537 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200538 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 /* set the corb size to 256 entries (ULI requires explicitly) */
541 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 /* set the corb write pointer to 0 */
543 azx_writew(chip, CORBWP, 0);
544 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200545 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200547 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
549 /* RIRB set up */
550 chip->rirb.addr = chip->rb.addr + 2048;
551 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800552 chip->rirb.wp = chip->rirb.rp = 0;
553 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200555 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200557 /* set the rirb size to 256 entries (ULI requires explicitly) */
558 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200560 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 /* set N=1, get RIRB response interrupt for new entry */
562 azx_writew(chip, RINTCNT, 1);
563 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800565 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566}
567
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100568static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800570 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 /* disable ringbuffer DMAs */
572 azx_writeb(chip, RIRBCTL, 0);
573 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800574 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575}
576
Wu Fengguangdeadff12009-08-01 18:45:16 +0800577static unsigned int azx_command_addr(u32 cmd)
578{
579 unsigned int addr = cmd >> 28;
580
581 if (addr >= AZX_MAX_CODECS) {
582 snd_BUG();
583 addr = 0;
584 }
585
586 return addr;
587}
588
589static unsigned int azx_response_addr(u32 res)
590{
591 unsigned int addr = res & 0xf;
592
593 if (addr >= AZX_MAX_CODECS) {
594 snd_BUG();
595 addr = 0;
596 }
597
598 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599}
600
601/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100602static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100604 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800605 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Wu Fengguangc32649f2009-08-01 18:48:12 +0800608 spin_lock_irq(&chip->reg_lock);
609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 /* add command to corb */
611 wp = azx_readb(chip, CORBWP);
612 wp++;
613 wp %= ICH6_MAX_CORB_ENTRIES;
614
Wu Fengguangdeadff12009-08-01 18:45:16 +0800615 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 chip->corb.buf[wp] = cpu_to_le32(val);
617 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 spin_unlock_irq(&chip->reg_lock);
620
621 return 0;
622}
623
624#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
625
626/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100627static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800630 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 u32 res, res_ex;
632
633 wp = azx_readb(chip, RIRBWP);
634 if (wp == chip->rirb.wp)
635 return;
636 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 while (chip->rirb.rp != wp) {
639 chip->rirb.rp++;
640 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
641
642 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
643 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
644 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800645 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
647 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800648 else if (chip->rirb.cmds[addr]) {
649 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100650 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800651 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800652 } else
653 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
654 "last cmd=%#08x\n",
655 res, res_ex,
656 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 }
658}
659
660/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800661static unsigned int azx_rirb_get_response(struct hda_bus *bus,
662 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100664 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200665 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200667 again:
668 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100669 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200670 if (chip->polling_mode) {
671 spin_lock_irq(&chip->reg_lock);
672 azx_update_rirb(chip);
673 spin_unlock_irq(&chip->reg_lock);
674 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800675 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100676 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100677 bus->rirb_error = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800678 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100679 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100680 if (time_after(jiffies, timeout))
681 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100682 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100683 msleep(2); /* temporary workaround */
684 else {
685 udelay(10);
686 cond_resched();
687 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100688 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200689
Takashi Iwai23c4a882009-10-30 13:21:49 +0100690 if (!chip->polling_mode) {
691 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
692 "switching to polling mode: last cmd=0x%08x\n",
693 chip->last_cmd[addr]);
694 chip->polling_mode = 1;
695 goto again;
696 }
697
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200698 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200699 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800700 "disabling MSI: last cmd=0x%08x\n",
701 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200702 free_irq(chip->irq, chip);
703 chip->irq = -1;
704 pci_disable_msi(chip->pci);
705 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100706 if (azx_acquire_irq(chip, 1) < 0) {
707 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200708 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100709 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200710 goto again;
711 }
712
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100713 if (chip->probing) {
714 /* If this critical timeout happens during the codec probing
715 * phase, this is likely an access to a non-existing codec
716 * slot. Better to return an error and reset the system.
717 */
718 return -1;
719 }
720
Takashi Iwai8dd78332009-06-02 01:16:07 +0200721 /* a fatal communication error; need either to reset or to fallback
722 * to the single_cmd mode
723 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100724 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200725 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200726 bus->response_reset = 1;
727 return -1; /* give a chance to retry */
728 }
729
730 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
731 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800732 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200733 chip->single_cmd = 1;
734 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100735 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200736 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100737 /* disable unsolicited responses */
738 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200739 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740}
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742/*
743 * Use the single immediate command instead of CORB/RIRB for simplicity
744 *
745 * Note: according to Intel, this is not preferred use. The command was
746 * intended for the BIOS only, and may get confused with unsolicited
747 * responses. So, we shouldn't use it for normal operation from the
748 * driver.
749 * I left the codes, however, for debugging/testing purposes.
750 */
751
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200752/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800753static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200754{
755 int timeout = 50;
756
757 while (timeout--) {
758 /* check IRV busy bit */
759 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
760 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800761 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200762 return 0;
763 }
764 udelay(1);
765 }
766 if (printk_ratelimit())
767 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
768 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800769 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200770 return -EIO;
771}
772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100774static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100776 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800777 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 int timeout = 50;
779
Takashi Iwai8dd78332009-06-02 01:16:07 +0200780 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 while (timeout--) {
782 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200783 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200785 azx_writew(chip, IRS, azx_readw(chip, IRS) |
786 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200788 azx_writew(chip, IRS, azx_readw(chip, IRS) |
789 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800790 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 }
792 udelay(1);
793 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100794 if (printk_ratelimit())
795 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
796 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 return -EIO;
798}
799
800/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800801static unsigned int azx_single_get_response(struct hda_bus *bus,
802 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100804 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800805 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
Takashi Iwai111d3af2006-02-16 18:17:58 +0100808/*
809 * The below are the main callbacks from hda_codec.
810 *
811 * They are just the skeleton to call sub-callbacks according to the
812 * current setting of chip->single_cmd.
813 */
814
815/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100816static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100817{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100818 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200819
Wu Fengguangfeb27342009-08-01 19:17:14 +0800820 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100821 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100822 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100823 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100824 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100825}
826
827/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800828static unsigned int azx_get_response(struct hda_bus *bus,
829 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100830{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100831 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100832 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800833 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100834 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800835 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100836}
837
Takashi Iwaicb53c622007-08-10 17:21:45 +0200838#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100839static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200840#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100841
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100843static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844{
845 int count;
846
Danny Tholene8a7f132007-09-11 21:41:56 +0200847 /* clear STATESTS */
848 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
849
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 /* reset controller */
851 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
852
853 count = 50;
854 while (azx_readb(chip, GCTL) && --count)
855 msleep(1);
856
857 /* delay for >= 100us for codec PLL to settle per spec
858 * Rev 0.9 section 5.5.1
859 */
860 msleep(1);
861
862 /* Bring controller out of reset */
863 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
864
865 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200866 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 msleep(1);
868
Pavel Machek927fc862006-08-31 17:03:43 +0200869 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 msleep(1);
871
872 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200873 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200874 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 return -EBUSY;
876 }
877
Matt41e2fce2005-07-04 17:49:55 +0200878 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100879 if (!chip->single_cmd)
880 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
881 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200884 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200886 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
888
889 return 0;
890}
891
892
893/*
894 * Lowlevel interface
895 */
896
897/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100898static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899{
900 /* enable controller CIE and GIE */
901 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
902 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
903}
904
905/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100906static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907{
908 int i;
909
910 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200911 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100912 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 azx_sd_writeb(azx_dev, SD_CTL,
914 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
915 }
916
917 /* disable SIE for all streams */
918 azx_writeb(chip, INTCTL, 0);
919
920 /* disable controller CIE and GIE */
921 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
922 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
923}
924
925/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100926static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927{
928 int i;
929
930 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200931 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100932 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
934 }
935
936 /* clear STATESTS */
937 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
938
939 /* clear rirb status */
940 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
941
942 /* clear int status */
943 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
944}
945
946/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100947static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948{
Joseph Chan0e153472008-08-26 14:38:03 +0200949 /*
950 * Before stream start, initialize parameter
951 */
952 azx_dev->insufficient = 1;
953
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800955 azx_writel(chip, INTCTL,
956 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 /* set DMA start and interrupt mask */
958 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
959 SD_CTL_DMA_START | SD_INT_MASK);
960}
961
Takashi Iwai1dddab42009-03-18 15:15:37 +0100962/* stop DMA */
963static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
966 ~(SD_CTL_DMA_START | SD_INT_MASK));
967 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100968}
969
970/* stop a stream */
971static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
972{
973 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800975 azx_writel(chip, INTCTL,
976 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977}
978
979
980/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200981 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100983static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200985 if (chip->initialized)
986 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
988 /* reset controller */
989 azx_reset(chip);
990
991 /* initialize interrupts */
992 azx_int_clear(chip);
993 azx_int_enable(chip);
994
995 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +0100996 if (!chip->single_cmd)
997 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200999 /* program the position buffer */
1000 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001001 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001002
Takashi Iwaicb53c622007-08-10 17:21:45 +02001003 chip->initialized = 1;
1004}
1005
1006/*
1007 * initialize the PCI registers
1008 */
1009/* update bits in a PCI register byte */
1010static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1011 unsigned char mask, unsigned char val)
1012{
1013 unsigned char data;
1014
1015 pci_read_config_byte(pci, reg, &data);
1016 data &= ~mask;
1017 data |= (val & mask);
1018 pci_write_config_byte(pci, reg, data);
1019}
1020
1021static void azx_init_pci(struct azx *chip)
1022{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001023 unsigned short snoop;
1024
Takashi Iwaicb53c622007-08-10 17:21:45 +02001025 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1026 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1027 * Ensuring these bits are 0 clears playback static on some HD Audio
1028 * codecs
1029 */
1030 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1031
Vinod Gda3fca22005-09-13 18:49:12 +02001032 switch (chip->driver_type) {
1033 case AZX_DRIVER_ATI:
1034 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001035 update_pci_byte(chip->pci,
1036 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1037 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001038 break;
1039 case AZX_DRIVER_NVIDIA:
1040 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001041 update_pci_byte(chip->pci,
1042 NVIDIA_HDA_TRANSREG_ADDR,
1043 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001044 update_pci_byte(chip->pci,
1045 NVIDIA_HDA_ISTRM_COH,
1046 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1047 update_pci_byte(chip->pci,
1048 NVIDIA_HDA_OSTRM_COH,
1049 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001050 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001051 case AZX_DRIVER_SCH:
1052 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1053 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001054 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001055 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1056 pci_read_config_word(chip->pci,
1057 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001058 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1059 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001060 ? "Failed" : "OK");
1061 }
1062 break;
1063
Vinod Gda3fca22005-09-13 18:49:12 +02001064 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065}
1066
1067
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001068static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1069
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070/*
1071 * interrupt handler
1072 */
David Howells7d12e782006-10-05 14:55:46 +01001073static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001075 struct azx *chip = dev_id;
1076 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001078 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
1080 spin_lock(&chip->reg_lock);
1081
1082 status = azx_readl(chip, INTSTS);
1083 if (status == 0) {
1084 spin_unlock(&chip->reg_lock);
1085 return IRQ_NONE;
1086 }
1087
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001088 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 azx_dev = &chip->azx_dev[i];
1090 if (status & azx_dev->sd_int_sta_mask) {
1091 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001092 if (!azx_dev->substream || !azx_dev->running)
1093 continue;
1094 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001095 ok = azx_position_ok(chip, azx_dev);
1096 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001097 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 spin_unlock(&chip->reg_lock);
1099 snd_pcm_period_elapsed(azx_dev->substream);
1100 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001101 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001102 /* bogus IRQ, process it later */
1103 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001104 queue_work(chip->bus->workq,
1105 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 }
1107 }
1108 }
1109
1110 /* clear rirb int */
1111 status = azx_readb(chip, RIRBSTS);
1112 if (status & RIRB_INT_MASK) {
Takashi Iwai817408612009-05-26 15:22:00 +02001113 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 azx_update_rirb(chip);
1115 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1116 }
1117
1118#if 0
1119 /* clear state status int */
1120 if (azx_readb(chip, STATESTS) & 0x04)
1121 azx_writeb(chip, STATESTS, 0x04);
1122#endif
1123 spin_unlock(&chip->reg_lock);
1124
1125 return IRQ_HANDLED;
1126}
1127
1128
1129/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001130 * set up a BDL entry
1131 */
1132static int setup_bdle(struct snd_pcm_substream *substream,
1133 struct azx_dev *azx_dev, u32 **bdlp,
1134 int ofs, int size, int with_ioc)
1135{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001136 u32 *bdl = *bdlp;
1137
1138 while (size > 0) {
1139 dma_addr_t addr;
1140 int chunk;
1141
1142 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1143 return -EINVAL;
1144
Takashi Iwai77a23f22008-08-21 13:00:13 +02001145 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001146 /* program the address field of the BDL entry */
1147 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001148 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001149 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001150 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001151 bdl[2] = cpu_to_le32(chunk);
1152 /* program the IOC to enable interrupt
1153 * only when the whole fragment is processed
1154 */
1155 size -= chunk;
1156 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1157 bdl += 4;
1158 azx_dev->frags++;
1159 ofs += chunk;
1160 }
1161 *bdlp = bdl;
1162 return ofs;
1163}
1164
1165/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 * set up BDL entries
1167 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001168static int azx_setup_periods(struct azx *chip,
1169 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001170 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001172 u32 *bdl;
1173 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001174 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
1176 /* reset BDL address */
1177 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1178 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1179
Takashi Iwai97b71c92009-03-18 15:09:13 +01001180 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001181 periods = azx_dev->bufsize / period_bytes;
1182
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001184 bdl = (u32 *)azx_dev->bdl.area;
1185 ofs = 0;
1186 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001187 pos_adj = bdl_pos_adj[chip->dev_index];
1188 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001189 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001190 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001191 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001192 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001193 pos_adj = pos_align;
1194 else
1195 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1196 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001197 pos_adj = frames_to_bytes(runtime, pos_adj);
1198 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001199 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001200 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001201 pos_adj = 0;
1202 } else {
1203 ofs = setup_bdle(substream, azx_dev,
1204 &bdl, ofs, pos_adj, 1);
1205 if (ofs < 0)
1206 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001207 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001208 } else
1209 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001210 for (i = 0; i < periods; i++) {
1211 if (i == periods - 1 && pos_adj)
1212 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1213 period_bytes - pos_adj, 0);
1214 else
1215 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1216 period_bytes, 1);
1217 if (ofs < 0)
1218 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001220 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001221
1222 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001223 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001224 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001225 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226}
1227
Takashi Iwai1dddab42009-03-18 15:15:37 +01001228/* reset stream */
1229static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
1231 unsigned char val;
1232 int timeout;
1233
Takashi Iwai1dddab42009-03-18 15:15:37 +01001234 azx_stream_clear(chip, azx_dev);
1235
Takashi Iwaid01ce992007-07-27 16:52:19 +02001236 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1237 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 udelay(3);
1239 timeout = 300;
1240 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1241 --timeout)
1242 ;
1243 val &= ~SD_CTL_STREAM_RESET;
1244 azx_sd_writeb(azx_dev, SD_CTL, val);
1245 udelay(3);
1246
1247 timeout = 300;
1248 /* waiting for hardware to report that the stream is out of reset */
1249 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1250 --timeout)
1251 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001252
1253 /* reset first position - may not be synced with hw at this time */
1254 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001255}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Takashi Iwai1dddab42009-03-18 15:15:37 +01001257/*
1258 * set up the SD for streaming
1259 */
1260static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1261{
1262 /* make sure the run bit is zero for SD */
1263 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 /* program the stream_tag */
1265 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001266 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1268
1269 /* program the length of samples in cyclic buffer */
1270 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1271
1272 /* program the stream format */
1273 /* this value needs to be the same as the one programmed */
1274 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1275
1276 /* program the stream LVI (last valid index) of the BDL */
1277 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1278
1279 /* program the BDL address */
1280 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001281 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001283 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001285 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001286 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001287 chip->position_fix == POS_FIX_AUTO ||
1288 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001289 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1290 azx_writel(chip, DPLBASE,
1291 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1292 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001293
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001295 azx_sd_writel(azx_dev, SD_CTL,
1296 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
1298 return 0;
1299}
1300
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001301/*
1302 * Probe the given codec address
1303 */
1304static int probe_codec(struct azx *chip, int addr)
1305{
1306 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1307 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1308 unsigned int res;
1309
Wu Fengguanga678cde2009-08-01 18:46:46 +08001310 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001311 chip->probing = 1;
1312 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001313 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001314 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001315 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001316 if (res == -1)
1317 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001318 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001319 return 0;
1320}
1321
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001322static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1323 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001324static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Takashi Iwai8dd78332009-06-02 01:16:07 +02001326static void azx_bus_reset(struct hda_bus *bus)
1327{
1328 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001329
1330 bus->in_reset = 1;
1331 azx_stop_chip(chip);
1332 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001333#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001334 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001335 int i;
1336
Takashi Iwaic8936222010-01-28 17:08:53 +01001337 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai8dd78332009-06-02 01:16:07 +02001338 snd_pcm_suspend_all(chip->pcm[i]);
1339 snd_hda_suspend(chip->bus);
1340 snd_hda_resume(chip->bus);
1341 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001342#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001343 bus->in_reset = 0;
1344}
1345
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346/*
1347 * Codec initialization
1348 */
1349
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001350/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1351static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001352 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001353};
1354
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001355static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356{
1357 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001358 int c, codecs, err;
1359 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
1361 memset(&bus_temp, 0, sizeof(bus_temp));
1362 bus_temp.private_data = chip;
1363 bus_temp.modelname = model;
1364 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001365 bus_temp.ops.command = azx_send_cmd;
1366 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001367 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001368 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001369#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001370 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001371 bus_temp.ops.pm_notify = azx_power_notify;
1372#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Takashi Iwaid01ce992007-07-27 16:52:19 +02001374 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1375 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 return err;
1377
Wei Nidc9c8e22008-09-26 13:55:56 +08001378 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1379 chip->bus->needs_damn_long_delay = 1;
1380
Takashi Iwai34c25352008-10-28 11:38:58 +01001381 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001382 max_slots = azx_max_codecs[chip->driver_type];
1383 if (!max_slots)
1384 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001385
1386 /* First try to probe all given codec slots */
1387 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001388 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001389 if (probe_codec(chip, c) < 0) {
1390 /* Some BIOSen give you wrong codec addresses
1391 * that don't exist
1392 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001393 snd_printk(KERN_WARNING SFX
1394 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001395 "disabling it...\n", c);
1396 chip->codec_mask &= ~(1 << c);
1397 /* More badly, accessing to a non-existing
1398 * codec often screws up the controller chip,
1399 * and distrubs the further communications.
1400 * Thus if an error occurs during probing,
1401 * better to reset the controller chip to
1402 * get back to the sanity state.
1403 */
1404 azx_stop_chip(chip);
1405 azx_init_chip(chip);
1406 }
1407 }
1408 }
1409
1410 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001411 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001412 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001413 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001414 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 if (err < 0)
1416 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001417 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001419 }
1420 }
1421 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1423 return -ENXIO;
1424 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001425 return 0;
1426}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001428/* configure each codec instance */
1429static int __devinit azx_codec_configure(struct azx *chip)
1430{
1431 struct hda_codec *codec;
1432 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1433 snd_hda_codec_configure(codec);
1434 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 return 0;
1436}
1437
1438
1439/*
1440 * PCM support
1441 */
1442
1443/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001444static inline struct azx_dev *
1445azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001447 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001448 struct azx_dev *res = NULL;
1449
1450 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001451 dev = chip->playback_index_offset;
1452 nums = chip->playback_streams;
1453 } else {
1454 dev = chip->capture_index_offset;
1455 nums = chip->capture_streams;
1456 }
1457 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001458 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001459 res = &chip->azx_dev[dev];
1460 if (res->device == substream->pcm->device)
1461 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001463 if (res) {
1464 res->opened = 1;
1465 res->device = substream->pcm->device;
1466 }
1467 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468}
1469
1470/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001471static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472{
1473 azx_dev->opened = 0;
1474}
1475
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001476static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001477 .info = (SNDRV_PCM_INFO_MMAP |
1478 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1480 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001481 /* No full-resume yet implemented */
1482 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001483 SNDRV_PCM_INFO_PAUSE |
1484 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1486 .rates = SNDRV_PCM_RATE_48000,
1487 .rate_min = 48000,
1488 .rate_max = 48000,
1489 .channels_min = 2,
1490 .channels_max = 2,
1491 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1492 .period_bytes_min = 128,
1493 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1494 .periods_min = 2,
1495 .periods_max = AZX_MAX_FRAG,
1496 .fifo_size = 0,
1497};
1498
1499struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001500 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 struct hda_codec *codec;
1502 struct hda_pcm_stream *hinfo[2];
1503};
1504
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001505static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506{
1507 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1508 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001509 struct azx *chip = apcm->chip;
1510 struct azx_dev *azx_dev;
1511 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 unsigned long flags;
1513 int err;
1514
Ingo Molnar62932df2006-01-16 16:34:20 +01001515 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001516 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001518 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 return -EBUSY;
1520 }
1521 runtime->hw = azx_pcm_hw;
1522 runtime->hw.channels_min = hinfo->channels_min;
1523 runtime->hw.channels_max = hinfo->channels_max;
1524 runtime->hw.formats = hinfo->formats;
1525 runtime->hw.rates = hinfo->rates;
1526 snd_pcm_limit_hw_rates(runtime);
1527 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001528 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1529 128);
1530 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1531 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001532 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001533 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1534 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001536 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001537 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 return err;
1539 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001540 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001541 /* sanity check */
1542 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1543 snd_BUG_ON(!runtime->hw.channels_max) ||
1544 snd_BUG_ON(!runtime->hw.formats) ||
1545 snd_BUG_ON(!runtime->hw.rates)) {
1546 azx_release_device(azx_dev);
1547 hinfo->ops.close(hinfo, apcm->codec, substream);
1548 snd_hda_power_down(apcm->codec);
1549 mutex_unlock(&chip->open_mutex);
1550 return -EINVAL;
1551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 spin_lock_irqsave(&chip->reg_lock, flags);
1553 azx_dev->substream = substream;
1554 azx_dev->running = 0;
1555 spin_unlock_irqrestore(&chip->reg_lock, flags);
1556
1557 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001558 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001559 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 return 0;
1561}
1562
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001563static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564{
1565 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1566 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001567 struct azx *chip = apcm->chip;
1568 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 unsigned long flags;
1570
Ingo Molnar62932df2006-01-16 16:34:20 +01001571 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 spin_lock_irqsave(&chip->reg_lock, flags);
1573 azx_dev->substream = NULL;
1574 azx_dev->running = 0;
1575 spin_unlock_irqrestore(&chip->reg_lock, flags);
1576 azx_release_device(azx_dev);
1577 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001578 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001579 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return 0;
1581}
1582
Takashi Iwaid01ce992007-07-27 16:52:19 +02001583static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1584 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001586 struct azx_dev *azx_dev = get_azx_dev(substream);
1587
1588 azx_dev->bufsize = 0;
1589 azx_dev->period_bytes = 0;
1590 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001591 return snd_pcm_lib_malloc_pages(substream,
1592 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593}
1594
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001595static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
1597 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001598 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1600
1601 /* reset BDL address */
1602 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1603 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1604 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001605 azx_dev->bufsize = 0;
1606 azx_dev->period_bytes = 0;
1607 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
1609 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1610
1611 return snd_pcm_lib_free_pages(substream);
1612}
1613
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001614static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
1616 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001617 struct azx *chip = apcm->chip;
1618 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001620 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001621 unsigned int bufsize, period_bytes, format_val;
1622 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001624 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001625 format_val = snd_hda_calc_stream_format(runtime->rate,
1626 runtime->channels,
1627 runtime->format,
1628 hinfo->maxbps);
1629 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001630 snd_printk(KERN_ERR SFX
1631 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 runtime->rate, runtime->channels, runtime->format);
1633 return -EINVAL;
1634 }
1635
Takashi Iwai97b71c92009-03-18 15:09:13 +01001636 bufsize = snd_pcm_lib_buffer_bytes(substream);
1637 period_bytes = snd_pcm_lib_period_bytes(substream);
1638
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001639 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001640 bufsize, format_val);
1641
1642 if (bufsize != azx_dev->bufsize ||
1643 period_bytes != azx_dev->period_bytes ||
1644 format_val != azx_dev->format_val) {
1645 azx_dev->bufsize = bufsize;
1646 azx_dev->period_bytes = period_bytes;
1647 azx_dev->format_val = format_val;
1648 err = azx_setup_periods(chip, substream, azx_dev);
1649 if (err < 0)
1650 return err;
1651 }
1652
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001653 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1654 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 azx_setup_controller(chip, azx_dev);
1656 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1657 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1658 else
1659 azx_dev->fifo_size = 0;
1660
1661 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1662 azx_dev->format_val, substream);
1663}
1664
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001665static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666{
1667 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001668 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001669 struct azx_dev *azx_dev;
1670 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001671 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001672 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001675 case SNDRV_PCM_TRIGGER_START:
1676 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1678 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001679 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 break;
1681 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001682 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001684 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 break;
1686 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001687 return -EINVAL;
1688 }
1689
1690 snd_pcm_group_for_each_entry(s, substream) {
1691 if (s->pcm->card != substream->pcm->card)
1692 continue;
1693 azx_dev = get_azx_dev(s);
1694 sbits |= 1 << azx_dev->index;
1695 nsync++;
1696 snd_pcm_trigger_done(s, substream);
1697 }
1698
1699 spin_lock(&chip->reg_lock);
1700 if (nsync > 1) {
1701 /* first, set SYNC bits of corresponding streams */
1702 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1703 }
1704 snd_pcm_group_for_each_entry(s, substream) {
1705 if (s->pcm->card != substream->pcm->card)
1706 continue;
1707 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001708 if (rstart) {
1709 azx_dev->start_flag = 1;
1710 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1711 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001712 if (start)
1713 azx_stream_start(chip, azx_dev);
1714 else
1715 azx_stream_stop(chip, azx_dev);
1716 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 }
1718 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001719 if (start) {
1720 if (nsync == 1)
1721 return 0;
1722 /* wait until all FIFOs get ready */
1723 for (timeout = 5000; timeout; timeout--) {
1724 nwait = 0;
1725 snd_pcm_group_for_each_entry(s, substream) {
1726 if (s->pcm->card != substream->pcm->card)
1727 continue;
1728 azx_dev = get_azx_dev(s);
1729 if (!(azx_sd_readb(azx_dev, SD_STS) &
1730 SD_STS_FIFO_READY))
1731 nwait++;
1732 }
1733 if (!nwait)
1734 break;
1735 cpu_relax();
1736 }
1737 } else {
1738 /* wait until all RUN bits are cleared */
1739 for (timeout = 5000; timeout; timeout--) {
1740 nwait = 0;
1741 snd_pcm_group_for_each_entry(s, substream) {
1742 if (s->pcm->card != substream->pcm->card)
1743 continue;
1744 azx_dev = get_azx_dev(s);
1745 if (azx_sd_readb(azx_dev, SD_CTL) &
1746 SD_CTL_DMA_START)
1747 nwait++;
1748 }
1749 if (!nwait)
1750 break;
1751 cpu_relax();
1752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001754 if (nsync > 1) {
1755 spin_lock(&chip->reg_lock);
1756 /* reset SYNC bits */
1757 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1758 spin_unlock(&chip->reg_lock);
1759 }
1760 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761}
1762
Joseph Chan0e153472008-08-26 14:38:03 +02001763/* get the current DMA position with correction on VIA chips */
1764static unsigned int azx_via_get_position(struct azx *chip,
1765 struct azx_dev *azx_dev)
1766{
1767 unsigned int link_pos, mini_pos, bound_pos;
1768 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1769 unsigned int fifo_size;
1770
1771 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1772 if (azx_dev->index >= 4) {
1773 /* Playback, no problem using link position */
1774 return link_pos;
1775 }
1776
1777 /* Capture */
1778 /* For new chipset,
1779 * use mod to get the DMA position just like old chipset
1780 */
1781 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1782 mod_dma_pos %= azx_dev->period_bytes;
1783
1784 /* azx_dev->fifo_size can't get FIFO size of in stream.
1785 * Get from base address + offset.
1786 */
1787 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1788
1789 if (azx_dev->insufficient) {
1790 /* Link position never gather than FIFO size */
1791 if (link_pos <= fifo_size)
1792 return 0;
1793
1794 azx_dev->insufficient = 0;
1795 }
1796
1797 if (link_pos <= fifo_size)
1798 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1799 else
1800 mini_pos = link_pos - fifo_size;
1801
1802 /* Find nearest previous boudary */
1803 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1804 mod_link_pos = link_pos % azx_dev->period_bytes;
1805 if (mod_link_pos >= fifo_size)
1806 bound_pos = link_pos - mod_link_pos;
1807 else if (mod_dma_pos >= mod_mini_pos)
1808 bound_pos = mini_pos - mod_mini_pos;
1809 else {
1810 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1811 if (bound_pos >= azx_dev->bufsize)
1812 bound_pos = 0;
1813 }
1814
1815 /* Calculate real DMA position we want */
1816 return bound_pos + mod_dma_pos;
1817}
1818
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001819static unsigned int azx_get_position(struct azx *chip,
1820 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 unsigned int pos;
1823
Joseph Chan0e153472008-08-26 14:38:03 +02001824 if (chip->via_dmapos_patch)
1825 pos = azx_via_get_position(chip, azx_dev);
1826 else if (chip->position_fix == POS_FIX_POSBUF ||
1827 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001828 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001829 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001830 } else {
1831 /* read LPIB */
1832 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 if (pos >= azx_dev->bufsize)
1835 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001836 return pos;
1837}
1838
1839static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1840{
1841 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1842 struct azx *chip = apcm->chip;
1843 struct azx_dev *azx_dev = get_azx_dev(substream);
1844 return bytes_to_frames(substream->runtime,
1845 azx_get_position(chip, azx_dev));
1846}
1847
1848/*
1849 * Check whether the current DMA position is acceptable for updating
1850 * periods. Returns non-zero if it's OK.
1851 *
1852 * Many HD-audio controllers appear pretty inaccurate about
1853 * the update-IRQ timing. The IRQ is issued before actually the
1854 * data is processed. So, we need to process it afterwords in a
1855 * workqueue.
1856 */
1857static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1858{
1859 unsigned int pos;
1860
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001861 if (azx_dev->start_flag &&
1862 time_before_eq(jiffies, azx_dev->start_jiffies))
1863 return -1; /* bogus (too early) interrupt */
1864 azx_dev->start_flag = 0;
1865
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001866 pos = azx_get_position(chip, azx_dev);
1867 if (chip->position_fix == POS_FIX_AUTO) {
1868 if (!pos) {
1869 printk(KERN_WARNING
1870 "hda-intel: Invalid position buffer, "
1871 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001872 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001873 pos = azx_get_position(chip, azx_dev);
1874 } else
1875 chip->position_fix = POS_FIX_POSBUF;
1876 }
1877
Takashi Iwaia62741cf2008-08-18 17:11:09 +02001878 if (!bdl_pos_adj[chip->dev_index])
1879 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001880 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1881 return 0; /* NG - it's below the period boundary */
1882 return 1; /* OK, it's fine */
1883}
1884
1885/*
1886 * The work for pending PCM period updates.
1887 */
1888static void azx_irq_pending_work(struct work_struct *work)
1889{
1890 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1891 int i, pending;
1892
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001893 if (!chip->irq_pending_warned) {
1894 printk(KERN_WARNING
1895 "hda-intel: IRQ timing workaround is activated "
1896 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1897 chip->card->number);
1898 chip->irq_pending_warned = 1;
1899 }
1900
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001901 for (;;) {
1902 pending = 0;
1903 spin_lock_irq(&chip->reg_lock);
1904 for (i = 0; i < chip->num_streams; i++) {
1905 struct azx_dev *azx_dev = &chip->azx_dev[i];
1906 if (!azx_dev->irq_pending ||
1907 !azx_dev->substream ||
1908 !azx_dev->running)
1909 continue;
1910 if (azx_position_ok(chip, azx_dev)) {
1911 azx_dev->irq_pending = 0;
1912 spin_unlock(&chip->reg_lock);
1913 snd_pcm_period_elapsed(azx_dev->substream);
1914 spin_lock(&chip->reg_lock);
1915 } else
1916 pending++;
1917 }
1918 spin_unlock_irq(&chip->reg_lock);
1919 if (!pending)
1920 return;
1921 cond_resched();
1922 }
1923}
1924
1925/* clear irq_pending flags and assure no on-going workq */
1926static void azx_clear_irq_pending(struct azx *chip)
1927{
1928 int i;
1929
1930 spin_lock_irq(&chip->reg_lock);
1931 for (i = 0; i < chip->num_streams; i++)
1932 chip->azx_dev[i].irq_pending = 0;
1933 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934}
1935
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001936static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 .open = azx_pcm_open,
1938 .close = azx_pcm_close,
1939 .ioctl = snd_pcm_lib_ioctl,
1940 .hw_params = azx_pcm_hw_params,
1941 .hw_free = azx_pcm_hw_free,
1942 .prepare = azx_pcm_prepare,
1943 .trigger = azx_pcm_trigger,
1944 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001945 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946};
1947
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001948static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949{
Takashi Iwai176d5332008-07-30 15:01:44 +02001950 struct azx_pcm *apcm = pcm->private_data;
1951 if (apcm) {
1952 apcm->chip->pcm[pcm->device] = NULL;
1953 kfree(apcm);
1954 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955}
1956
Takashi Iwai176d5332008-07-30 15:01:44 +02001957static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001958azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1959 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001961 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001962 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001964 int pcm_dev = cpcm->device;
1965 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966
Takashi Iwaic8936222010-01-28 17:08:53 +01001967 if (pcm_dev >= HDA_MAX_PCMS) {
Takashi Iwai176d5332008-07-30 15:01:44 +02001968 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1969 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001970 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001971 }
1972 if (chip->pcm[pcm_dev]) {
1973 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1974 return -EBUSY;
1975 }
1976 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1977 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1978 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 &pcm);
1980 if (err < 0)
1981 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001982 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001983 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 if (apcm == NULL)
1985 return -ENOMEM;
1986 apcm->chip = chip;
1987 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 pcm->private_data = apcm;
1989 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001990 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1991 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1992 chip->pcm[pcm_dev] = pcm;
1993 cpcm->pcm = pcm;
1994 for (s = 0; s < 2; s++) {
1995 apcm->hinfo[s] = &cpcm->stream[s];
1996 if (cpcm->stream[s].substreams)
1997 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1998 }
1999 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002000 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02002002 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 return 0;
2004}
2005
2006/*
2007 * mixer creation - all stuff is implemented in hda module
2008 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002009static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010{
2011 return snd_hda_build_controls(chip->bus);
2012}
2013
2014
2015/*
2016 * initialize SD streams
2017 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002018static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019{
2020 int i;
2021
2022 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002023 * assign the starting bdl address to each stream (device)
2024 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002026 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002027 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002028 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2030 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2031 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2032 azx_dev->sd_int_sta_mask = 1 << i;
2033 /* stream tag: must be non-zero and unique */
2034 azx_dev->index = i;
2035 azx_dev->stream_tag = i + 1;
2036 }
2037
2038 return 0;
2039}
2040
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002041static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2042{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002043 if (request_irq(chip->pci->irq, azx_interrupt,
2044 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002045 "HDA Intel", chip)) {
2046 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2047 "disabling device\n", chip->pci->irq);
2048 if (do_disconnect)
2049 snd_card_disconnect(chip->card);
2050 return -1;
2051 }
2052 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002053 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002054 return 0;
2055}
2056
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
Takashi Iwaicb53c622007-08-10 17:21:45 +02002058static void azx_stop_chip(struct azx *chip)
2059{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002060 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002061 return;
2062
2063 /* disable interrupts */
2064 azx_int_disable(chip);
2065 azx_int_clear(chip);
2066
2067 /* disable CORB/RIRB */
2068 azx_free_cmd_io(chip);
2069
2070 /* disable position buffer */
2071 azx_writel(chip, DPLBASE, 0);
2072 azx_writel(chip, DPUBASE, 0);
2073
2074 chip->initialized = 0;
2075}
2076
2077#ifdef CONFIG_SND_HDA_POWER_SAVE
2078/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002079static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002080{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002081 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002082 struct hda_codec *c;
2083 int power_on = 0;
2084
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002085 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002086 if (c->power_on) {
2087 power_on = 1;
2088 break;
2089 }
2090 }
2091 if (power_on)
2092 azx_init_chip(chip);
Wu Fengguang0287d972009-12-11 20:15:11 +08002093 else if (chip->running && power_save_controller &&
2094 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002095 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002096}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002097#endif /* CONFIG_SND_HDA_POWER_SAVE */
2098
2099#ifdef CONFIG_PM
2100/*
2101 * power management
2102 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002103
2104static int snd_hda_codecs_inuse(struct hda_bus *bus)
2105{
2106 struct hda_codec *codec;
2107
2108 list_for_each_entry(codec, &bus->codec_list, list) {
2109 if (snd_hda_codec_needs_resume(codec))
2110 return 1;
2111 }
2112 return 0;
2113}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002114
Takashi Iwai421a1252005-11-17 16:11:09 +01002115static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116{
Takashi Iwai421a1252005-11-17 16:11:09 +01002117 struct snd_card *card = pci_get_drvdata(pci);
2118 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 int i;
2120
Takashi Iwai421a1252005-11-17 16:11:09 +01002121 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002122 azx_clear_irq_pending(chip);
Takashi Iwaic8936222010-01-28 17:08:53 +01002123 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002124 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002125 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002126 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002127 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002128 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002129 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002130 chip->irq = -1;
2131 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002132 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002133 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002134 pci_disable_device(pci);
2135 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002136 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 return 0;
2138}
2139
Takashi Iwai421a1252005-11-17 16:11:09 +01002140static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141{
Takashi Iwai421a1252005-11-17 16:11:09 +01002142 struct snd_card *card = pci_get_drvdata(pci);
2143 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002145 pci_set_power_state(pci, PCI_D0);
2146 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002147 if (pci_enable_device(pci) < 0) {
2148 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2149 "disabling device\n");
2150 snd_card_disconnect(card);
2151 return -EIO;
2152 }
2153 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002154 if (chip->msi)
2155 if (pci_enable_msi(pci) < 0)
2156 chip->msi = 0;
2157 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002158 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002159 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002160
2161 if (snd_hda_codecs_inuse(chip->bus))
2162 azx_init_chip(chip);
2163
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002165 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 return 0;
2167}
2168#endif /* CONFIG_PM */
2169
2170
2171/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002172 * reboot notifier for hang-up problem at power-down
2173 */
2174static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2175{
2176 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002177 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002178 azx_stop_chip(chip);
2179 return NOTIFY_OK;
2180}
2181
2182static void azx_notifier_register(struct azx *chip)
2183{
2184 chip->reboot_notifier.notifier_call = azx_halt;
2185 register_reboot_notifier(&chip->reboot_notifier);
2186}
2187
2188static void azx_notifier_unregister(struct azx *chip)
2189{
2190 if (chip->reboot_notifier.notifier_call)
2191 unregister_reboot_notifier(&chip->reboot_notifier);
2192}
2193
2194/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 * destructor
2196 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002197static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002199 int i;
2200
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002201 azx_notifier_unregister(chip);
2202
Takashi Iwaice43fba2005-05-30 20:33:44 +02002203 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002204 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002205 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002207 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 }
2209
Jeff Garzikf000fd82008-04-22 13:50:34 +02002210 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002212 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002213 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002214 if (chip->remap_addr)
2215 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002217 if (chip->azx_dev) {
2218 for (i = 0; i < chip->num_streams; i++)
2219 if (chip->azx_dev[i].bdl.area)
2220 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 if (chip->rb.area)
2223 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 if (chip->posbuf.area)
2225 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 pci_release_regions(chip->pci);
2227 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002228 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 kfree(chip);
2230
2231 return 0;
2232}
2233
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002234static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235{
2236 return azx_free(device->device_data);
2237}
2238
2239/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002240 * white/black-listing for position_fix
2241 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002242static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002243 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2244 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002245 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002246 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002247 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002248 {}
2249};
2250
2251static int __devinit check_position_fix(struct azx *chip, int fix)
2252{
2253 const struct snd_pci_quirk *q;
2254
Takashi Iwaic673ba12009-03-17 07:49:14 +01002255 switch (fix) {
2256 case POS_FIX_LPIB:
2257 case POS_FIX_POSBUF:
2258 return fix;
2259 }
2260
2261 /* Check VIA/ATI HD Audio Controller exist */
2262 switch (chip->driver_type) {
2263 case AZX_DRIVER_VIA:
2264 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002265 chip->via_dmapos_patch = 1;
2266 /* Use link position directly, avoid any transfer problem. */
2267 return POS_FIX_LPIB;
2268 }
2269 chip->via_dmapos_patch = 0;
2270
Takashi Iwaic673ba12009-03-17 07:49:14 +01002271 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2272 if (q) {
2273 printk(KERN_INFO
2274 "hda_intel: position_fix set to %d "
2275 "for device %04x:%04x\n",
2276 q->value, q->subvendor, q->subdevice);
2277 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002278 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002279 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002280}
2281
2282/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002283 * black-lists for probe_mask
2284 */
2285static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2286 /* Thinkpad often breaks the controller communication when accessing
2287 * to the non-working (or non-existing) modem codec slot.
2288 */
2289 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2290 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2291 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002292 /* broken BIOS */
2293 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002294 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2295 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002296 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002297 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002298 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002299 {}
2300};
2301
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002302#define AZX_FORCE_CODEC_MASK 0x100
2303
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002304static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002305{
2306 const struct snd_pci_quirk *q;
2307
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002308 chip->codec_probe_mask = probe_mask[dev];
2309 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002310 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2311 if (q) {
2312 printk(KERN_INFO
2313 "hda_intel: probe_mask set to 0x%x "
2314 "for device %04x:%04x\n",
2315 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002316 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002317 }
2318 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002319
2320 /* check forced option */
2321 if (chip->codec_probe_mask != -1 &&
2322 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2323 chip->codec_mask = chip->codec_probe_mask & 0xff;
2324 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2325 chip->codec_mask);
2326 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002327}
2328
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002329/*
Takashi Iwai716238552009-09-28 13:14:04 +02002330 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002331 */
Takashi Iwai716238552009-09-28 13:14:04 +02002332static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002333 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002334 {}
2335};
2336
2337static void __devinit check_msi(struct azx *chip)
2338{
2339 const struct snd_pci_quirk *q;
2340
Takashi Iwai716238552009-09-28 13:14:04 +02002341 if (enable_msi >= 0) {
2342 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002343 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002344 }
2345 chip->msi = 1; /* enable MSI as default */
2346 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002347 if (q) {
2348 printk(KERN_INFO
2349 "hda_intel: msi for device %04x:%04x set to %d\n",
2350 q->subvendor, q->subdevice, q->value);
2351 chip->msi = q->value;
2352 }
2353}
2354
Takashi Iwai669ba272007-08-17 09:17:36 +02002355
2356/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 * constructor
2358 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002359static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002360 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002361 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002363 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002364 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002365 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002366 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 .dev_free = azx_dev_free,
2368 };
2369
2370 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002371
Pavel Machek927fc862006-08-31 17:03:43 +02002372 err = pci_enable_device(pci);
2373 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 return err;
2375
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002376 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002377 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2379 pci_disable_device(pci);
2380 return -ENOMEM;
2381 }
2382
2383 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002384 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 chip->card = card;
2386 chip->pci = pci;
2387 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002388 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002389 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002390 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002391 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002393 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2394 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002395
Takashi Iwai27346162006-01-12 18:28:44 +01002396 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002397
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002398 if (bdl_pos_adj[dev] < 0) {
2399 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002400 case AZX_DRIVER_ICH:
2401 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002402 break;
2403 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002404 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002405 break;
2406 }
2407 }
2408
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002409#if BITS_PER_LONG != 64
2410 /* Fix up base address on ULI M5461 */
2411 if (chip->driver_type == AZX_DRIVER_ULI) {
2412 u16 tmp3;
2413 pci_read_config_word(pci, 0x40, &tmp3);
2414 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2415 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2416 }
2417#endif
2418
Pavel Machek927fc862006-08-31 17:03:43 +02002419 err = pci_request_regions(pci, "ICH HD audio");
2420 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 kfree(chip);
2422 pci_disable_device(pci);
2423 return err;
2424 }
2425
Pavel Machek927fc862006-08-31 17:03:43 +02002426 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002427 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 if (chip->remap_addr == NULL) {
2429 snd_printk(KERN_ERR SFX "ioremap error\n");
2430 err = -ENXIO;
2431 goto errout;
2432 }
2433
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002434 if (chip->msi)
2435 if (pci_enable_msi(pci) < 0)
2436 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002437
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002438 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439 err = -EBUSY;
2440 goto errout;
2441 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442
2443 pci_set_master(pci);
2444 synchronize_irq(chip->irq);
2445
Tobin Davisbcd72002008-01-15 11:23:55 +01002446 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002447 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002448
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002449 /* disable SB600 64bit support for safety */
2450 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2451 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2452 struct pci_dev *p_smbus;
2453 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2454 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2455 NULL);
2456 if (p_smbus) {
2457 if (p_smbus->revision < 0x30)
2458 gcap &= ~ICH6_GCAP_64OK;
2459 pci_dev_put(p_smbus);
2460 }
2461 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002462
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002463 /* disable 64bit DMA address for Teradici */
2464 /* it does not work with device 6549:1200 subsys e4a2:040b */
2465 if (chip->driver_type == AZX_DRIVER_TERA)
2466 gcap &= ~ICH6_GCAP_64OK;
2467
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002468 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002469 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002470 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002471 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002472 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2473 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002474 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002475
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002476 /* read number of streams from GCAP register instead of using
2477 * hardcoded value
2478 */
2479 chip->capture_streams = (gcap >> 8) & 0x0f;
2480 chip->playback_streams = (gcap >> 12) & 0x0f;
2481 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002482 /* gcap didn't give any info, switching to old method */
2483
2484 switch (chip->driver_type) {
2485 case AZX_DRIVER_ULI:
2486 chip->playback_streams = ULI_NUM_PLAYBACK;
2487 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002488 break;
2489 case AZX_DRIVER_ATIHDMI:
2490 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2491 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002492 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002493 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002494 default:
2495 chip->playback_streams = ICH6_NUM_PLAYBACK;
2496 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002497 break;
2498 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002499 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002500 chip->capture_index_offset = 0;
2501 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002502 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002503 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2504 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002505 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002506 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002507 goto errout;
2508 }
2509
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002510 for (i = 0; i < chip->num_streams; i++) {
2511 /* allocate memory for the BDL for each stream */
2512 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2513 snd_dma_pci_data(chip->pci),
2514 BDL_SIZE, &chip->azx_dev[i].bdl);
2515 if (err < 0) {
2516 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2517 goto errout;
2518 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002520 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002521 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2522 snd_dma_pci_data(chip->pci),
2523 chip->num_streams * 8, &chip->posbuf);
2524 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002525 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2526 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02002529 err = azx_alloc_cmd_io(chip);
2530 if (err < 0)
2531 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
2533 /* initialize streams */
2534 azx_init_stream(chip);
2535
2536 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002537 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 azx_init_chip(chip);
2539
2540 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002541 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 snd_printk(KERN_ERR SFX "no codecs found!\n");
2543 err = -ENODEV;
2544 goto errout;
2545 }
2546
Takashi Iwaid01ce992007-07-27 16:52:19 +02002547 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2548 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2550 goto errout;
2551 }
2552
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002553 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002554 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2555 sizeof(card->shortname));
2556 snprintf(card->longname, sizeof(card->longname),
2557 "%s at 0x%lx irq %i",
2558 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002559
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 *rchip = chip;
2561 return 0;
2562
2563 errout:
2564 azx_free(chip);
2565 return err;
2566}
2567
Takashi Iwaicb53c622007-08-10 17:21:45 +02002568static void power_down_all_codecs(struct azx *chip)
2569{
2570#ifdef CONFIG_SND_HDA_POWER_SAVE
2571 /* The codecs were powered up in snd_hda_codec_new().
2572 * Now all initialization done, so turn them down if possible
2573 */
2574 struct hda_codec *codec;
2575 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2576 snd_hda_power_down(codec);
2577 }
2578#endif
2579}
2580
Takashi Iwaid01ce992007-07-27 16:52:19 +02002581static int __devinit azx_probe(struct pci_dev *pci,
2582 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002584 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002585 struct snd_card *card;
2586 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002587 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002589 if (dev >= SNDRV_CARDS)
2590 return -ENODEV;
2591 if (!enable[dev]) {
2592 dev++;
2593 return -ENOENT;
2594 }
2595
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002596 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2597 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002599 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600 }
2601
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002602 /* set this here since it's referred in snd_hda_load_patch() */
2603 snd_card_set_dev(card, &pci->dev);
2604
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002605 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002606 if (err < 0)
2607 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002608 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002610#ifdef CONFIG_SND_HDA_INPUT_BEEP
2611 chip->beep_mode = beep_mode[dev];
2612#endif
2613
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002615 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002616 if (err < 0)
2617 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002618#ifdef CONFIG_SND_HDA_PATCH_LOADER
2619 if (patch[dev]) {
2620 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2621 patch[dev]);
2622 err = snd_hda_load_patch(chip->bus, patch[dev]);
2623 if (err < 0)
2624 goto out_free;
2625 }
2626#endif
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002627 if (!probe_only[dev]) {
2628 err = azx_codec_configure(chip);
2629 if (err < 0)
2630 goto out_free;
2631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632
2633 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002634 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002635 if (err < 0)
2636 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637
2638 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002639 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002640 if (err < 0)
2641 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642
Takashi Iwaid01ce992007-07-27 16:52:19 +02002643 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002644 if (err < 0)
2645 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646
2647 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002648 chip->running = 1;
2649 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002650 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002652 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002654out_free:
2655 snd_card_free(card);
2656 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657}
2658
2659static void __devexit azx_remove(struct pci_dev *pci)
2660{
2661 snd_card_free(pci_get_drvdata(pci));
2662 pci_set_drvdata(pci, NULL);
2663}
2664
2665/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002666static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002667 /* ICH 6..10 */
2668 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2669 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2670 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2671 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002672 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002673 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2674 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2675 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2676 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002677 /* PCH */
2678 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002679 /* CPT */
2680 { PCI_DEVICE(0x8086, 0x1c20), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002681 /* SCH */
2682 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2683 /* ATI SB 450/600 */
2684 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2685 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2686 /* ATI HDMI */
2687 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2688 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2689 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002690 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002691 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2692 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2693 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2694 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2695 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2696 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2697 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2698 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2699 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2700 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2701 /* VIA VT8251/VT8237A */
2702 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2703 /* SIS966 */
2704 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2705 /* ULI M5461 */
2706 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2707 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002708 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2709 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2710 .class_mask = 0xffffff,
2711 .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002712 /* Teradici */
2713 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002714 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002715#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2716 /* the following entry conflicts with snd-ctxfi driver,
2717 * as ctxfi driver mutates from HD-audio to native mode with
2718 * a special command sequence.
2719 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002720 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2721 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2722 .class_mask = 0xffffff,
2723 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002724#else
2725 /* this entry seems still valid -- i.e. without emu20kx chip */
2726 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2727#endif
Andiry Brienza9176b672009-07-17 11:32:32 +08002728 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002729 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2730 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2731 .class_mask = 0xffffff,
2732 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002733 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2734 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2735 .class_mask = 0xffffff,
2736 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 { 0, }
2738};
2739MODULE_DEVICE_TABLE(pci, azx_ids);
2740
2741/* pci_driver definition */
2742static struct pci_driver driver = {
2743 .name = "HDA Intel",
2744 .id_table = azx_ids,
2745 .probe = azx_probe,
2746 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002747#ifdef CONFIG_PM
2748 .suspend = azx_suspend,
2749 .resume = azx_resume,
2750#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751};
2752
2753static int __init alsa_card_azx_init(void)
2754{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002755 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756}
2757
2758static void __exit alsa_card_azx_exit(void)
2759{
2760 pci_unregister_driver(&driver);
2761}
2762
2763module_init(alsa_card_azx_init)
2764module_exit(alsa_card_azx_exit)