blob: 683a4f137a256ab345476c2a2a9d88540cafc427 [file] [log] [blame]
Feng Tange24c7452009-12-14 14:20:22 -08001/*
Grant Likelyca632f52011-06-06 01:16:30 -06002 * Designware SPI core controller driver (refer pxa2xx_spi.c)
Feng Tange24c7452009-12-14 14:20:22 -08003 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
Feng Tange24c7452009-12-14 14:20:22 -080014 */
15
16#include <linux/dma-mapping.h>
17#include <linux/interrupt.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040018#include <linux/module.h>
Feng Tange24c7452009-12-14 14:20:22 -080019#include <linux/highmem.h>
20#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Feng Tange24c7452009-12-14 14:20:22 -080022#include <linux/spi/spi.h>
Baruch Siachd9c73bb2014-01-31 12:07:47 +020023#include <linux/gpio.h>
Feng Tange24c7452009-12-14 14:20:22 -080024
Grant Likelyca632f52011-06-06 01:16:30 -060025#include "spi-dw.h"
Grant Likely568a60e2011-02-28 12:47:12 -070026
Feng Tange24c7452009-12-14 14:20:22 -080027#ifdef CONFIG_DEBUG_FS
28#include <linux/debugfs.h>
29#endif
30
Feng Tange24c7452009-12-14 14:20:22 -080031/* Slave spi_dev related */
32struct chip_data {
Feng Tange24c7452009-12-14 14:20:22 -080033 u8 tmode; /* TR/TO/RO/EEPROM */
34 u8 type; /* SPI/SSP/MicroWire */
35
36 u8 poll_mode; /* 1 means use poll mode */
37
Feng Tange24c7452009-12-14 14:20:22 -080038 u16 clk_div; /* baud rate divider */
39 u32 speed_hz; /* baud rate */
Feng Tange24c7452009-12-14 14:20:22 -080040 void (*cs_control)(u32 command);
41};
42
43#ifdef CONFIG_DEBUG_FS
Feng Tange24c7452009-12-14 14:20:22 -080044#define SPI_REGS_BUFSIZE 1024
Andy Shevchenko53288fe2014-09-12 15:11:56 +030045static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
46 size_t count, loff_t *ppos)
Feng Tange24c7452009-12-14 14:20:22 -080047{
Andy Shevchenko53288fe2014-09-12 15:11:56 +030048 struct dw_spi *dws = file->private_data;
Feng Tange24c7452009-12-14 14:20:22 -080049 char *buf;
50 u32 len = 0;
51 ssize_t ret;
52
Feng Tange24c7452009-12-14 14:20:22 -080053 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
54 if (!buf)
55 return 0;
56
57 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andy Shevchenko53288fe2014-09-12 15:11:56 +030058 "%s registers:\n", dev_name(&dws->master->dev));
Feng Tange24c7452009-12-14 14:20:22 -080059 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
60 "=================================\n");
61 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070062 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
Feng Tange24c7452009-12-14 14:20:22 -080063 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070064 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
Feng Tange24c7452009-12-14 14:20:22 -080065 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070066 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
Feng Tange24c7452009-12-14 14:20:22 -080067 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070068 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
Feng Tange24c7452009-12-14 14:20:22 -080069 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070070 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
Feng Tange24c7452009-12-14 14:20:22 -080071 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070072 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080073 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070074 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080075 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070076 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
Feng Tange24c7452009-12-14 14:20:22 -080077 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070078 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
Feng Tange24c7452009-12-14 14:20:22 -080079 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070080 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
Feng Tange24c7452009-12-14 14:20:22 -080081 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070082 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
Feng Tange24c7452009-12-14 14:20:22 -080083 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070084 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
Feng Tange24c7452009-12-14 14:20:22 -080085 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070086 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
Feng Tange24c7452009-12-14 14:20:22 -080087 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070088 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
Feng Tange24c7452009-12-14 14:20:22 -080089 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070090 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
Feng Tange24c7452009-12-14 14:20:22 -080091 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
92 "=================================\n");
93
Andy Shevchenko53288fe2014-09-12 15:11:56 +030094 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
Feng Tange24c7452009-12-14 14:20:22 -080095 kfree(buf);
96 return ret;
97}
98
Andy Shevchenko53288fe2014-09-12 15:11:56 +030099static const struct file_operations dw_spi_regs_ops = {
Feng Tange24c7452009-12-14 14:20:22 -0800100 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700101 .open = simple_open,
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300102 .read = dw_spi_show_regs,
Arnd Bergmann6038f372010-08-15 18:52:59 +0200103 .llseek = default_llseek,
Feng Tange24c7452009-12-14 14:20:22 -0800104};
105
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300106static int dw_spi_debugfs_init(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800107{
Phil Reide70002c802017-01-06 17:35:13 +0800108 char name[32];
Phil Reid13288bd2016-12-22 17:18:12 +0800109
Phil Reide70002c802017-01-06 17:35:13 +0800110 snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
Phil Reid13288bd2016-12-22 17:18:12 +0800111 dws->debugfs = debugfs_create_dir(name, NULL);
Feng Tange24c7452009-12-14 14:20:22 -0800112 if (!dws->debugfs)
113 return -ENOMEM;
114
115 debugfs_create_file("registers", S_IFREG | S_IRUGO,
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300116 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
Feng Tange24c7452009-12-14 14:20:22 -0800117 return 0;
118}
119
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300120static void dw_spi_debugfs_remove(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800121{
Jingoo Hanfadcace2014-09-02 11:49:24 +0900122 debugfs_remove_recursive(dws->debugfs);
Feng Tange24c7452009-12-14 14:20:22 -0800123}
124
125#else
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300126static inline int dw_spi_debugfs_init(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800127{
George Shore20a588f2010-01-21 11:40:49 +0000128 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800129}
130
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300131static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800132{
133}
134#endif /* CONFIG_DEBUG_FS */
135
Alexandre Bellonic79bdbb2018-07-27 21:53:54 +0200136void dw_spi_set_cs(struct spi_device *spi, bool enable)
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200137{
Jarkko Nikula721483e2018-02-01 17:17:29 +0200138 struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200139 struct chip_data *chip = spi_get_ctldata(spi);
140
141 /* Chip select logic is inverted from spi_set_cs() */
Andy Shevchenko207cda92015-03-25 20:26:26 +0200142 if (chip && chip->cs_control)
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200143 chip->cs_control(!enable);
144
145 if (!enable)
146 dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
147}
Alexandre Bellonic79bdbb2018-07-27 21:53:54 +0200148EXPORT_SYMBOL_GPL(dw_spi_set_cs);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200149
Alek Du2ff271b2011-03-30 23:09:54 +0800150/* Return the max entries we can fill into tx fifo */
151static inline u32 tx_max(struct dw_spi *dws)
152{
153 u32 tx_left, tx_room, rxtx_gap;
154
155 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
Thor Thayerdd114442015-03-12 14:19:31 -0500156 tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
Alek Du2ff271b2011-03-30 23:09:54 +0800157
158 /*
159 * Another concern is about the tx/rx mismatch, we
160 * though to use (dws->fifo_len - rxflr - txflr) as
161 * one maximum value for tx, but it doesn't cover the
162 * data which is out of tx/rx fifo and inside the
163 * shift registers. So a control from sw point of
164 * view is taken.
165 */
166 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
167 / dws->n_bytes;
168
169 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
170}
171
172/* Return the max entries we should read out of rx fifo */
173static inline u32 rx_max(struct dw_spi *dws)
174{
175 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
176
Thor Thayerdd114442015-03-12 14:19:31 -0500177 return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
Alek Du2ff271b2011-03-30 23:09:54 +0800178}
179
Alek Du3b8a4dd2011-03-30 23:09:55 +0800180static void dw_writer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800181{
Alek Du2ff271b2011-03-30 23:09:54 +0800182 u32 max = tx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800183 u16 txw = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800184
Alek Du2ff271b2011-03-30 23:09:54 +0800185 while (max--) {
186 /* Set the tx word if the transfer's original "tx" is not null */
187 if (dws->tx_end - dws->len) {
188 if (dws->n_bytes == 1)
189 txw = *(u8 *)(dws->tx);
190 else
191 txw = *(u16 *)(dws->tx);
192 }
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200193 dw_write_io_reg(dws, DW_SPI_DR, txw);
Alek Du2ff271b2011-03-30 23:09:54 +0800194 dws->tx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800195 }
Feng Tange24c7452009-12-14 14:20:22 -0800196}
197
Alek Du3b8a4dd2011-03-30 23:09:55 +0800198static void dw_reader(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800199{
Alek Du2ff271b2011-03-30 23:09:54 +0800200 u32 max = rx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800201 u16 rxw;
Feng Tange24c7452009-12-14 14:20:22 -0800202
Alek Du2ff271b2011-03-30 23:09:54 +0800203 while (max--) {
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200204 rxw = dw_read_io_reg(dws, DW_SPI_DR);
Feng Tangde6efe02011-03-30 23:09:52 +0800205 /* Care rx only if the transfer's original "rx" is not null */
206 if (dws->rx_end - dws->len) {
207 if (dws->n_bytes == 1)
208 *(u8 *)(dws->rx) = rxw;
209 else
210 *(u16 *)(dws->rx) = rxw;
211 }
212 dws->rx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800213 }
Feng Tange24c7452009-12-14 14:20:22 -0800214}
215
Feng Tange24c7452009-12-14 14:20:22 -0800216static void int_error_stop(struct dw_spi *dws, const char *msg)
217{
Andy Shevchenko45746e82015-03-02 14:58:55 +0200218 spi_reset_chip(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800219
220 dev_err(&dws->master->dev, "%s\n", msg);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200221 dws->master->cur_msg->status = -EIO;
222 spi_finalize_current_transfer(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800223}
224
Feng Tange24c7452009-12-14 14:20:22 -0800225static irqreturn_t interrupt_transfer(struct dw_spi *dws)
226{
Thor Thayerdd114442015-03-12 14:19:31 -0500227 u16 irq_status = dw_readl(dws, DW_SPI_ISR);
Feng Tange24c7452009-12-14 14:20:22 -0800228
Feng Tange24c7452009-12-14 14:20:22 -0800229 /* Error handling */
230 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
Thor Thayerdd114442015-03-12 14:19:31 -0500231 dw_readl(dws, DW_SPI_ICR);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800232 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
Feng Tange24c7452009-12-14 14:20:22 -0800233 return IRQ_HANDLED;
234 }
235
Alek Du3b8a4dd2011-03-30 23:09:55 +0800236 dw_reader(dws);
237 if (dws->rx_end == dws->rx) {
238 spi_mask_intr(dws, SPI_INT_TXEI);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200239 spi_finalize_current_transfer(dws->master);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800240 return IRQ_HANDLED;
241 }
Feng Tang552e4502010-01-20 13:49:45 -0700242 if (irq_status & SPI_INT_TXEI) {
243 spi_mask_intr(dws, SPI_INT_TXEI);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800244 dw_writer(dws);
245 /* Enable TX irq always, it will be disabled when RX finished */
246 spi_umask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800247 }
Feng Tang552e4502010-01-20 13:49:45 -0700248
Feng Tange24c7452009-12-14 14:20:22 -0800249 return IRQ_HANDLED;
250}
251
252static irqreturn_t dw_spi_irq(int irq, void *dev_id)
253{
Jarkko Nikula721483e2018-02-01 17:17:29 +0200254 struct spi_controller *master = dev_id;
255 struct dw_spi *dws = spi_controller_get_devdata(master);
Thor Thayerdd114442015-03-12 14:19:31 -0500256 u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Yong Wangcbcc0622010-09-07 15:27:27 +0800257
Yong Wangcbcc0622010-09-07 15:27:27 +0800258 if (!irq_status)
259 return IRQ_NONE;
Feng Tange24c7452009-12-14 14:20:22 -0800260
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200261 if (!master->cur_msg) {
Feng Tange24c7452009-12-14 14:20:22 -0800262 spi_mask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800263 return IRQ_HANDLED;
264 }
265
266 return dws->transfer_handler(dws);
267}
268
269/* Must be called inside pump_transfers() */
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200270static int poll_transfer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800271{
Alek Du2ff271b2011-03-30 23:09:54 +0800272 do {
273 dw_writer(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800274 dw_reader(dws);
Alek Du2ff271b2011-03-30 23:09:54 +0800275 cpu_relax();
276 } while (dws->rx_end > dws->rx);
Feng Tange24c7452009-12-14 14:20:22 -0800277
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200278 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800279}
280
Jarkko Nikula721483e2018-02-01 17:17:29 +0200281static int dw_spi_transfer_one(struct spi_controller *master,
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200282 struct spi_device *spi, struct spi_transfer *transfer)
Feng Tange24c7452009-12-14 14:20:22 -0800283{
Jarkko Nikula721483e2018-02-01 17:17:29 +0200284 struct dw_spi *dws = spi_controller_get_devdata(master);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200285 struct chip_data *chip = spi_get_ctldata(spi);
Feng Tange24c7452009-12-14 14:20:22 -0800286 u8 imask = 0;
Andy Shevchenkoea113702015-02-24 13:32:11 +0200287 u16 txlevel = 0;
Andy Shevchenko4adb1f82015-10-14 23:12:18 +0300288 u32 cr0;
Andy Shevchenko9f145382015-03-09 16:48:46 +0200289 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800290
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200291 dws->dma_mapped = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800292
Feng Tange24c7452009-12-14 14:20:22 -0800293 dws->tx = (void *)transfer->tx_buf;
294 dws->tx_end = dws->tx + transfer->len;
295 dws->rx = transfer->rx_buf;
296 dws->rx_end = dws->rx + transfer->len;
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200297 dws->len = transfer->len;
Feng Tange24c7452009-12-14 14:20:22 -0800298
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200299 spi_enable_chip(dws, 0);
300
Feng Tange24c7452009-12-14 14:20:22 -0800301 /* Handle per transfer options for bpw and speed */
Matthias Seidel13b10302016-09-04 02:04:49 +0200302 if (transfer->speed_hz != dws->current_freq) {
303 if (transfer->speed_hz != chip->speed_hz) {
304 /* clk_div doesn't support odd number */
Matthias Seidel3aef4632016-09-07 17:45:30 +0200305 chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe;
Matthias Seidel13b10302016-09-04 02:04:49 +0200306 chip->speed_hz = transfer->speed_hz;
307 }
308 dws->current_freq = transfer->speed_hz;
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300309 spi_set_clk(dws, chip->clk_div);
Feng Tange24c7452009-12-14 14:20:22 -0800310 }
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300311 if (transfer->bits_per_word == 8) {
312 dws->n_bytes = 1;
313 dws->dma_width = 1;
314 } else if (transfer->bits_per_word == 16) {
315 dws->n_bytes = 2;
316 dws->dma_width = 2;
Andy Shevchenko863cb2f2015-10-14 23:12:20 +0300317 } else {
318 return -EINVAL;
Feng Tange24c7452009-12-14 14:20:22 -0800319 }
Andy Shevchenko4adb1f82015-10-14 23:12:18 +0300320 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300321 cr0 = (transfer->bits_per_word - 1)
322 | (chip->type << SPI_FRF_OFFSET)
323 | (spi->mode << SPI_MODE_OFFSET)
324 | (chip->tmode << SPI_TMOD_OFFSET);
Feng Tange24c7452009-12-14 14:20:22 -0800325
George Shore052dc7c2010-01-21 11:40:52 +0000326 /*
327 * Adjust transfer mode if necessary. Requires platform dependent
328 * chipselect mechanism.
329 */
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200330 if (chip->cs_control) {
George Shore052dc7c2010-01-21 11:40:52 +0000331 if (dws->rx && dws->tx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800332 chip->tmode = SPI_TMOD_TR;
George Shore052dc7c2010-01-21 11:40:52 +0000333 else if (dws->rx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800334 chip->tmode = SPI_TMOD_RO;
George Shore052dc7c2010-01-21 11:40:52 +0000335 else
Feng Tange3e55ff2010-09-07 15:52:06 +0800336 chip->tmode = SPI_TMOD_TO;
George Shore052dc7c2010-01-21 11:40:52 +0000337
Feng Tange3e55ff2010-09-07 15:52:06 +0800338 cr0 &= ~SPI_TMOD_MASK;
George Shore052dc7c2010-01-21 11:40:52 +0000339 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
340 }
341
Thor Thayerdd114442015-03-12 14:19:31 -0500342 dw_writel(dws, DW_SPI_CTRL0, cr0);
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200343
Feng Tange24c7452009-12-14 14:20:22 -0800344 /* Check if current transfer is a DMA transaction */
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200345 if (master->can_dma && master->can_dma(master, spi, transfer))
346 dws->dma_mapped = master->cur_msg_mapped;
Feng Tange24c7452009-12-14 14:20:22 -0800347
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200348 /* For poll mode just disable all interrupts */
349 spi_mask_intr(dws, 0xff);
350
Feng Tang552e4502010-01-20 13:49:45 -0700351 /*
352 * Interrupt mode
353 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
354 */
Andy Shevchenko9f145382015-03-09 16:48:46 +0200355 if (dws->dma_mapped) {
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200356 ret = dws->dma_ops->dma_setup(dws, transfer);
Andy Shevchenko9f145382015-03-09 16:48:46 +0200357 if (ret < 0) {
358 spi_enable_chip(dws, 1);
359 return ret;
360 }
361 } else if (!chip->poll_mode) {
Andy Shevchenkoea113702015-02-24 13:32:11 +0200362 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
Thor Thayerdd114442015-03-12 14:19:31 -0500363 dw_writel(dws, DW_SPI_TXFLTR, txlevel);
Feng Tang552e4502010-01-20 13:49:45 -0700364
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200365 /* Set the interrupt mask */
Jingoo Hanfadcace2014-09-02 11:49:24 +0900366 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
367 SPI_INT_RXUI | SPI_INT_RXOI;
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200368 spi_umask_intr(dws, imask);
369
Feng Tange24c7452009-12-14 14:20:22 -0800370 dws->transfer_handler = interrupt_transfer;
371 }
372
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200373 spi_enable_chip(dws, 1);
Feng Tange24c7452009-12-14 14:20:22 -0800374
Andy Shevchenko9f145382015-03-09 16:48:46 +0200375 if (dws->dma_mapped) {
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200376 ret = dws->dma_ops->dma_transfer(dws, transfer);
Andy Shevchenko9f145382015-03-09 16:48:46 +0200377 if (ret < 0)
378 return ret;
379 }
Feng Tange24c7452009-12-14 14:20:22 -0800380
381 if (chip->poll_mode)
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200382 return poll_transfer(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800383
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200384 return 1;
Feng Tange24c7452009-12-14 14:20:22 -0800385}
386
Jarkko Nikula721483e2018-02-01 17:17:29 +0200387static void dw_spi_handle_err(struct spi_controller *master,
Baruch Siachec37e8e2014-01-31 12:07:44 +0200388 struct spi_message *msg)
Feng Tange24c7452009-12-14 14:20:22 -0800389{
Jarkko Nikula721483e2018-02-01 17:17:29 +0200390 struct dw_spi *dws = spi_controller_get_devdata(master);
Feng Tange24c7452009-12-14 14:20:22 -0800391
Andy Shevchenko4d5ac1e2015-03-09 16:48:48 +0200392 if (dws->dma_mapped)
393 dws->dma_ops->dma_stop(dws);
394
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200395 spi_reset_chip(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800396}
397
398/* This may be called twice for each spi dev */
399static int dw_spi_setup(struct spi_device *spi)
400{
401 struct dw_spi_chip *chip_info = NULL;
402 struct chip_data *chip;
Baruch Siachd9c73bb2014-01-31 12:07:47 +0200403 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800404
Feng Tange24c7452009-12-14 14:20:22 -0800405 /* Only alloc on first setup */
406 chip = spi_get_ctldata(spi);
407 if (!chip) {
Axel Lina97c8832014-08-31 12:47:06 +0800408 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Feng Tange24c7452009-12-14 14:20:22 -0800409 if (!chip)
410 return -ENOMEM;
Baruch Siach43f627a2013-12-30 20:30:46 +0200411 spi_set_ctldata(spi, chip);
Feng Tange24c7452009-12-14 14:20:22 -0800412 }
413
414 /*
415 * Protocol drivers may change the chip settings, so...
416 * if chip_info exists, use it
417 */
418 chip_info = spi->controller_data;
419
420 /* chip_info doesn't always exist */
421 if (chip_info) {
422 if (chip_info->cs_control)
423 chip->cs_control = chip_info->cs_control;
424
425 chip->poll_mode = chip_info->poll_mode;
426 chip->type = chip_info->type;
Feng Tange24c7452009-12-14 14:20:22 -0800427 }
428
Jisheng Zhang60968282015-12-23 19:05:39 +0800429 chip->tmode = SPI_TMOD_TR;
Andy Shevchenkoc3ce15b2014-09-18 20:08:56 +0300430
Baruch Siachd9c73bb2014-01-31 12:07:47 +0200431 if (gpio_is_valid(spi->cs_gpio)) {
432 ret = gpio_direction_output(spi->cs_gpio,
433 !(spi->mode & SPI_CS_HIGH));
434 if (ret)
435 return ret;
436 }
437
Feng Tange24c7452009-12-14 14:20:22 -0800438 return 0;
439}
440
Axel Lina97c8832014-08-31 12:47:06 +0800441static void dw_spi_cleanup(struct spi_device *spi)
442{
443 struct chip_data *chip = spi_get_ctldata(spi);
444
445 kfree(chip);
446 spi_set_ctldata(spi, NULL);
447}
448
Feng Tange24c7452009-12-14 14:20:22 -0800449/* Restart the controller, disable all interrupts, clean rx fifo */
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200450static void spi_hw_init(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800451{
Andy Shevchenko45746e82015-03-02 14:58:55 +0200452 spi_reset_chip(dws);
Feng Tangc587b6f2010-01-21 10:41:10 +0800453
454 /*
455 * Try to detect the FIFO depth if not set by interface driver,
456 * the depth could be from 2 to 256 from HW spec
457 */
458 if (!dws->fifo_len) {
459 u32 fifo;
Jingoo Hanfadcace2014-09-02 11:49:24 +0900460
Andy Shevchenko9d239d32015-02-25 11:39:36 +0200461 for (fifo = 1; fifo < 256; fifo++) {
Thor Thayerdd114442015-03-12 14:19:31 -0500462 dw_writel(dws, DW_SPI_TXFLTR, fifo);
463 if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
Feng Tangc587b6f2010-01-21 10:41:10 +0800464 break;
465 }
Thor Thayerdd114442015-03-12 14:19:31 -0500466 dw_writel(dws, DW_SPI_TXFLTR, 0);
Feng Tangc587b6f2010-01-21 10:41:10 +0800467
Andy Shevchenko9d239d32015-02-25 11:39:36 +0200468 dws->fifo_len = (fifo == 1) ? 0 : fifo;
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200469 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
Feng Tangc587b6f2010-01-21 10:41:10 +0800470 }
Feng Tange24c7452009-12-14 14:20:22 -0800471}
472
Baruch Siach04f421e2013-12-30 20:30:44 +0200473int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800474{
Jarkko Nikula721483e2018-02-01 17:17:29 +0200475 struct spi_controller *master;
Feng Tange24c7452009-12-14 14:20:22 -0800476 int ret;
477
478 BUG_ON(dws == NULL);
479
Baruch Siach04f421e2013-12-30 20:30:44 +0200480 master = spi_alloc_master(dev, 0);
481 if (!master)
482 return -ENOMEM;
Feng Tange24c7452009-12-14 14:20:22 -0800483
484 dws->master = master;
485 dws->type = SSI_MOTO_SPI;
Feng Tange24c7452009-12-14 14:20:22 -0800486 dws->dma_inited = 0;
Andy Shevchenkod7ef54c2015-10-27 17:48:16 +0200487 dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
Feng Tange24c7452009-12-14 14:20:22 -0800488
Phil Reide70002c802017-01-06 17:35:13 +0800489 ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
490 master);
Feng Tange24c7452009-12-14 14:20:22 -0800491 if (ret < 0) {
Andy Shevchenko5f0966e2015-10-14 23:12:17 +0300492 dev_err(dev, "can not get IRQ\n");
Feng Tange24c7452009-12-14 14:20:22 -0800493 goto err_free_master;
494 }
495
Andy Shevchenkoc3ce15b2014-09-18 20:08:56 +0300496 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
Stephen Warren24778be2013-05-21 20:36:35 -0600497 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Feng Tange24c7452009-12-14 14:20:22 -0800498 master->bus_num = dws->bus_num;
499 master->num_chipselect = dws->num_cs;
Feng Tange24c7452009-12-14 14:20:22 -0800500 master->setup = dw_spi_setup;
Axel Lina97c8832014-08-31 12:47:06 +0800501 master->cleanup = dw_spi_cleanup;
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200502 master->set_cs = dw_spi_set_cs;
503 master->transfer_one = dw_spi_transfer_one;
504 master->handle_err = dw_spi_handle_err;
Axel Lin765ee702014-02-20 21:37:56 +0800505 master->max_speed_hz = dws->max_freq;
Thor Thayer9c6de472014-10-08 13:51:34 -0500506 master->dev.of_node = dev->of_node;
Thor Thayer80b444e2016-10-10 09:25:25 -0500507 master->flags = SPI_MASTER_GPIO_SS;
Feng Tange24c7452009-12-14 14:20:22 -0800508
Alexandre Belloni62dbbae2018-07-17 16:23:11 +0200509 if (dws->set_cs)
510 master->set_cs = dws->set_cs;
511
Feng Tange24c7452009-12-14 14:20:22 -0800512 /* Basic HW init */
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200513 spi_hw_init(dev, dws);
Feng Tange24c7452009-12-14 14:20:22 -0800514
Feng Tang7063c0d2010-12-24 13:59:11 +0800515 if (dws->dma_ops && dws->dma_ops->dma_init) {
516 ret = dws->dma_ops->dma_init(dws);
517 if (ret) {
Andy Shevchenko3dbb3b92015-01-07 16:56:54 +0200518 dev_warn(dev, "DMA init failed\n");
Feng Tang7063c0d2010-12-24 13:59:11 +0800519 dws->dma_inited = 0;
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200520 } else {
521 master->can_dma = dws->dma_ops->can_dma;
Feng Tang7063c0d2010-12-24 13:59:11 +0800522 }
523 }
524
Jarkko Nikula721483e2018-02-01 17:17:29 +0200525 spi_controller_set_devdata(master, dws);
526 ret = devm_spi_register_controller(dev, master);
Feng Tange24c7452009-12-14 14:20:22 -0800527 if (ret) {
528 dev_err(&master->dev, "problem registering spi master\n");
Baruch Siachec37e8e2014-01-31 12:07:44 +0200529 goto err_dma_exit;
Feng Tange24c7452009-12-14 14:20:22 -0800530 }
531
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300532 dw_spi_debugfs_init(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800533 return 0;
534
Baruch Siachec37e8e2014-01-31 12:07:44 +0200535err_dma_exit:
Feng Tang7063c0d2010-12-24 13:59:11 +0800536 if (dws->dma_ops && dws->dma_ops->dma_exit)
537 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800538 spi_enable_chip(dws, 0);
Andy Shevchenko02f20382015-10-20 12:11:40 +0300539 free_irq(dws->irq, master);
Feng Tange24c7452009-12-14 14:20:22 -0800540err_free_master:
Jarkko Nikula721483e2018-02-01 17:17:29 +0200541 spi_controller_put(master);
Feng Tange24c7452009-12-14 14:20:22 -0800542 return ret;
543}
Feng Tang79290a22010-12-24 13:59:10 +0800544EXPORT_SYMBOL_GPL(dw_spi_add_host);
Feng Tange24c7452009-12-14 14:20:22 -0800545
Grant Likelyfd4a3192012-12-07 16:57:14 +0000546void dw_spi_remove_host(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800547{
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300548 dw_spi_debugfs_remove(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800549
Feng Tang7063c0d2010-12-24 13:59:11 +0800550 if (dws->dma_ops && dws->dma_ops->dma_exit)
551 dws->dma_ops->dma_exit(dws);
Andy Shevchenko1cc3f142015-10-14 23:12:23 +0300552
553 spi_shutdown_chip(dws);
Andy Shevchenko02f20382015-10-20 12:11:40 +0300554
555 free_irq(dws->irq, dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800556}
Feng Tang79290a22010-12-24 13:59:10 +0800557EXPORT_SYMBOL_GPL(dw_spi_remove_host);
Feng Tange24c7452009-12-14 14:20:22 -0800558
559int dw_spi_suspend_host(struct dw_spi *dws)
560{
Andy Shevchenko1cc3f142015-10-14 23:12:23 +0300561 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800562
Jarkko Nikula721483e2018-02-01 17:17:29 +0200563 ret = spi_controller_suspend(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800564 if (ret)
565 return ret;
Andy Shevchenko1cc3f142015-10-14 23:12:23 +0300566
567 spi_shutdown_chip(dws);
568 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800569}
Feng Tang79290a22010-12-24 13:59:10 +0800570EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
Feng Tange24c7452009-12-14 14:20:22 -0800571
572int dw_spi_resume_host(struct dw_spi *dws)
573{
574 int ret;
575
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200576 spi_hw_init(&dws->master->dev, dws);
Jarkko Nikula721483e2018-02-01 17:17:29 +0200577 ret = spi_controller_resume(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800578 if (ret)
579 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
580 return ret;
581}
Feng Tang79290a22010-12-24 13:59:10 +0800582EXPORT_SYMBOL_GPL(dw_spi_resume_host);
Feng Tange24c7452009-12-14 14:20:22 -0800583
584MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
585MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
586MODULE_LICENSE("GPL v2");