blob: 082be7161203d4d84b833d46895d74a339fe015c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
U. Artie Eoff2e541622014-09-29 15:49:33 -070040#define DIV_ROUND_CLOSEST_ULL(ll, d) \
41({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
42
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
50 */
Chris Wilson481b6af2010-08-23 17:43:35 +010051#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010052 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010053 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040054 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010056 if (!(COND)) \
57 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010058 break; \
59 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020060 if ((W) && drm_can_sleep()) { \
61 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070062 } else { \
63 cpu_relax(); \
64 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010065 } \
66 ret__; \
67})
68
Chris Wilson481b6af2010-08-23 17:43:35 +010069#define wait_for(COND, MS) _wait_for(COND, MS, 1)
70#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010071#define wait_for_atomic_us(COND, US) _wait_for((COND), \
72 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010073
Jani Nikula49938ac2014-01-10 17:10:20 +020074#define KHz(x) (1000 * (x))
75#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010076
Jesse Barnes79e53942008-11-07 14:24:08 -080077/*
78 * Display related stuff
79 */
80
81/* store information about an Ixxx DVO */
82/* The i830->i865 use multiple DVOs with multiple i2cs */
83/* the i915, i945 have a single sDVO i2c bus - which is different */
84#define MAX_OUTPUTS 6
85/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080086
Sagar Kamble4726e0b2014-03-10 17:06:23 +053087/* Maximum cursor sizes */
88#define GEN2_CURSOR_WIDTH 64
89#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000090#define MAX_CURSOR_WIDTH 256
91#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053092
Jesse Barnes79e53942008-11-07 14:24:08 -080093#define INTEL_I2C_BUS_DVO 1
94#define INTEL_I2C_BUS_SDVO 2
95
96/* these are outputs from the chip - integrated only
97 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020098enum intel_output_type {
99 INTEL_OUTPUT_UNUSED = 0,
100 INTEL_OUTPUT_ANALOG = 1,
101 INTEL_OUTPUT_DVO = 2,
102 INTEL_OUTPUT_SDVO = 3,
103 INTEL_OUTPUT_LVDS = 4,
104 INTEL_OUTPUT_TVOUT = 5,
105 INTEL_OUTPUT_HDMI = 6,
106 INTEL_OUTPUT_DISPLAYPORT = 7,
107 INTEL_OUTPUT_EDP = 8,
108 INTEL_OUTPUT_DSI = 9,
109 INTEL_OUTPUT_UNKNOWN = 10,
110 INTEL_OUTPUT_DP_MST = 11,
111};
Jesse Barnes79e53942008-11-07 14:24:08 -0800112
113#define INTEL_DVO_CHIP_NONE 0
114#define INTEL_DVO_CHIP_LVDS 1
115#define INTEL_DVO_CHIP_TMDS 2
116#define INTEL_DVO_CHIP_TVOUT 4
117
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530118#define INTEL_DSI_VIDEO_MODE 0
119#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121struct intel_framebuffer {
122 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000123 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124};
125
Chris Wilson37811fc2010-08-25 22:45:57 +0100126struct intel_fbdev {
127 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800128 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 struct list_head fbdev_list;
130 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800131 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100132};
Jesse Barnes79e53942008-11-07 14:24:08 -0800133
Eric Anholt21d40d32010-03-25 11:11:14 -0700134struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100135 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200136 /*
137 * The new crtc this encoder will be driven from. Only differs from
138 * base->crtc while a modeset is in progress.
139 */
140 struct intel_crtc *new_crtc;
141
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200142 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200143 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200144 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700145 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100146 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200147 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100148 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200149 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200150 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100151 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200152 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200153 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200154 /* Read out the current hw state of this connector, returning true if
155 * the encoder is active. If the encoder is enabled it also set the pipe
156 * it is connected to in the pipe parameter. */
157 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700158 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200159 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800160 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
161 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700162 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200163 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300164 /*
165 * Called during system suspend after all pending requests for the
166 * encoder are flushed (for example for DP AUX transactions) and
167 * device interrupts are disabled.
168 */
169 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800170 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500171 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800172};
173
Jani Nikula1d508702012-10-19 14:51:49 +0300174struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300175 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530176 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300177 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200178
179 /* backlight */
180 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200181 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200182 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300183 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200184 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200185 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200186 bool combination_mode; /* gen 2/4 only */
187 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200188 struct backlight_device *device;
189 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300190
191 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300192};
193
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800194struct intel_connector {
195 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200196 /*
197 * The fixed encoder this connector is connected to.
198 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100199 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200200
201 /*
202 * The new encoder this connector will be driven. Only differs from
203 * encoder while a modeset is in progress.
204 */
205 struct intel_encoder *new_encoder;
206
Daniel Vetterf0947c32012-07-02 13:10:34 +0200207 /* Reads out the current hw, returning true if the connector is enabled
208 * and active (i.e. dpms ON state). */
209 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300210
Imre Deak4932e2c2014-02-11 17:12:48 +0200211 /*
212 * Removes all interfaces through which the connector is accessible
213 * - like sysfs, debugfs entries -, so that no new operations can be
214 * started on the connector. Also makes sure all currently pending
215 * operations finish before returing.
216 */
217 void (*unregister)(struct intel_connector *);
218
Jani Nikula1d508702012-10-19 14:51:49 +0300219 /* Panel info for eDP and LVDS */
220 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300221
222 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
223 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100224 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200225
226 /* since POLL and HPD connectors may use the same HPD line keep the native
227 state of connector->polled in case hotplug storm detection changes it */
228 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000229
230 void *port; /* store this opaque as its illegal to dereference it */
231
232 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800233};
234
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300235typedef struct dpll {
236 /* given values */
237 int n;
238 int m1, m2;
239 int p1, p2;
240 /* derived values */
241 int dot;
242 int vco;
243 int m;
244 int p;
245} intel_clock_t;
246
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300247struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800248 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300249 struct drm_rect src;
250 struct drm_rect dst;
251 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300252 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800253
254 /*
255 * used only for sprite planes to determine when to implicitly
256 * enable/disable the primary plane
257 */
258 bool hides_primary;
Chandra Kondurube41e332015-04-07 15:28:36 -0700259
260 /*
261 * scaler_id
262 * = -1 : not using a scaler
263 * >= 0 : using a scalers
264 *
265 * plane requiring a scaler:
266 * - During check_plane, its bit is set in
267 * crtc_state->scaler_state.scaler_users by calling helper function
268 * update_scaler_users.
269 * - scaler_id indicates the scaler it got assigned.
270 *
271 * plane doesn't require a scaler:
272 * - this can happen when scaling is no more required or plane simply
273 * got disabled.
274 * - During check_plane, corresponding bit is reset in
275 * crtc_state->scaler_state.scaler_users by calling helper function
276 * update_scaler_users.
277 */
278 int scaler_id;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300279};
280
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000281struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000282 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000283 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800284 int size;
285 u32 base;
286};
287
Chandra Kondurube41e332015-04-07 15:28:36 -0700288#define SKL_MIN_SRC_W 8
289#define SKL_MAX_SRC_W 4096
290#define SKL_MIN_SRC_H 8
291#define SKL_MAX_SRC_H 2304
292#define SKL_MIN_DST_W 8
293#define SKL_MAX_DST_W 4096
294#define SKL_MIN_DST_H 8
295#define SKL_MAX_DST_H 2304
296
297struct intel_scaler {
298 int id;
299 int in_use;
300 uint32_t mode;
301};
302
303struct intel_crtc_scaler_state {
304#define SKL_NUM_SCALERS 2
305 struct intel_scaler scalers[SKL_NUM_SCALERS];
306
307 /*
308 * scaler_users: keeps track of users requesting scalers on this crtc.
309 *
310 * If a bit is set, a user is using a scaler.
311 * Here user can be a plane or crtc as defined below:
312 * bits 0-30 - plane (bit position is index from drm_plane_index)
313 * bit 31 - crtc
314 *
315 * Instead of creating a new index to cover planes and crtc, using
316 * existing drm_plane_index for planes which is well less than 31
317 * planes and bit 31 for crtc. This should be fine to cover all
318 * our platforms.
319 *
320 * intel_atomic_setup_scalers will setup available scalers to users
321 * requesting scalers. It will gracefully fail if request exceeds
322 * avilability.
323 */
324#define SKL_CRTC_INDEX 31
325 unsigned scaler_users;
326
327 /* scaler used by crtc for panel fitting purpose */
328 int scaler_id;
329};
330
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200331struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200332 struct drm_crtc_state base;
333
Daniel Vetterbb760062013-06-06 14:55:52 +0200334 /**
335 * quirks - bitfield with hw state readout quirks
336 *
337 * For various reasons the hw state readout code might not be able to
338 * completely faithfully read out the current state. These cases are
339 * tracked with quirk flags so that fastboot and state checker can act
340 * accordingly.
341 */
Daniel Vetter99535992014-04-13 12:00:33 +0200342#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
343#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200344 unsigned long quirks;
345
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300346 /* Pipe source size (ie. panel fitter input size)
347 * All planes will be positioned inside this space,
348 * and get clipped at the edges. */
349 int pipe_src_w, pipe_src_h;
350
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100351 /* Whether to set up the PCH/FDI. Note that we never allow sharing
352 * between pch encoders and cpu encoders. */
353 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100354
Jesse Barnese43823e2014-11-05 14:26:08 -0800355 /* Are we sending infoframes on the attached port */
356 bool has_infoframe;
357
Daniel Vetter3b117c82013-04-17 20:15:07 +0200358 /* CPU Transcoder for the pipe. Currently this can only differ from the
359 * pipe on Haswell (where we have a special eDP transcoder). */
360 enum transcoder cpu_transcoder;
361
Daniel Vetter50f3b012013-03-27 00:44:56 +0100362 /*
363 * Use reduced/limited/broadcast rbg range, compressing from the full
364 * range fed into the crtcs.
365 */
366 bool limited_color_range;
367
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200368 /* DP has a bunch of special case unfortunately, so mark the pipe
369 * accordingly. */
370 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200371
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200372 /* Whether we should send NULL infoframes. Required for audio. */
373 bool has_hdmi_sink;
374
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200375 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
376 * has_dp_encoder is set. */
377 bool has_audio;
378
Daniel Vetterd8b32242013-04-25 17:54:44 +0200379 /*
380 * Enable dithering, used when the selected pipe bpp doesn't match the
381 * plane bpp.
382 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100383 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100384
385 /* Controls for the clock computation, to override various stages. */
386 bool clock_set;
387
Daniel Vetter09ede542013-04-30 14:01:45 +0200388 /* SDVO TV has a bunch of special case. To make multifunction encoders
389 * work correctly, we need to track this at runtime.*/
390 bool sdvo_tv_clock;
391
Daniel Vettere29c22c2013-02-21 00:00:16 +0100392 /*
393 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
394 * required. This is set in the 2nd loop of calling encoder's
395 * ->compute_config if the first pick doesn't work out.
396 */
397 bool bw_constrained;
398
Daniel Vetterf47709a2013-03-28 10:42:02 +0100399 /* Settings for the intel dpll used on pretty much everything but
400 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300401 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100402
Daniel Vettera43f6e02013-06-07 23:10:32 +0200403 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
404 enum intel_dpll_id shared_dpll;
405
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000406 /*
407 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
408 * - enum skl_dpll on SKL
409 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300410 uint32_t ddi_pll_sel;
411
Daniel Vetter66e985c2013-06-05 13:34:20 +0200412 /* Actual register state of the dpll, for shared dpll cross-checking. */
413 struct intel_dpll_hw_state dpll_hw_state;
414
Daniel Vetter965e0c42013-03-27 00:44:57 +0100415 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200416 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200417
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530418 /* m2_n2 for eDP downclock */
419 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700420 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530421
Daniel Vetterff9a6752013-06-01 17:16:21 +0200422 /*
423 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300424 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
425 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100426 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200427 int port_clock;
428
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100429 /* Used by SDVO (and if we ever fix it, HDMI). */
430 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700431
432 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700433 struct {
434 u32 control;
435 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200436 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700437 } gmch_pfit;
438
439 /* Panel fitter placement and size for Ironlake+ */
440 struct {
441 u32 pos;
442 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100443 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200444 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700445 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100446
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100447 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100448 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100449 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300450
451 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300452
453 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000454
455 bool dp_encoder_is_mst;
456 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700457
458 struct intel_crtc_scaler_state scaler_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100459};
460
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300461struct intel_pipe_wm {
462 struct intel_wm_level wm[5];
463 uint32_t linetime;
464 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200465 bool pipe_enabled;
466 bool sprites_enabled;
467 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300468};
469
Sourab Gupta84c33a62014-06-02 16:47:17 +0530470struct intel_mmio_flip {
John Harrisoncc8c4cc2014-11-24 18:49:34 +0000471 struct drm_i915_gem_request *req;
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200472 struct work_struct work;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530473};
474
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000475struct skl_pipe_wm {
476 struct skl_wm_level wm[8];
477 struct skl_wm_level trans_wm;
478 uint32_t linetime;
479};
480
Matt Roper32b7eee2014-12-24 07:59:06 -0800481/*
482 * Tracking of operations that need to be performed at the beginning/end of an
483 * atomic commit, outside the atomic section where interrupts are disabled.
484 * These are generally operations that grab mutexes or might otherwise sleep
485 * and thus can't be run with interrupts disabled.
486 */
487struct intel_crtc_atomic_commit {
Matt Roperc34c9ee2014-12-23 10:41:50 -0800488 /* vblank evasion */
489 bool evade;
490 unsigned start_vbl_count;
491
Matt Roper32b7eee2014-12-24 07:59:06 -0800492 /* Sleepable operations to perform before commit */
493 bool wait_for_flips;
494 bool disable_fbc;
495 bool pre_disable_primary;
496 bool update_wm;
Matt Roperea2c67b2014-12-23 10:41:52 -0800497 unsigned disabled_planes;
Matt Roper32b7eee2014-12-24 07:59:06 -0800498
499 /* Sleepable operations to perform after commit */
500 unsigned fb_bits;
501 bool wait_vblank;
502 bool update_fbc;
503 bool post_enable_primary;
504 unsigned update_sprite_watermarks;
505};
506
Jesse Barnes79e53942008-11-07 14:24:08 -0800507struct intel_crtc {
508 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700509 enum pipe pipe;
510 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200512 /*
513 * Whether the crtc and the connected output pipeline is active. Implies
514 * that crtc->enabled is set, i.e. the current mode configuration has
515 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200516 */
517 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300518 unsigned long enabled_power_domains;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300519 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700520 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200521 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500522 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100523
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000524 atomic_t unpin_work_count;
525
Daniel Vettere506a0c2012-07-05 12:17:29 +0200526 /* Display surface base address adjustement for pageflips. Note that on
527 * gen4+ this only adjusts up to a tile, offsets within a tile are
528 * handled in the hw itself (with the TILEOFF register). */
529 unsigned long dspaddr_offset;
530
Chris Wilson05394f32010-11-08 19:18:58 +0000531 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100532 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300533 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300534 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300535 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700536
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000537 struct intel_initial_plane_config plane_config;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200538 struct intel_crtc_state *config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200539 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100540
Ville Syrjälä10d83732013-01-29 18:13:34 +0200541 /* reset counter value when the last flip was submitted */
542 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300543
544 /* Access to these should be protected by dev_priv->irq_lock. */
545 bool cpu_fifo_underrun_disabled;
546 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300547
548 /* per-pipe watermark state */
549 struct {
550 /* watermarks currently being used */
551 struct intel_pipe_wm active;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000552 /* SKL wm values currently in use */
553 struct skl_pipe_wm skl_active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300554 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300555
Ville Syrjälä80715b22014-05-15 20:23:23 +0300556 int scanline_offset;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530557 struct intel_mmio_flip mmio_flip;
Matt Roper32b7eee2014-12-24 07:59:06 -0800558
559 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700560
561 /* scalers available on this crtc */
562 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800563};
564
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300565struct intel_plane_wm_parameters {
566 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200567 uint32_t vert_pixels;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300568 uint8_t bytes_per_pixel;
569 bool enabled;
570 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000571 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000572 unsigned int rotation;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300573};
574
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800575struct intel_plane {
576 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700577 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800578 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100579 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800580 int max_downscale;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300581
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200582 /* FIXME convert to properties */
583 struct drm_intel_sprite_colorkey ckey;
584
Paulo Zanoni526682e2013-05-24 11:59:18 -0300585 /* Since we need to change the watermarks before/after
586 * enabling/disabling the planes, we need to store the parameters here
587 * as the other pieces of the struct may not reflect the values we want
588 * for the watermark calculations. Currently only Haswell uses this.
589 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300590 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300591
Matt Roper8e7d6882015-01-21 16:35:41 -0800592 /*
593 * NOTE: Do not place new plane state fields here (e.g., when adding
594 * new plane properties). New runtime state should now be placed in
595 * the intel_plane_state structure and accessed via drm_plane->state.
596 */
597
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800598 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300599 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800600 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800601 int crtc_x, int crtc_y,
602 unsigned int crtc_w, unsigned int crtc_h,
603 uint32_t x, uint32_t y,
604 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300605 void (*disable_plane)(struct drm_plane *plane,
606 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800607 int (*check_plane)(struct drm_plane *plane,
608 struct intel_plane_state *state);
609 void (*commit_plane)(struct drm_plane *plane,
610 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800611};
612
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300613struct intel_watermark_params {
614 unsigned long fifo_size;
615 unsigned long max_wm;
616 unsigned long default_wm;
617 unsigned long guard_size;
618 unsigned long cacheline_size;
619};
620
621struct cxsr_latency {
622 int is_desktop;
623 int is_ddr3;
624 unsigned long fsb_freq;
625 unsigned long mem_freq;
626 unsigned long display_sr;
627 unsigned long display_hpll_disable;
628 unsigned long cursor_sr;
629 unsigned long cursor_hpll_disable;
630};
631
Jesse Barnes79e53942008-11-07 14:24:08 -0800632#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200633#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800634#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100635#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800636#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800637#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800638#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700639#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300641struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300642 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300643 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300644 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200645 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300646 bool has_hdmi_sink;
647 bool has_audio;
648 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200649 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530650 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300651 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100652 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200653 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300654 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200655 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300656 struct drm_display_mode *adjusted_mode);
Jesse Barnese43823e2014-11-05 14:26:08 -0800657 bool (*infoframe_enabled)(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300658};
659
Dave Airlie0e32b392014-05-02 14:02:48 +1000660struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400661#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300662
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530663/*
664 * enum link_m_n_set:
665 * When platform provides two set of M_N registers for dp, we can
666 * program them and switch between them incase of DRRS.
667 * But When only one such register is provided, we have to program the
668 * required divider value on that registers itself based on the DRRS state.
669 *
670 * M1_N1 : Program dp_m_n on M1_N1 registers
671 * dp_m2_n2 on M2_N2 registers (If supported)
672 *
673 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
674 * M2_N2 registers are not supported
675 */
676
677enum link_m_n_set {
678 /* Sets the m1_n1 and m2_n2 */
679 M1_N1 = 0,
680 M2_N2
681};
682
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300683struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300684 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300685 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300686 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300687 bool has_audio;
688 enum hdmi_force_audio force_audio;
689 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200690 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300691 uint8_t link_bw;
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530692 uint8_t rate_select;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300693 uint8_t lane_count;
694 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300695 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400696 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200697 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
698 uint8_t num_sink_rates;
699 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200700 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300701 uint8_t train_set[4];
702 int panel_power_up_delay;
703 int panel_power_down_delay;
704 int panel_power_cycle_delay;
705 int backlight_on_delay;
706 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300707 struct delayed_work panel_vdd_work;
708 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200709 unsigned long last_power_cycle;
710 unsigned long last_power_on;
711 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000712
Clint Taylor01527b32014-07-07 13:01:46 -0700713 struct notifier_block edp_notifier;
714
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300715 /*
716 * Pipe whose power sequencer is currently locked into
717 * this port. Only relevant on VLV/CHV.
718 */
719 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300720 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300721
Todd Previte06ea66b2014-01-20 10:19:39 -0700722 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000723 bool can_mst; /* this port supports mst */
724 bool is_mst;
725 int active_mst_links;
726 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300727 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000728
Dave Airlie0e32b392014-05-02 14:02:48 +1000729 /* mst connector list */
730 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
731 struct drm_dp_mst_topology_mgr mst_mgr;
732
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000734 /*
735 * This function returns the value we have to program the AUX_CTL
736 * register with to kick off an AUX transaction.
737 */
738 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
739 bool has_aux_irq,
740 int send_bytes,
741 uint32_t aux_clock_divider);
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300742};
743
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200744struct intel_digital_port {
745 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200746 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700747 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200748 struct intel_dp dp;
749 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100750 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200751};
752
Dave Airlie0e32b392014-05-02 14:02:48 +1000753struct intel_dp_mst_encoder {
754 struct intel_encoder base;
755 enum pipe pipe;
756 struct intel_digital_port *primary;
757 void *port; /* store this opaque as its illegal to dereference it */
758};
759
Jesse Barnes89b667f2013-04-18 14:51:36 -0700760static inline int
761vlv_dport_to_channel(struct intel_digital_port *dport)
762{
763 switch (dport->port) {
764 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300765 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800766 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700767 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800768 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700769 default:
770 BUG();
771 }
772}
773
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300774static inline int
775vlv_pipe_to_channel(enum pipe pipe)
776{
777 switch (pipe) {
778 case PIPE_A:
779 case PIPE_C:
780 return DPIO_CH0;
781 case PIPE_B:
782 return DPIO_CH1;
783 default:
784 BUG();
785 }
786}
787
Chris Wilsonf875c152010-09-09 15:44:14 +0100788static inline struct drm_crtc *
789intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
790{
791 struct drm_i915_private *dev_priv = dev->dev_private;
792 return dev_priv->pipe_to_crtc_mapping[pipe];
793}
794
Chris Wilson417ae142011-01-19 15:04:42 +0000795static inline struct drm_crtc *
796intel_get_crtc_for_plane(struct drm_device *dev, int plane)
797{
798 struct drm_i915_private *dev_priv = dev->dev_private;
799 return dev_priv->plane_to_crtc_mapping[plane];
800}
801
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100802struct intel_unpin_work {
803 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000804 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000805 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000806 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100807 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000808 atomic_t pending;
809#define INTEL_FLIP_INACTIVE 0
810#define INTEL_FLIP_PENDING 1
811#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300812 u32 flip_count;
813 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000814 struct drm_i915_gem_request *flip_queued_req;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100815 int flip_queued_vblank;
816 int flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100817 bool enable_stall_check;
818};
819
Daniel Vetterd9e55602012-07-04 22:16:09 +0200820struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200821 struct drm_encoder **save_connector_encoders;
822 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200823 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200824
825 bool fb_changed;
826 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200827};
828
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300829struct intel_load_detect_pipe {
830 struct drm_framebuffer *release_fb;
831 bool load_detect_temp;
832 int dpms_mode;
833};
Daniel Vetterb9805142012-08-31 17:37:33 +0200834
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300835static inline struct intel_encoder *
836intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100837{
838 return to_intel_connector(connector)->encoder;
839}
840
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200841static inline struct intel_digital_port *
842enc_to_dig_port(struct drm_encoder *encoder)
843{
844 return container_of(encoder, struct intel_digital_port, base.base);
845}
846
Dave Airlie0e32b392014-05-02 14:02:48 +1000847static inline struct intel_dp_mst_encoder *
848enc_to_mst(struct drm_encoder *encoder)
849{
850 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
851}
852
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300853static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
854{
855 return &enc_to_dig_port(encoder)->dp;
856}
857
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200858static inline struct intel_digital_port *
859dp_to_dig_port(struct intel_dp *intel_dp)
860{
861 return container_of(intel_dp, struct intel_digital_port, dp);
862}
863
864static inline struct intel_digital_port *
865hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
866{
867 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300868}
869
Damien Lespiau6af31a62014-03-28 00:18:33 +0530870/*
871 * Returns the number of planes for this pipe, ie the number of sprites + 1
872 * (primary plane). This doesn't count the cursor plane then.
873 */
874static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
875{
876 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
877}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000878
Daniel Vetter47339cd2014-09-30 10:56:46 +0200879/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200880bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300881 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200882bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300883 enum transcoder pch_transcoder,
884 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200885void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
886 enum pipe pipe);
887void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
888 enum transcoder pch_transcoder);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200889void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200890
891/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200892void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
893void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
894void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
895void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200896void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200897void gen6_enable_rps_interrupts(struct drm_device *dev);
898void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200899u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200900void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
901void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700902static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
903{
904 /*
905 * We only use drm_irq_uninstall() at unload and VT switch, so
906 * this is the only thing we need to check.
907 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200908 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700909}
910
Ville Syrjäläa225f072014-04-29 13:35:45 +0300911int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000912void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
913 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800914
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300915/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300916void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800917
Jesse Barnes79e53942008-11-07 14:24:08 -0800918
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300919/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300920void intel_prepare_ddi(struct drm_device *dev);
921void hsw_fdi_link_train(struct drm_crtc *crtc);
922void intel_ddi_init(struct drm_device *dev, enum port port);
923enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
924bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300925void intel_ddi_pll_init(struct drm_device *dev);
926void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
927void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
928 enum transcoder cpu_transcoder);
929void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
930void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200931bool intel_ddi_pll_select(struct intel_crtc *crtc,
932 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -0300933void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
934void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
935bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
936void intel_ddi_fdi_disable(struct drm_crtc *crtc);
937void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200938 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300939
Dave Airlie44905a272014-05-02 13:36:43 +1000940void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000941void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200942 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +1000943void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300944
Daniel Vetterb680c372014-09-19 18:27:27 +0200945/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +0200946void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200947 struct intel_engine_cs *ring,
948 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200949void intel_frontbuffer_flip_prepare(struct drm_device *dev,
950 unsigned frontbuffer_bits);
951void intel_frontbuffer_flip_complete(struct drm_device *dev,
952 unsigned frontbuffer_bits);
953void intel_frontbuffer_flush(struct drm_device *dev,
954 unsigned frontbuffer_bits);
955/**
Daniel Vetter5c323b22014-09-30 22:10:53 +0200956 * intel_frontbuffer_flip - synchronous frontbuffer flip
Daniel Vetterf99d7062014-06-19 16:01:59 +0200957 * @dev: DRM device
958 * @frontbuffer_bits: frontbuffer plane tracking bits
959 *
960 * This function gets called after scheduling a flip on @obj. This is for
961 * synchronous plane updates which will happen on the next vblank and which will
962 * not get delayed by pending gpu rendering.
963 *
964 * Can be called without any locks held.
965 */
966static inline
967void intel_frontbuffer_flip(struct drm_device *dev,
968 unsigned frontbuffer_bits)
969{
970 intel_frontbuffer_flush(dev, frontbuffer_bits);
971}
972
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +0000973unsigned int intel_fb_align_height(struct drm_device *dev,
974 unsigned int height,
975 uint32_t pixel_format,
976 uint64_t fb_format_modifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200977void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
Daniel Vetterb680c372014-09-19 18:27:27 +0200978
Damien Lespiaub3218032015-02-27 11:15:18 +0000979u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
980 uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +0200981
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200982/* intel_audio.c */
983void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200984void intel_audio_codec_enable(struct intel_encoder *encoder);
985void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +0200986void i915_audio_component_init(struct drm_i915_private *dev_priv);
987void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200988
Daniel Vetterb680c372014-09-19 18:27:27 +0200989/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -0800990extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +0200991bool intel_has_pending_fb_unpin(struct drm_device *dev);
992int intel_pch_rawclk(struct drm_device *dev);
993void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300994void intel_mark_idle(struct drm_device *dev);
995void intel_crtc_restore_mode(struct drm_crtc *crtc);
Borun Fub04c5bd2014-07-12 10:02:27 +0530996void intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300997void intel_crtc_update_dpms(struct drm_crtc *crtc);
998void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300999int intel_connector_init(struct intel_connector *);
1000struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001001void intel_connector_dpms(struct drm_connector *, int mode);
1002bool intel_connector_get_hw_state(struct intel_connector *connector);
1003void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001004bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1005 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001006void intel_connector_attach_encoder(struct intel_connector *connector,
1007 struct intel_encoder *encoder);
1008struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1009struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1010 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001011enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001012int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1013 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001014enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1015 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001016bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001017static inline void
1018intel_wait_for_vblank(struct drm_device *dev, int pipe)
1019{
1020 drm_wait_one_vblank(dev, pipe);
1021}
Paulo Zanoni87440422013-09-24 15:48:31 -03001022int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001023void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1024 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -03001025bool intel_get_load_detect_pipe(struct drm_connector *connector,
1026 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001027 struct intel_load_detect_pipe *old,
1028 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001029void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001030 struct intel_load_detect_pipe *old,
1031 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001032int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1033 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00001034 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001035 struct intel_engine_cs *pipelined);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001036struct drm_framebuffer *
1037__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001038 struct drm_mode_fb_cmd2 *mode_cmd,
1039 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001040void intel_prepare_page_flip(struct drm_device *dev, int plane);
1041void intel_finish_page_flip(struct drm_device *dev, int pipe);
1042void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001043void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001044int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001045 struct drm_framebuffer *fb,
1046 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001047void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001048 struct drm_framebuffer *fb,
1049 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001050int intel_plane_atomic_get_property(struct drm_plane *plane,
1051 const struct drm_plane_state *state,
1052 struct drm_property *property,
1053 uint64_t *val);
1054int intel_plane_atomic_set_property(struct drm_plane *plane,
1055 struct drm_plane_state *state,
1056 struct drm_property *property,
1057 uint64_t val);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001058
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001059unsigned int
1060intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1061 uint64_t fb_format_modifier);
1062
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001063static inline bool
1064intel_rotation_90_or_270(unsigned int rotation)
1065{
1066 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1067}
1068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301069unsigned int
1070intel_tile_height(struct drm_device *dev, uint32_t bits_per_pixel,
1071 uint64_t fb_modifier);
1072void intel_create_rotation_property(struct drm_device *dev,
1073 struct intel_plane *plane);
1074
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00001075bool intel_wm_need_update(struct drm_plane *plane,
1076 struct drm_plane_state *state);
1077
Daniel Vetter716c2e52014-06-25 22:02:02 +03001078/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001079struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1080void assert_shared_dpll(struct drm_i915_private *dev_priv,
1081 struct intel_shared_dpll *pll,
1082 bool state);
1083#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1084#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001085struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1086 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001087void intel_put_shared_dpll(struct intel_crtc *crtc);
1088
Ville Syrjäläd288f652014-10-28 13:20:22 +02001089void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1090 const struct dpll *dpll);
1091void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1092
Daniel Vetter716c2e52014-06-25 22:02:02 +03001093/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001094void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1095 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001096void assert_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state);
1098#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1099#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1100void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state);
1102#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1103#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001104void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001105#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1106#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001107unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1108 unsigned int tiling_mode,
1109 unsigned int bpp,
1110 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001111void intel_prepare_reset(struct drm_device *dev);
1112void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001113void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1114void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001115void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001116 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301117void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001118int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1119void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001120ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001121 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -03001122bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001123void hsw_enable_ips(struct intel_crtc *crtc);
1124void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001125enum intel_display_power_domain
1126intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001127void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001128 struct intel_crtc_state *pipe_config);
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001129void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001130void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001131void skl_detach_scalers(struct intel_crtc *intel_crtc);
1132int skl_update_scaler_users(struct intel_crtc *intel_crtc,
1133 struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane,
1134 struct intel_plane_state *plane_state, int force_detach);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001135
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001136unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1137 struct drm_i915_gem_object *obj);
1138
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001139/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001140void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1141bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1142 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001143void intel_dp_start_link_train(struct intel_dp *intel_dp);
1144void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1145void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1146void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1147void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001148int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001149bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001150 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001151bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001152enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1153 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001154void intel_edp_backlight_on(struct intel_dp *intel_dp);
1155void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001156void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001157void intel_edp_panel_on(struct intel_dp *intel_dp);
1158void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001159void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1160void intel_dp_mst_suspend(struct drm_device *dev);
1161void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001162int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001163int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001164void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001165void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001166uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001167void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301168void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1169void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301170void intel_edp_drrs_invalidate(struct drm_device *dev,
1171 unsigned frontbuffer_bits);
1172void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001173
Dave Airlie0e32b392014-05-02 14:02:48 +10001174/* intel_dp_mst.c */
1175int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1176void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001177/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001178void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001179
1180
1181/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001182void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001183
1184
Daniel Vetter0632fef2013-10-08 17:44:49 +02001185/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +02001186#ifdef CONFIG_DRM_I915_FBDEV
1187extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001188extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001189extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001190extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001191extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1192extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001193#else
1194static inline int intel_fbdev_init(struct drm_device *dev)
1195{
1196 return 0;
1197}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001198
Jesse Barnesd1d70672014-05-28 14:39:03 -07001199static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001200{
1201}
1202
1203static inline void intel_fbdev_fini(struct drm_device *dev)
1204{
1205}
1206
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001207static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001208{
1209}
1210
Daniel Vetter0632fef2013-10-08 17:44:49 +02001211static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001212{
1213}
1214#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001215
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001216/* intel_fbc.c */
1217bool intel_fbc_enabled(struct drm_device *dev);
1218void intel_fbc_update(struct drm_device *dev);
1219void intel_fbc_init(struct drm_i915_private *dev_priv);
1220void intel_fbc_disable(struct drm_device *dev);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001221void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1222 unsigned int frontbuffer_bits,
1223 enum fb_op_origin origin);
1224void intel_fbc_flush(struct drm_i915_private *dev_priv,
1225 unsigned int frontbuffer_bits);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001226
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001227/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001228void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1229void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1230 struct intel_connector *intel_connector);
1231struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1232bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001233 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001234
1235
1236/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001237void intel_lvds_init(struct drm_device *dev);
1238bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001239
1240
1241/* intel_modes.c */
1242int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001243 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001244int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001245void intel_attach_force_audio_property(struct drm_connector *connector);
1246void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001247
1248
1249/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001250void intel_setup_overlay(struct drm_device *dev);
1251void intel_cleanup_overlay(struct drm_device *dev);
1252int intel_overlay_switch_off(struct intel_overlay *overlay);
1253int intel_overlay_put_image(struct drm_device *dev, void *data,
1254 struct drm_file *file_priv);
1255int intel_overlay_attrs(struct drm_device *dev, void *data,
1256 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001257void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001258
1259
1260/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001261int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301262 struct drm_display_mode *fixed_mode,
1263 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001264void intel_panel_fini(struct intel_panel *panel);
1265void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1266 struct drm_display_mode *adjusted_mode);
1267void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001268 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001269 int fitting_mode);
1270void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001271 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001272 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001273void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1274 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001275int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001276void intel_panel_enable_backlight(struct intel_connector *connector);
1277void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001278void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001279void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001280enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301281extern struct drm_display_mode *intel_find_panel_downclock(
1282 struct drm_device *dev,
1283 struct drm_display_mode *fixed_mode,
1284 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001285void intel_backlight_register(struct drm_device *dev);
1286void intel_backlight_unregister(struct drm_device *dev);
1287
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001288
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001289/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001290void intel_psr_enable(struct intel_dp *intel_dp);
1291void intel_psr_disable(struct intel_dp *intel_dp);
1292void intel_psr_invalidate(struct drm_device *dev,
1293 unsigned frontbuffer_bits);
1294void intel_psr_flush(struct drm_device *dev,
1295 unsigned frontbuffer_bits);
1296void intel_psr_init(struct drm_device *dev);
Rodrigo Vivic7240c32015-04-10 11:15:10 -07001297void intel_psr_single_frame_update(struct drm_device *dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001298
Daniel Vetter9c065a72014-09-30 10:56:38 +02001299/* intel_runtime_pm.c */
1300int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001301void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001302void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001303void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001304
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001305bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1306 enum intel_display_power_domain domain);
1307bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1308 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001309void intel_display_power_get(struct drm_i915_private *dev_priv,
1310 enum intel_display_power_domain domain);
1311void intel_display_power_put(struct drm_i915_private *dev_priv,
1312 enum intel_display_power_domain domain);
1313void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1314void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1315void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1316void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1317void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1318
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001319void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1320
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001321/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001322void intel_init_clock_gating(struct drm_device *dev);
1323void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001324int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001325void intel_update_watermarks(struct drm_crtc *crtc);
1326void intel_update_sprite_watermarks(struct drm_plane *plane,
1327 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001328 uint32_t sprite_width,
1329 uint32_t sprite_height,
1330 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001331 bool enabled, bool scaled);
1332void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001333void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001334void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1335void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001336void intel_init_gt_powersave(struct drm_device *dev);
1337void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001338void intel_enable_gt_powersave(struct drm_device *dev);
1339void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001340void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001341void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001342void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001343void gen6_rps_busy(struct drm_i915_private *dev_priv);
1344void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001345void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001346void gen6_rps_boost(struct drm_i915_private *dev_priv,
1347 struct drm_i915_file_private *file_priv);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001348void intel_queue_rps_boost_for_request(struct drm_device *dev,
1349 struct drm_i915_gem_request *rq);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001350void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001351void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001352void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1353 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03001354
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001355
1356/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001357bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001358
1359
1360/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001361int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001362void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001363 enum plane plane);
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301364int intel_plane_restore(struct drm_plane *plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001365int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1366 struct drm_file *file_priv);
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02001367bool intel_pipe_update_start(struct intel_crtc *crtc,
1368 uint32_t *start_vbl_count);
1369void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -08001370void intel_post_enable_primary(struct drm_crtc *crtc);
1371void intel_pre_disable_primary(struct drm_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001372
1373/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001374void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001375
Matt Roperea2c67b2014-12-23 10:41:52 -08001376/* intel_atomic.c */
Matt Roper5ee67f12015-01-21 16:35:44 -08001377int intel_atomic_check(struct drm_device *dev,
1378 struct drm_atomic_state *state);
1379int intel_atomic_commit(struct drm_device *dev,
1380 struct drm_atomic_state *state,
1381 bool async);
Matt Roper2545e4a2015-01-22 16:51:27 -08001382int intel_connector_atomic_get_property(struct drm_connector *connector,
1383 const struct drm_connector_state *state,
1384 struct drm_property *property,
1385 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001386struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1387void intel_crtc_destroy_state(struct drm_crtc *crtc,
1388 struct drm_crtc_state *state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001389static inline struct intel_crtc_state *
1390intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1391 struct intel_crtc *crtc)
1392{
1393 struct drm_crtc_state *crtc_state;
1394 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1395 if (IS_ERR(crtc_state))
1396 return ERR_PTR(PTR_ERR(crtc_state));
1397
1398 return to_intel_crtc_state(crtc_state);
1399}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001400int intel_atomic_setup_scalers(struct drm_device *dev,
1401 struct intel_crtc *intel_crtc,
1402 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001403
1404/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001405struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001406struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1407void intel_plane_destroy_state(struct drm_plane *plane,
1408 struct drm_plane_state *state);
1409extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1410
Jesse Barnes79e53942008-11-07 14:24:08 -08001411#endif /* __INTEL_DRV_H__ */