Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright (c) 2007-2008 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 23 | * IN THE SOFTWARE. |
| 24 | */ |
| 25 | #ifndef __INTEL_DRV_H__ |
| 26 | #define __INTEL_DRV_H__ |
| 27 | |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 28 | #include <linux/async.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 29 | #include <linux/i2c.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 30 | #include <linux/hdmi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/i915_drm.h> |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 32 | #include "i915_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drm_crtc.h> |
| 34 | #include <drm/drm_crtc_helper.h> |
| 35 | #include <drm/drm_fb_helper.h> |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 36 | #include <drm/drm_dp_mst_helper.h> |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 37 | #include <drm/drm_rect.h> |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 38 | #include <drm/drm_atomic.h> |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 39 | |
U. Artie Eoff | 2e54162 | 2014-09-29 15:49:33 -0700 | [diff] [blame] | 40 | #define DIV_ROUND_CLOSEST_ULL(ll, d) \ |
| 41 | ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; }) |
| 42 | |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 43 | /** |
| 44 | * _wait_for - magic (register) wait macro |
| 45 | * |
| 46 | * Does the right thing for modeset paths when run under kdgb or similar atomic |
| 47 | * contexts. Note that it's important that we check the condition again after |
| 48 | * having timed out, since the timeout could be due to preemption or similar and |
| 49 | * we've never had a chance to check the condition before the timeout. |
| 50 | */ |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 51 | #define _wait_for(COND, MS, W) ({ \ |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 52 | unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 53 | int ret__ = 0; \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 54 | while (!(COND)) { \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 55 | if (time_after(jiffies, timeout__)) { \ |
Daniel Vetter | 1d5bfac | 2013-03-28 00:03:25 +0100 | [diff] [blame] | 56 | if (!(COND)) \ |
| 57 | ret__ = -ETIMEDOUT; \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 58 | break; \ |
| 59 | } \ |
Ville Syrjälä | 9848de0 | 2015-03-20 21:28:08 +0200 | [diff] [blame] | 60 | if ((W) && drm_can_sleep()) { \ |
| 61 | usleep_range((W)*1000, (W)*2000); \ |
Ben Widawsky | 0cc2764 | 2012-09-01 22:59:48 -0700 | [diff] [blame] | 62 | } else { \ |
| 63 | cpu_relax(); \ |
| 64 | } \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 65 | } \ |
| 66 | ret__; \ |
| 67 | }) |
| 68 | |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 69 | #define wait_for(COND, MS) _wait_for(COND, MS, 1) |
| 70 | #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0) |
Daniel Vetter | 6effa33 | 2013-03-28 11:31:04 +0100 | [diff] [blame] | 71 | #define wait_for_atomic_us(COND, US) _wait_for((COND), \ |
| 72 | DIV_ROUND_UP((US), 1000), 0) |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 73 | |
Jani Nikula | 49938ac | 2014-01-10 17:10:20 +0200 | [diff] [blame] | 74 | #define KHz(x) (1000 * (x)) |
| 75 | #define MHz(x) KHz(1000 * (x)) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 76 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 77 | /* |
| 78 | * Display related stuff |
| 79 | */ |
| 80 | |
| 81 | /* store information about an Ixxx DVO */ |
| 82 | /* The i830->i865 use multiple DVOs with multiple i2cs */ |
| 83 | /* the i915, i945 have a single sDVO i2c bus - which is different */ |
| 84 | #define MAX_OUTPUTS 6 |
| 85 | /* maximum connectors per crtcs in the mode set */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 86 | |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 87 | /* Maximum cursor sizes */ |
| 88 | #define GEN2_CURSOR_WIDTH 64 |
| 89 | #define GEN2_CURSOR_HEIGHT 64 |
Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 90 | #define MAX_CURSOR_WIDTH 256 |
| 91 | #define MAX_CURSOR_HEIGHT 256 |
Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 92 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 93 | #define INTEL_I2C_BUS_DVO 1 |
| 94 | #define INTEL_I2C_BUS_SDVO 2 |
| 95 | |
| 96 | /* these are outputs from the chip - integrated only |
| 97 | external chips are via DVO or SDVO output */ |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 98 | enum intel_output_type { |
| 99 | INTEL_OUTPUT_UNUSED = 0, |
| 100 | INTEL_OUTPUT_ANALOG = 1, |
| 101 | INTEL_OUTPUT_DVO = 2, |
| 102 | INTEL_OUTPUT_SDVO = 3, |
| 103 | INTEL_OUTPUT_LVDS = 4, |
| 104 | INTEL_OUTPUT_TVOUT = 5, |
| 105 | INTEL_OUTPUT_HDMI = 6, |
| 106 | INTEL_OUTPUT_DISPLAYPORT = 7, |
| 107 | INTEL_OUTPUT_EDP = 8, |
| 108 | INTEL_OUTPUT_DSI = 9, |
| 109 | INTEL_OUTPUT_UNKNOWN = 10, |
| 110 | INTEL_OUTPUT_DP_MST = 11, |
| 111 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 112 | |
| 113 | #define INTEL_DVO_CHIP_NONE 0 |
| 114 | #define INTEL_DVO_CHIP_LVDS 1 |
| 115 | #define INTEL_DVO_CHIP_TMDS 2 |
| 116 | #define INTEL_DVO_CHIP_TVOUT 4 |
| 117 | |
Shobhit Kumar | dfba2e2 | 2014-04-14 11:18:24 +0530 | [diff] [blame] | 118 | #define INTEL_DSI_VIDEO_MODE 0 |
| 119 | #define INTEL_DSI_COMMAND_MODE 1 |
Jani Nikula | 72ffa33 | 2013-08-27 15:12:17 +0300 | [diff] [blame] | 120 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 121 | struct intel_framebuffer { |
| 122 | struct drm_framebuffer base; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 123 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 124 | }; |
| 125 | |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 126 | struct intel_fbdev { |
| 127 | struct drm_fb_helper helper; |
Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 128 | struct intel_framebuffer *fb; |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 129 | struct list_head fbdev_list; |
| 130 | struct drm_display_mode *our_mode; |
Jesse Barnes | d978ef1 | 2014-03-07 08:57:51 -0800 | [diff] [blame] | 131 | int preferred_bpp; |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 132 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 133 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 134 | struct intel_encoder { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 135 | struct drm_encoder base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 136 | /* |
| 137 | * The new crtc this encoder will be driven from. Only differs from |
| 138 | * base->crtc while a modeset is in progress. |
| 139 | */ |
| 140 | struct intel_crtc *new_crtc; |
| 141 | |
Paulo Zanoni | 6847d71b | 2014-10-27 17:47:52 -0200 | [diff] [blame] | 142 | enum intel_output_type type; |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 143 | unsigned int cloneable; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 144 | bool connectors_active; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 145 | void (*hot_plug)(struct intel_encoder *); |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 146 | bool (*compute_config)(struct intel_encoder *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 147 | struct intel_crtc_state *); |
Daniel Vetter | dafd226 | 2012-11-26 17:22:07 +0100 | [diff] [blame] | 148 | void (*pre_pll_enable)(struct intel_encoder *); |
Daniel Vetter | bf49ec8 | 2012-09-06 22:15:40 +0200 | [diff] [blame] | 149 | void (*pre_enable)(struct intel_encoder *); |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 150 | void (*enable)(struct intel_encoder *); |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 151 | void (*mode_set)(struct intel_encoder *intel_encoder); |
Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 152 | void (*disable)(struct intel_encoder *); |
Daniel Vetter | bf49ec8 | 2012-09-06 22:15:40 +0200 | [diff] [blame] | 153 | void (*post_disable)(struct intel_encoder *); |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 154 | /* Read out the current hw state of this connector, returning true if |
| 155 | * the encoder is active. If the encoder is enabled it also set the pipe |
| 156 | * it is connected to in the pipe parameter. */ |
| 157 | bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 158 | /* Reconstructs the equivalent mode flags for the current hardware |
Daniel Vetter | fdafa9e | 2013-06-12 11:47:24 +0200 | [diff] [blame] | 159 | * state. This must be called _after_ display->get_pipe_config has |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 160 | * pre-filled the pipe config. Note that intel_encoder->base.crtc must |
| 161 | * be set correctly before calling this function. */ |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 162 | void (*get_config)(struct intel_encoder *, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 163 | struct intel_crtc_state *pipe_config); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 164 | /* |
| 165 | * Called during system suspend after all pending requests for the |
| 166 | * encoder are flushed (for example for DP AUX transactions) and |
| 167 | * device interrupts are disabled. |
| 168 | */ |
| 169 | void (*suspend)(struct intel_encoder *); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 170 | int crtc_mask; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 171 | enum hpd_pin hpd_pin; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 172 | }; |
| 173 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 174 | struct intel_panel { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 175 | struct drm_display_mode *fixed_mode; |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 176 | struct drm_display_mode *downclock_mode; |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 177 | int fitting_mode; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 178 | |
| 179 | /* backlight */ |
| 180 | struct { |
Jani Nikula | c91c9f3 | 2013-11-08 16:48:55 +0200 | [diff] [blame] | 181 | bool present; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 182 | u32 level; |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 183 | u32 min; |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 184 | u32 max; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 185 | bool enabled; |
Jani Nikula | 636baeb | 2013-11-08 16:49:02 +0200 | [diff] [blame] | 186 | bool combination_mode; /* gen 2/4 only */ |
| 187 | bool active_low_pwm; |
Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 188 | struct backlight_device *device; |
| 189 | } backlight; |
Jani Nikula | ab656bb | 2014-08-13 12:10:12 +0300 | [diff] [blame] | 190 | |
| 191 | void (*backlight_power)(struct intel_connector *, bool enable); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 192 | }; |
| 193 | |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 194 | struct intel_connector { |
| 195 | struct drm_connector base; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 196 | /* |
| 197 | * The fixed encoder this connector is connected to. |
| 198 | */ |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 199 | struct intel_encoder *encoder; |
Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 200 | |
| 201 | /* |
| 202 | * The new encoder this connector will be driven. Only differs from |
| 203 | * encoder while a modeset is in progress. |
| 204 | */ |
| 205 | struct intel_encoder *new_encoder; |
| 206 | |
Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 207 | /* Reads out the current hw, returning true if the connector is enabled |
| 208 | * and active (i.e. dpms ON state). */ |
| 209 | bool (*get_hw_state)(struct intel_connector *); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 210 | |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 211 | /* |
| 212 | * Removes all interfaces through which the connector is accessible |
| 213 | * - like sysfs, debugfs entries -, so that no new operations can be |
| 214 | * started on the connector. Also makes sure all currently pending |
| 215 | * operations finish before returing. |
| 216 | */ |
| 217 | void (*unregister)(struct intel_connector *); |
| 218 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 219 | /* Panel info for eDP and LVDS */ |
| 220 | struct intel_panel panel; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 221 | |
| 222 | /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */ |
| 223 | struct edid *edid; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 224 | struct edid *detect_edid; |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 225 | |
| 226 | /* since POLL and HPD connectors may use the same HPD line keep the native |
| 227 | state of connector->polled in case hotplug storm detection changes it */ |
| 228 | u8 polled; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 229 | |
| 230 | void *port; /* store this opaque as its illegal to dereference it */ |
| 231 | |
| 232 | struct intel_dp *mst_port; |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 233 | }; |
| 234 | |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 235 | typedef struct dpll { |
| 236 | /* given values */ |
| 237 | int n; |
| 238 | int m1, m2; |
| 239 | int p1, p2; |
| 240 | /* derived values */ |
| 241 | int dot; |
| 242 | int vco; |
| 243 | int m; |
| 244 | int p; |
| 245 | } intel_clock_t; |
| 246 | |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 247 | struct intel_plane_state { |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 248 | struct drm_plane_state base; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 249 | struct drm_rect src; |
| 250 | struct drm_rect dst; |
| 251 | struct drm_rect clip; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 252 | bool visible; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 253 | |
| 254 | /* |
| 255 | * used only for sprite planes to determine when to implicitly |
| 256 | * enable/disable the primary plane |
| 257 | */ |
| 258 | bool hides_primary; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 259 | |
| 260 | /* |
| 261 | * scaler_id |
| 262 | * = -1 : not using a scaler |
| 263 | * >= 0 : using a scalers |
| 264 | * |
| 265 | * plane requiring a scaler: |
| 266 | * - During check_plane, its bit is set in |
| 267 | * crtc_state->scaler_state.scaler_users by calling helper function |
| 268 | * update_scaler_users. |
| 269 | * - scaler_id indicates the scaler it got assigned. |
| 270 | * |
| 271 | * plane doesn't require a scaler: |
| 272 | * - this can happen when scaling is no more required or plane simply |
| 273 | * got disabled. |
| 274 | * - During check_plane, corresponding bit is reset in |
| 275 | * crtc_state->scaler_state.scaler_users by calling helper function |
| 276 | * update_scaler_users. |
| 277 | */ |
| 278 | int scaler_id; |
Gustavo Padovan | eeca778 | 2014-09-05 17:04:46 -0300 | [diff] [blame] | 279 | }; |
| 280 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 281 | struct intel_initial_plane_config { |
Damien Lespiau | 2d14030 | 2015-02-05 17:22:18 +0000 | [diff] [blame] | 282 | struct intel_framebuffer *fb; |
Damien Lespiau | 49af449 | 2015-01-20 12:51:44 +0000 | [diff] [blame] | 283 | unsigned int tiling; |
Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 284 | int size; |
| 285 | u32 base; |
| 286 | }; |
| 287 | |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 288 | #define SKL_MIN_SRC_W 8 |
| 289 | #define SKL_MAX_SRC_W 4096 |
| 290 | #define SKL_MIN_SRC_H 8 |
| 291 | #define SKL_MAX_SRC_H 2304 |
| 292 | #define SKL_MIN_DST_W 8 |
| 293 | #define SKL_MAX_DST_W 4096 |
| 294 | #define SKL_MIN_DST_H 8 |
| 295 | #define SKL_MAX_DST_H 2304 |
| 296 | |
| 297 | struct intel_scaler { |
| 298 | int id; |
| 299 | int in_use; |
| 300 | uint32_t mode; |
| 301 | }; |
| 302 | |
| 303 | struct intel_crtc_scaler_state { |
| 304 | #define SKL_NUM_SCALERS 2 |
| 305 | struct intel_scaler scalers[SKL_NUM_SCALERS]; |
| 306 | |
| 307 | /* |
| 308 | * scaler_users: keeps track of users requesting scalers on this crtc. |
| 309 | * |
| 310 | * If a bit is set, a user is using a scaler. |
| 311 | * Here user can be a plane or crtc as defined below: |
| 312 | * bits 0-30 - plane (bit position is index from drm_plane_index) |
| 313 | * bit 31 - crtc |
| 314 | * |
| 315 | * Instead of creating a new index to cover planes and crtc, using |
| 316 | * existing drm_plane_index for planes which is well less than 31 |
| 317 | * planes and bit 31 for crtc. This should be fine to cover all |
| 318 | * our platforms. |
| 319 | * |
| 320 | * intel_atomic_setup_scalers will setup available scalers to users |
| 321 | * requesting scalers. It will gracefully fail if request exceeds |
| 322 | * avilability. |
| 323 | */ |
| 324 | #define SKL_CRTC_INDEX 31 |
| 325 | unsigned scaler_users; |
| 326 | |
| 327 | /* scaler used by crtc for panel fitting purpose */ |
| 328 | int scaler_id; |
| 329 | }; |
| 330 | |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 331 | struct intel_crtc_state { |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 332 | struct drm_crtc_state base; |
| 333 | |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 334 | /** |
| 335 | * quirks - bitfield with hw state readout quirks |
| 336 | * |
| 337 | * For various reasons the hw state readout code might not be able to |
| 338 | * completely faithfully read out the current state. These cases are |
| 339 | * tracked with quirk flags so that fastboot and state checker can act |
| 340 | * accordingly. |
| 341 | */ |
Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 342 | #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */ |
| 343 | #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */ |
Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 344 | unsigned long quirks; |
| 345 | |
Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 346 | /* Pipe source size (ie. panel fitter input size) |
| 347 | * All planes will be positioned inside this space, |
| 348 | * and get clipped at the edges. */ |
| 349 | int pipe_src_w, pipe_src_h; |
| 350 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 351 | /* Whether to set up the PCH/FDI. Note that we never allow sharing |
| 352 | * between pch encoders and cpu encoders. */ |
| 353 | bool has_pch_encoder; |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 354 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 355 | /* Are we sending infoframes on the attached port */ |
| 356 | bool has_infoframe; |
| 357 | |
Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 358 | /* CPU Transcoder for the pipe. Currently this can only differ from the |
| 359 | * pipe on Haswell (where we have a special eDP transcoder). */ |
| 360 | enum transcoder cpu_transcoder; |
| 361 | |
Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 362 | /* |
| 363 | * Use reduced/limited/broadcast rbg range, compressing from the full |
| 364 | * range fed into the crtcs. |
| 365 | */ |
| 366 | bool limited_color_range; |
| 367 | |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 368 | /* DP has a bunch of special case unfortunately, so mark the pipe |
| 369 | * accordingly. */ |
| 370 | bool has_dp_encoder; |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 371 | |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 372 | /* Whether we should send NULL infoframes. Required for audio. */ |
| 373 | bool has_hdmi_sink; |
| 374 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 375 | /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or |
| 376 | * has_dp_encoder is set. */ |
| 377 | bool has_audio; |
| 378 | |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 379 | /* |
| 380 | * Enable dithering, used when the selected pipe bpp doesn't match the |
| 381 | * plane bpp. |
| 382 | */ |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 383 | bool dither; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 384 | |
| 385 | /* Controls for the clock computation, to override various stages. */ |
| 386 | bool clock_set; |
| 387 | |
Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 388 | /* SDVO TV has a bunch of special case. To make multifunction encoders |
| 389 | * work correctly, we need to track this at runtime.*/ |
| 390 | bool sdvo_tv_clock; |
| 391 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 392 | /* |
| 393 | * crtc bandwidth limit, don't increase pipe bpp or clock if not really |
| 394 | * required. This is set in the 2nd loop of calling encoder's |
| 395 | * ->compute_config if the first pick doesn't work out. |
| 396 | */ |
| 397 | bool bw_constrained; |
| 398 | |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 399 | /* Settings for the intel dpll used on pretty much everything but |
| 400 | * haswell. */ |
Ville Syrjälä | 80ad920 | 2013-04-19 14:36:51 +0300 | [diff] [blame] | 401 | struct dpll dpll; |
Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 402 | |
Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 403 | /* Selected dpll when shared or DPLL_ID_PRIVATE. */ |
| 404 | enum intel_dpll_id shared_dpll; |
| 405 | |
Satheeshakrishna M | 96b7dfb | 2014-11-13 14:55:17 +0000 | [diff] [blame] | 406 | /* |
| 407 | * - PORT_CLK_SEL for DDI ports on HSW/BDW. |
| 408 | * - enum skl_dpll on SKL |
| 409 | */ |
Daniel Vetter | de7cfc6 | 2014-06-25 22:01:54 +0300 | [diff] [blame] | 410 | uint32_t ddi_pll_sel; |
| 411 | |
Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 412 | /* Actual register state of the dpll, for shared dpll cross-checking. */ |
| 413 | struct intel_dpll_hw_state dpll_hw_state; |
| 414 | |
Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 415 | int pipe_bpp; |
Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 416 | struct intel_link_m_n dp_m_n; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 417 | |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 418 | /* m2_n2 for eDP downclock */ |
| 419 | struct intel_link_m_n dp_m2_n2; |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 420 | bool has_drrs; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 421 | |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 422 | /* |
| 423 | * Frequence the dpll for the port should run at. Differs from the |
Ville Syrjälä | 3c52f4e | 2013-09-06 23:28:59 +0300 | [diff] [blame] | 424 | * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also |
| 425 | * already multiplied by pixel_multiplier. |
Daniel Vetter | df92b1e | 2013-03-28 10:41:58 +0100 | [diff] [blame] | 426 | */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 427 | int port_clock; |
| 428 | |
Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 429 | /* Used by SDVO (and if we ever fix it, HDMI). */ |
| 430 | unsigned pixel_multiplier; |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 431 | |
| 432 | /* Panel fitter controls for gen2-gen4 + VLV */ |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 433 | struct { |
| 434 | u32 control; |
| 435 | u32 pgm_ratios; |
Daniel Vetter | 68fc874 | 2013-04-25 22:52:16 +0200 | [diff] [blame] | 436 | u32 lvds_border_bits; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 437 | } gmch_pfit; |
| 438 | |
| 439 | /* Panel fitter placement and size for Ironlake+ */ |
| 440 | struct { |
| 441 | u32 pos; |
| 442 | u32 size; |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 443 | bool enabled; |
Daniel Vetter | fabf6e5 | 2014-05-29 14:10:22 +0200 | [diff] [blame] | 444 | bool force_thru; |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 445 | } pch_pfit; |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 446 | |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 447 | /* FDI configuration, only valid if has_pch_encoder is set. */ |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 448 | int fdi_lanes; |
Daniel Vetter | ca3a0ff | 2013-02-14 16:54:22 +0100 | [diff] [blame] | 449 | struct intel_link_m_n fdi_m_n; |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 450 | |
| 451 | bool ips_enabled; |
Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 452 | |
| 453 | bool double_wide; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 454 | |
| 455 | bool dp_encoder_is_mst; |
| 456 | int pbn; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 457 | |
| 458 | struct intel_crtc_scaler_state scaler_state; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 459 | }; |
| 460 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 461 | struct intel_pipe_wm { |
| 462 | struct intel_wm_level wm[5]; |
| 463 | uint32_t linetime; |
| 464 | bool fbc_wm_enabled; |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 465 | bool pipe_enabled; |
| 466 | bool sprites_enabled; |
| 467 | bool sprites_scaled; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 468 | }; |
| 469 | |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 470 | struct intel_mmio_flip { |
John Harrison | cc8c4cc | 2014-11-24 18:49:34 +0000 | [diff] [blame] | 471 | struct drm_i915_gem_request *req; |
Ander Conselvan de Oliveira | 9362c7c | 2014-10-28 15:10:14 +0200 | [diff] [blame] | 472 | struct work_struct work; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 473 | }; |
| 474 | |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 475 | struct skl_pipe_wm { |
| 476 | struct skl_wm_level wm[8]; |
| 477 | struct skl_wm_level trans_wm; |
| 478 | uint32_t linetime; |
| 479 | }; |
| 480 | |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 481 | /* |
| 482 | * Tracking of operations that need to be performed at the beginning/end of an |
| 483 | * atomic commit, outside the atomic section where interrupts are disabled. |
| 484 | * These are generally operations that grab mutexes or might otherwise sleep |
| 485 | * and thus can't be run with interrupts disabled. |
| 486 | */ |
| 487 | struct intel_crtc_atomic_commit { |
Matt Roper | c34c9ee | 2014-12-23 10:41:50 -0800 | [diff] [blame] | 488 | /* vblank evasion */ |
| 489 | bool evade; |
| 490 | unsigned start_vbl_count; |
| 491 | |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 492 | /* Sleepable operations to perform before commit */ |
| 493 | bool wait_for_flips; |
| 494 | bool disable_fbc; |
| 495 | bool pre_disable_primary; |
| 496 | bool update_wm; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 497 | unsigned disabled_planes; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 498 | |
| 499 | /* Sleepable operations to perform after commit */ |
| 500 | unsigned fb_bits; |
| 501 | bool wait_vblank; |
| 502 | bool update_fbc; |
| 503 | bool post_enable_primary; |
| 504 | unsigned update_sprite_watermarks; |
| 505 | }; |
| 506 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 507 | struct intel_crtc { |
| 508 | struct drm_crtc base; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 509 | enum pipe pipe; |
| 510 | enum plane plane; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 511 | u8 lut_r[256], lut_g[256], lut_b[256]; |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 512 | /* |
| 513 | * Whether the crtc and the connected output pipeline is active. Implies |
| 514 | * that crtc->enabled is set, i.e. the current mode configuration has |
| 515 | * some outputs connected to this crtc. |
Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 516 | */ |
| 517 | bool active; |
Imre Deak | 6efdf35 | 2013-10-16 17:25:52 +0300 | [diff] [blame] | 518 | unsigned long enabled_power_domains; |
Ville Syrjälä | 4c445e0 | 2013-10-09 17:24:58 +0300 | [diff] [blame] | 519 | bool primary_enabled; /* is the primary plane (partially) visible? */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 520 | bool lowfreq_avail; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 521 | struct intel_overlay *overlay; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 522 | struct intel_unpin_work *unpin_work; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 523 | |
Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 524 | atomic_t unpin_work_count; |
| 525 | |
Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 526 | /* Display surface base address adjustement for pageflips. Note that on |
| 527 | * gen4+ this only adjusts up to a tile, offsets within a tile are |
| 528 | * handled in the hw itself (with the TILEOFF register). */ |
| 529 | unsigned long dspaddr_offset; |
| 530 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 531 | struct drm_i915_gem_object *cursor_bo; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 532 | uint32_t cursor_addr; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 533 | uint32_t cursor_cntl; |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 534 | uint32_t cursor_size; |
Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 535 | uint32_t cursor_base; |
Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 536 | |
Damien Lespiau | 5724dbd | 2015-01-20 12:51:52 +0000 | [diff] [blame] | 537 | struct intel_initial_plane_config plane_config; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 538 | struct intel_crtc_state *config; |
Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 539 | bool new_enabled; |
Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 540 | |
Ville Syrjälä | 10d8373 | 2013-01-29 18:13:34 +0200 | [diff] [blame] | 541 | /* reset counter value when the last flip was submitted */ |
| 542 | unsigned int reset_counter; |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 543 | |
| 544 | /* Access to these should be protected by dev_priv->irq_lock. */ |
| 545 | bool cpu_fifo_underrun_disabled; |
| 546 | bool pch_fifo_underrun_disabled; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 547 | |
| 548 | /* per-pipe watermark state */ |
| 549 | struct { |
| 550 | /* watermarks currently being used */ |
| 551 | struct intel_pipe_wm active; |
Pradeep Bhat | 2ac96d2 | 2014-11-04 17:06:40 +0000 | [diff] [blame] | 552 | /* SKL wm values currently in use */ |
| 553 | struct skl_pipe_wm skl_active; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 554 | } wm; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 555 | |
Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 556 | int scanline_offset; |
Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 557 | struct intel_mmio_flip mmio_flip; |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 558 | |
| 559 | struct intel_crtc_atomic_commit atomic; |
Chandra Konduru | be41e33 | 2015-04-07 15:28:36 -0700 | [diff] [blame] | 560 | |
| 561 | /* scalers available on this crtc */ |
| 562 | int num_scalers; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 563 | }; |
| 564 | |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 565 | struct intel_plane_wm_parameters { |
| 566 | uint32_t horiz_pixels; |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 567 | uint32_t vert_pixels; |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 568 | uint8_t bytes_per_pixel; |
| 569 | bool enabled; |
| 570 | bool scaled; |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 571 | u64 tiling; |
Tvrtko Ursulin | 1fc0a8f | 2015-03-23 11:10:38 +0000 | [diff] [blame] | 572 | unsigned int rotation; |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 573 | }; |
| 574 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 575 | struct intel_plane { |
| 576 | struct drm_plane base; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 577 | int plane; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 578 | enum pipe pipe; |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 579 | bool can_scale; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 580 | int max_downscale; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 581 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 582 | /* FIXME convert to properties */ |
| 583 | struct drm_intel_sprite_colorkey ckey; |
| 584 | |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 585 | /* Since we need to change the watermarks before/after |
| 586 | * enabling/disabling the planes, we need to store the parameters here |
| 587 | * as the other pieces of the struct may not reflect the values we want |
| 588 | * for the watermark calculations. Currently only Haswell uses this. |
| 589 | */ |
Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 590 | struct intel_plane_wm_parameters wm; |
Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 591 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 592 | /* |
| 593 | * NOTE: Do not place new plane state fields here (e.g., when adding |
| 594 | * new plane properties). New runtime state should now be placed in |
| 595 | * the intel_plane_state structure and accessed via drm_plane->state. |
| 596 | */ |
| 597 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 598 | void (*update_plane)(struct drm_plane *plane, |
Ville Syrjälä | b39d53f | 2013-08-06 22:24:09 +0300 | [diff] [blame] | 599 | struct drm_crtc *crtc, |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 600 | struct drm_framebuffer *fb, |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 601 | int crtc_x, int crtc_y, |
| 602 | unsigned int crtc_w, unsigned int crtc_h, |
| 603 | uint32_t x, uint32_t y, |
| 604 | uint32_t src_w, uint32_t src_h); |
Ville Syrjälä | b39d53f | 2013-08-06 22:24:09 +0300 | [diff] [blame] | 605 | void (*disable_plane)(struct drm_plane *plane, |
| 606 | struct drm_crtc *crtc); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 607 | int (*check_plane)(struct drm_plane *plane, |
| 608 | struct intel_plane_state *state); |
| 609 | void (*commit_plane)(struct drm_plane *plane, |
| 610 | struct intel_plane_state *state); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 611 | }; |
| 612 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 613 | struct intel_watermark_params { |
| 614 | unsigned long fifo_size; |
| 615 | unsigned long max_wm; |
| 616 | unsigned long default_wm; |
| 617 | unsigned long guard_size; |
| 618 | unsigned long cacheline_size; |
| 619 | }; |
| 620 | |
| 621 | struct cxsr_latency { |
| 622 | int is_desktop; |
| 623 | int is_ddr3; |
| 624 | unsigned long fsb_freq; |
| 625 | unsigned long mem_freq; |
| 626 | unsigned long display_sr; |
| 627 | unsigned long display_hpll_disable; |
| 628 | unsigned long cursor_sr; |
| 629 | unsigned long cursor_hpll_disable; |
| 630 | }; |
| 631 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 632 | #define to_intel_crtc(x) container_of(x, struct intel_crtc, base) |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 633 | #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base) |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 634 | #define to_intel_connector(x) container_of(x, struct intel_connector, base) |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 635 | #define to_intel_encoder(x) container_of(x, struct intel_encoder, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 636 | #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 637 | #define to_intel_plane(x) container_of(x, struct intel_plane, base) |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 638 | #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base) |
Matt Roper | 155e636 | 2014-07-07 18:21:47 -0700 | [diff] [blame] | 639 | #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 640 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 641 | struct intel_hdmi { |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 642 | u32 hdmi_reg; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 643 | int ddc_bus; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 644 | uint32_t color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 645 | bool color_range_auto; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 646 | bool has_hdmi_sink; |
| 647 | bool has_audio; |
| 648 | enum hdmi_force_audio force_audio; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 649 | bool rgb_quant_range_selectable; |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 650 | enum hdmi_picture_aspect aspect_ratio; |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 651 | void (*write_infoframe)(struct drm_encoder *encoder, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 652 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 653 | const void *frame, ssize_t len); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 654 | void (*set_infoframes)(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b5 | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 655 | bool enable, |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 656 | struct drm_display_mode *adjusted_mode); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 657 | bool (*infoframe_enabled)(struct drm_encoder *encoder); |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 658 | }; |
| 659 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 660 | struct intel_dp_mst_encoder; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 661 | #define DP_MAX_DOWNSTREAM_PORTS 0x10 |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 662 | |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 663 | /* |
| 664 | * enum link_m_n_set: |
| 665 | * When platform provides two set of M_N registers for dp, we can |
| 666 | * program them and switch between them incase of DRRS. |
| 667 | * But When only one such register is provided, we have to program the |
| 668 | * required divider value on that registers itself based on the DRRS state. |
| 669 | * |
| 670 | * M1_N1 : Program dp_m_n on M1_N1 registers |
| 671 | * dp_m2_n2 on M2_N2 registers (If supported) |
| 672 | * |
| 673 | * M2_N2 : Program dp_m2_n2 on M1_N1 registers |
| 674 | * M2_N2 registers are not supported |
| 675 | */ |
| 676 | |
| 677 | enum link_m_n_set { |
| 678 | /* Sets the m1_n1 and m2_n2 */ |
| 679 | M1_N1 = 0, |
| 680 | M2_N2 |
| 681 | }; |
| 682 | |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 683 | struct intel_dp { |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 684 | uint32_t output_reg; |
Paulo Zanoni | 9ed35ab | 2013-02-18 19:00:25 -0300 | [diff] [blame] | 685 | uint32_t aux_ch_ctl_reg; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 686 | uint32_t DP; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 687 | bool has_audio; |
| 688 | enum hdmi_force_audio force_audio; |
| 689 | uint32_t color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 690 | bool color_range_auto; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 691 | uint8_t link_bw; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 692 | uint8_t rate_select; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 693 | uint8_t lane_count; |
| 694 | uint8_t dpcd[DP_RECEIVER_CAP_SIZE]; |
Shobhit Kumar | 2293bb5 | 2013-07-11 18:44:56 -0300 | [diff] [blame] | 695 | uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE]; |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 696 | uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS]; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 697 | /* sink rates as reported by DP_SUPPORTED_LINK_RATES */ |
| 698 | uint8_t num_sink_rates; |
| 699 | int sink_rates[DP_MAX_SUPPORTED_RATES]; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 700 | struct drm_dp_aux aux; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 701 | uint8_t train_set[4]; |
| 702 | int panel_power_up_delay; |
| 703 | int panel_power_down_delay; |
| 704 | int panel_power_cycle_delay; |
| 705 | int backlight_on_delay; |
| 706 | int backlight_off_delay; |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 707 | struct delayed_work panel_vdd_work; |
| 708 | bool want_panel_vdd; |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 709 | unsigned long last_power_cycle; |
| 710 | unsigned long last_power_on; |
| 711 | unsigned long last_backlight_off; |
Dave Airlie | 5d42f82 | 2014-08-05 09:04:59 +1000 | [diff] [blame] | 712 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 713 | struct notifier_block edp_notifier; |
| 714 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 715 | /* |
| 716 | * Pipe whose power sequencer is currently locked into |
| 717 | * this port. Only relevant on VLV/CHV. |
| 718 | */ |
| 719 | enum pipe pps_pipe; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 720 | struct edp_power_seq pps_delays; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 721 | |
Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 722 | bool use_tps3; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 723 | bool can_mst; /* this port supports mst */ |
| 724 | bool is_mst; |
| 725 | int active_mst_links; |
| 726 | /* connector directly attached - won't be use for modeset in mst world */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 727 | struct intel_connector *attached_connector; |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 728 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 729 | /* mst connector list */ |
| 730 | struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES]; |
| 731 | struct drm_dp_mst_topology_mgr mst_mgr; |
| 732 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 733 | uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index); |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 734 | /* |
| 735 | * This function returns the value we have to program the AUX_CTL |
| 736 | * register with to kick off an AUX transaction. |
| 737 | */ |
| 738 | uint32_t (*get_aux_send_ctl)(struct intel_dp *dp, |
| 739 | bool has_aux_irq, |
| 740 | int send_bytes, |
| 741 | uint32_t aux_clock_divider); |
Shobhit Kumar | 54d63ca | 2012-06-29 16:03:35 -0300 | [diff] [blame] | 742 | }; |
| 743 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 744 | struct intel_digital_port { |
| 745 | struct intel_encoder base; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 746 | enum port port; |
Stéphane Marchesin | bcf53de | 2013-07-12 13:54:41 -0700 | [diff] [blame] | 747 | u32 saved_port_bits; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 748 | struct intel_dp dp; |
| 749 | struct intel_hdmi hdmi; |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 750 | enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 751 | }; |
| 752 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 753 | struct intel_dp_mst_encoder { |
| 754 | struct intel_encoder base; |
| 755 | enum pipe pipe; |
| 756 | struct intel_digital_port *primary; |
| 757 | void *port; /* store this opaque as its illegal to dereference it */ |
| 758 | }; |
| 759 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 760 | static inline int |
| 761 | vlv_dport_to_channel(struct intel_digital_port *dport) |
| 762 | { |
| 763 | switch (dport->port) { |
| 764 | case PORT_B: |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 765 | case PORT_D: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 766 | return DPIO_CH0; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 767 | case PORT_C: |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 768 | return DPIO_CH1; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 769 | default: |
| 770 | BUG(); |
| 771 | } |
| 772 | } |
| 773 | |
Chon Ming Lee | eb69b0e | 2014-04-09 13:28:16 +0300 | [diff] [blame] | 774 | static inline int |
| 775 | vlv_pipe_to_channel(enum pipe pipe) |
| 776 | { |
| 777 | switch (pipe) { |
| 778 | case PIPE_A: |
| 779 | case PIPE_C: |
| 780 | return DPIO_CH0; |
| 781 | case PIPE_B: |
| 782 | return DPIO_CH1; |
| 783 | default: |
| 784 | BUG(); |
| 785 | } |
| 786 | } |
| 787 | |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 788 | static inline struct drm_crtc * |
| 789 | intel_get_crtc_for_pipe(struct drm_device *dev, int pipe) |
| 790 | { |
| 791 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 792 | return dev_priv->pipe_to_crtc_mapping[pipe]; |
| 793 | } |
| 794 | |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 795 | static inline struct drm_crtc * |
| 796 | intel_get_crtc_for_plane(struct drm_device *dev, int plane) |
| 797 | { |
| 798 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 799 | return dev_priv->plane_to_crtc_mapping[plane]; |
| 800 | } |
| 801 | |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 802 | struct intel_unpin_work { |
| 803 | struct work_struct work; |
Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 804 | struct drm_crtc *crtc; |
Tvrtko Ursulin | ab8d667 | 2015-02-02 15:44:15 +0000 | [diff] [blame] | 805 | struct drm_framebuffer *old_fb; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 806 | struct drm_i915_gem_object *pending_flip_obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 807 | struct drm_pending_vblank_event *event; |
Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 808 | atomic_t pending; |
| 809 | #define INTEL_FLIP_INACTIVE 0 |
| 810 | #define INTEL_FLIP_PENDING 1 |
| 811 | #define INTEL_FLIP_COMPLETE 2 |
Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 812 | u32 flip_count; |
| 813 | u32 gtt_offset; |
John Harrison | f06cc1b | 2014-11-24 18:49:37 +0000 | [diff] [blame] | 814 | struct drm_i915_gem_request *flip_queued_req; |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 815 | int flip_queued_vblank; |
| 816 | int flip_ready_vblank; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 817 | bool enable_stall_check; |
| 818 | }; |
| 819 | |
Daniel Vetter | d9e5560 | 2012-07-04 22:16:09 +0200 | [diff] [blame] | 820 | struct intel_set_config { |
Daniel Vetter | 1aa4b62 | 2012-07-05 16:20:48 +0200 | [diff] [blame] | 821 | struct drm_encoder **save_connector_encoders; |
| 822 | struct drm_crtc **save_encoder_crtcs; |
Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 823 | bool *save_crtc_enabled; |
Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 824 | |
| 825 | bool fb_changed; |
| 826 | bool mode_changed; |
Daniel Vetter | d9e5560 | 2012-07-04 22:16:09 +0200 | [diff] [blame] | 827 | }; |
| 828 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 829 | struct intel_load_detect_pipe { |
| 830 | struct drm_framebuffer *release_fb; |
| 831 | bool load_detect_temp; |
| 832 | int dpms_mode; |
| 833 | }; |
Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 834 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 835 | static inline struct intel_encoder * |
| 836 | intel_attached_encoder(struct drm_connector *connector) |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 837 | { |
| 838 | return to_intel_connector(connector)->encoder; |
| 839 | } |
| 840 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 841 | static inline struct intel_digital_port * |
| 842 | enc_to_dig_port(struct drm_encoder *encoder) |
| 843 | { |
| 844 | return container_of(encoder, struct intel_digital_port, base.base); |
| 845 | } |
| 846 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 847 | static inline struct intel_dp_mst_encoder * |
| 848 | enc_to_mst(struct drm_encoder *encoder) |
| 849 | { |
| 850 | return container_of(encoder, struct intel_dp_mst_encoder, base.base); |
| 851 | } |
| 852 | |
Imre Deak | 9ff8c9b | 2013-05-08 13:14:02 +0300 | [diff] [blame] | 853 | static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder) |
| 854 | { |
| 855 | return &enc_to_dig_port(encoder)->dp; |
| 856 | } |
| 857 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 858 | static inline struct intel_digital_port * |
| 859 | dp_to_dig_port(struct intel_dp *intel_dp) |
| 860 | { |
| 861 | return container_of(intel_dp, struct intel_digital_port, dp); |
| 862 | } |
| 863 | |
| 864 | static inline struct intel_digital_port * |
| 865 | hdmi_to_dig_port(struct intel_hdmi *intel_hdmi) |
| 866 | { |
| 867 | return container_of(intel_hdmi, struct intel_digital_port, hdmi); |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 868 | } |
| 869 | |
Damien Lespiau | 6af31a6 | 2014-03-28 00:18:33 +0530 | [diff] [blame] | 870 | /* |
| 871 | * Returns the number of planes for this pipe, ie the number of sprites + 1 |
| 872 | * (primary plane). This doesn't count the cursor plane then. |
| 873 | */ |
| 874 | static inline unsigned int intel_num_planes(struct intel_crtc *crtc) |
| 875 | { |
| 876 | return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1; |
| 877 | } |
Damien Lespiau | b0ea7d3 | 2012-12-13 16:09:00 +0000 | [diff] [blame] | 878 | |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 879 | /* intel_fifo_underrun.c */ |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 880 | bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 881 | enum pipe pipe, bool enable); |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 882 | bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 883 | enum transcoder pch_transcoder, |
| 884 | bool enable); |
Daniel Vetter | 1f7247c | 2014-09-30 10:56:48 +0200 | [diff] [blame] | 885 | void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
| 886 | enum pipe pipe); |
| 887 | void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv, |
| 888 | enum transcoder pch_transcoder); |
Daniel Vetter | a72e4c9 | 2014-09-30 10:56:47 +0200 | [diff] [blame] | 889 | void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv); |
Daniel Vetter | 47339cd | 2014-09-30 10:56:46 +0200 | [diff] [blame] | 890 | |
| 891 | /* i915_irq.c */ |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 892 | void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 893 | void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 894 | void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
| 895 | void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask); |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 896 | void gen6_reset_rps_interrupts(struct drm_device *dev); |
Imre Deak | b900b94 | 2014-11-05 20:48:48 +0200 | [diff] [blame] | 897 | void gen6_enable_rps_interrupts(struct drm_device *dev); |
| 898 | void gen6_disable_rps_interrupts(struct drm_device *dev); |
Imre Deak | 59d02a1 | 2014-12-19 19:33:26 +0200 | [diff] [blame] | 899 | u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask); |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 900 | void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv); |
| 901 | void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv); |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 902 | static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv) |
| 903 | { |
| 904 | /* |
| 905 | * We only use drm_irq_uninstall() at unload and VT switch, so |
| 906 | * this is the only thing we need to check. |
| 907 | */ |
Daniel Vetter | 2aeb7d3 | 2014-09-30 10:56:43 +0200 | [diff] [blame] | 908 | return dev_priv->pm.irqs_enabled; |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 909 | } |
| 910 | |
Ville Syrjälä | a225f07 | 2014-04-29 13:35:45 +0300 | [diff] [blame] | 911 | int intel_get_crtc_scanline(struct intel_crtc *crtc); |
Damien Lespiau | 4c6c03b | 2015-03-06 18:50:48 +0000 | [diff] [blame] | 912 | void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, |
| 913 | unsigned int pipe_mask); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 914 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 915 | /* intel_crt.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 916 | void intel_crt_init(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 917 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 918 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 919 | /* intel_ddi.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 920 | void intel_prepare_ddi(struct drm_device *dev); |
| 921 | void hsw_fdi_link_train(struct drm_crtc *crtc); |
| 922 | void intel_ddi_init(struct drm_device *dev, enum port port); |
| 923 | enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder); |
| 924 | bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 925 | void intel_ddi_pll_init(struct drm_device *dev); |
| 926 | void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc); |
| 927 | void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv, |
| 928 | enum transcoder cpu_transcoder); |
| 929 | void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc); |
| 930 | void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc); |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 931 | bool intel_ddi_pll_select(struct intel_crtc *crtc, |
| 932 | struct intel_crtc_state *crtc_state); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 933 | void intel_ddi_set_pipe_settings(struct drm_crtc *crtc); |
| 934 | void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder); |
| 935 | bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector); |
| 936 | void intel_ddi_fdi_disable(struct drm_crtc *crtc); |
| 937 | void intel_ddi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 938 | struct intel_crtc_state *pipe_config); |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 939 | |
Dave Airlie | 44905a27 | 2014-05-02 13:36:43 +1000 | [diff] [blame] | 940 | void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 941 | void intel_ddi_clock_get(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 942 | struct intel_crtc_state *pipe_config); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 943 | void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 944 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 945 | /* intel_frontbuffer.c */ |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 946 | void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj, |
Paulo Zanoni | a4001f1 | 2015-02-13 17:23:44 -0200 | [diff] [blame] | 947 | struct intel_engine_cs *ring, |
| 948 | enum fb_op_origin origin); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 949 | void intel_frontbuffer_flip_prepare(struct drm_device *dev, |
| 950 | unsigned frontbuffer_bits); |
| 951 | void intel_frontbuffer_flip_complete(struct drm_device *dev, |
| 952 | unsigned frontbuffer_bits); |
| 953 | void intel_frontbuffer_flush(struct drm_device *dev, |
| 954 | unsigned frontbuffer_bits); |
| 955 | /** |
Daniel Vetter | 5c323b2 | 2014-09-30 22:10:53 +0200 | [diff] [blame] | 956 | * intel_frontbuffer_flip - synchronous frontbuffer flip |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 957 | * @dev: DRM device |
| 958 | * @frontbuffer_bits: frontbuffer plane tracking bits |
| 959 | * |
| 960 | * This function gets called after scheduling a flip on @obj. This is for |
| 961 | * synchronous plane updates which will happen on the next vblank and which will |
| 962 | * not get delayed by pending gpu rendering. |
| 963 | * |
| 964 | * Can be called without any locks held. |
| 965 | */ |
| 966 | static inline |
| 967 | void intel_frontbuffer_flip(struct drm_device *dev, |
| 968 | unsigned frontbuffer_bits) |
| 969 | { |
| 970 | intel_frontbuffer_flush(dev, frontbuffer_bits); |
| 971 | } |
| 972 | |
Tvrtko Ursulin | 6761dd3 | 2015-03-23 11:10:32 +0000 | [diff] [blame] | 973 | unsigned int intel_fb_align_height(struct drm_device *dev, |
| 974 | unsigned int height, |
| 975 | uint32_t pixel_format, |
| 976 | uint64_t fb_format_modifier); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 977 | void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire); |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 978 | |
Damien Lespiau | b321803 | 2015-02-27 11:15:18 +0000 | [diff] [blame] | 979 | u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier, |
| 980 | uint32_t pixel_format); |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 981 | |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 982 | /* intel_audio.c */ |
| 983 | void intel_init_audio(struct drm_device *dev); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 984 | void intel_audio_codec_enable(struct intel_encoder *encoder); |
| 985 | void intel_audio_codec_disable(struct intel_encoder *encoder); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 986 | void i915_audio_component_init(struct drm_i915_private *dev_priv); |
| 987 | void i915_audio_component_cleanup(struct drm_i915_private *dev_priv); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 988 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 989 | /* intel_display.c */ |
Matt Roper | 65a3fea | 2015-01-21 16:35:42 -0800 | [diff] [blame] | 990 | extern const struct drm_plane_funcs intel_plane_funcs; |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 991 | bool intel_has_pending_fb_unpin(struct drm_device *dev); |
| 992 | int intel_pch_rawclk(struct drm_device *dev); |
| 993 | void intel_mark_busy(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 994 | void intel_mark_idle(struct drm_device *dev); |
| 995 | void intel_crtc_restore_mode(struct drm_crtc *crtc); |
Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 996 | void intel_crtc_control(struct drm_crtc *crtc, bool enable); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 997 | void intel_crtc_update_dpms(struct drm_crtc *crtc); |
| 998 | void intel_encoder_destroy(struct drm_encoder *encoder); |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 999 | int intel_connector_init(struct intel_connector *); |
| 1000 | struct intel_connector *intel_connector_alloc(void); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1001 | void intel_connector_dpms(struct drm_connector *, int mode); |
| 1002 | bool intel_connector_get_hw_state(struct intel_connector *connector); |
| 1003 | void intel_modeset_check_state(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1004 | bool ibx_digital_port_connected(struct drm_i915_private *dev_priv, |
| 1005 | struct intel_digital_port *port); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1006 | void intel_connector_attach_encoder(struct intel_connector *connector, |
| 1007 | struct intel_encoder *encoder); |
| 1008 | struct drm_encoder *intel_best_encoder(struct drm_connector *connector); |
| 1009 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 1010 | struct drm_crtc *crtc); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 1011 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1012 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
| 1013 | struct drm_file *file_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1014 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
| 1015 | enum pipe pipe); |
Damien Lespiau | 4093561 | 2014-10-29 11:16:59 +0000 | [diff] [blame] | 1016 | bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type); |
Daniel Vetter | 4f905cf9 | 2014-09-15 14:12:21 +0200 | [diff] [blame] | 1017 | static inline void |
| 1018 | intel_wait_for_vblank(struct drm_device *dev, int pipe) |
| 1019 | { |
| 1020 | drm_wait_one_vblank(dev, pipe); |
| 1021 | } |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1022 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1023 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
| 1024 | struct intel_digital_port *dport); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1025 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
| 1026 | struct drm_display_mode *mode, |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 1027 | struct intel_load_detect_pipe *old, |
| 1028 | struct drm_modeset_acquire_ctx *ctx); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1029 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 1030 | struct intel_load_detect_pipe *old, |
| 1031 | struct drm_modeset_acquire_ctx *ctx); |
Tvrtko Ursulin | 850c4cd | 2014-10-30 16:39:38 +0000 | [diff] [blame] | 1032 | int intel_pin_and_fence_fb_obj(struct drm_plane *plane, |
| 1033 | struct drm_framebuffer *fb, |
Tvrtko Ursulin | 82bc3b2 | 2015-03-23 11:10:34 +0000 | [diff] [blame] | 1034 | const struct drm_plane_state *plane_state, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1035 | struct intel_engine_cs *pipelined); |
Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 1036 | struct drm_framebuffer * |
| 1037 | __intel_framebuffer_create(struct drm_device *dev, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1038 | struct drm_mode_fb_cmd2 *mode_cmd, |
| 1039 | struct drm_i915_gem_object *obj); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1040 | void intel_prepare_page_flip(struct drm_device *dev, int plane); |
| 1041 | void intel_finish_page_flip(struct drm_device *dev, int pipe); |
| 1042 | void intel_finish_page_flip_plane(struct drm_device *dev, int plane); |
Chris Wilson | d6bbafa | 2014-09-05 07:13:24 +0100 | [diff] [blame] | 1043 | void intel_check_page_flip(struct drm_device *dev, int pipe); |
Matt Roper | 6beb8c23 | 2014-12-01 15:40:14 -0800 | [diff] [blame] | 1044 | int intel_prepare_plane_fb(struct drm_plane *plane, |
Tvrtko Ursulin | d136dfe | 2015-03-03 14:22:31 +0000 | [diff] [blame] | 1045 | struct drm_framebuffer *fb, |
| 1046 | const struct drm_plane_state *new_state); |
Matt Roper | 38f3ce3 | 2014-12-02 07:45:25 -0800 | [diff] [blame] | 1047 | void intel_cleanup_plane_fb(struct drm_plane *plane, |
Tvrtko Ursulin | d136dfe | 2015-03-03 14:22:31 +0000 | [diff] [blame] | 1048 | struct drm_framebuffer *fb, |
| 1049 | const struct drm_plane_state *old_state); |
Matt Roper | a98b343 | 2015-01-21 16:35:43 -0800 | [diff] [blame] | 1050 | int intel_plane_atomic_get_property(struct drm_plane *plane, |
| 1051 | const struct drm_plane_state *state, |
| 1052 | struct drm_property *property, |
| 1053 | uint64_t *val); |
| 1054 | int intel_plane_atomic_set_property(struct drm_plane *plane, |
| 1055 | struct drm_plane_state *state, |
| 1056 | struct drm_property *property, |
| 1057 | uint64_t val); |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1058 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 1059 | unsigned int |
| 1060 | intel_tile_height(struct drm_device *dev, uint32_t pixel_format, |
| 1061 | uint64_t fb_format_modifier); |
| 1062 | |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 1063 | static inline bool |
| 1064 | intel_rotation_90_or_270(unsigned int rotation) |
| 1065 | { |
| 1066 | return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270)); |
| 1067 | } |
| 1068 | |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 1069 | unsigned int |
| 1070 | intel_tile_height(struct drm_device *dev, uint32_t bits_per_pixel, |
| 1071 | uint64_t fb_modifier); |
| 1072 | void intel_create_rotation_property(struct drm_device *dev, |
| 1073 | struct intel_plane *plane); |
| 1074 | |
Tvrtko Ursulin | 1fc0a8f | 2015-03-23 11:10:38 +0000 | [diff] [blame] | 1075 | bool intel_wm_need_update(struct drm_plane *plane, |
| 1076 | struct drm_plane_state *state); |
| 1077 | |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1078 | /* shared dpll functions */ |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1079 | struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc); |
| 1080 | void assert_shared_dpll(struct drm_i915_private *dev_priv, |
| 1081 | struct intel_shared_dpll *pll, |
| 1082 | bool state); |
| 1083 | #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true) |
| 1084 | #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false) |
Ander Conselvan de Oliveira | 190f68c | 2015-01-15 14:55:23 +0200 | [diff] [blame] | 1085 | struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, |
| 1086 | struct intel_crtc_state *state); |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1087 | void intel_put_shared_dpll(struct intel_crtc *crtc); |
| 1088 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 1089 | void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe, |
| 1090 | const struct dpll *dpll); |
| 1091 | void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe); |
| 1092 | |
Daniel Vetter | 716c2e5 | 2014-06-25 22:02:02 +0300 | [diff] [blame] | 1093 | /* modesetting asserts */ |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 1094 | void assert_panel_unlocked(struct drm_i915_private *dev_priv, |
| 1095 | enum pipe pipe); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1096 | void assert_pll(struct drm_i915_private *dev_priv, |
| 1097 | enum pipe pipe, bool state); |
| 1098 | #define assert_pll_enabled(d, p) assert_pll(d, p, true) |
| 1099 | #define assert_pll_disabled(d, p) assert_pll(d, p, false) |
| 1100 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
| 1101 | enum pipe pipe, bool state); |
| 1102 | #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true) |
| 1103 | #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false) |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1104 | void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1105 | #define assert_pipe_enabled(d, p) assert_pipe(d, p, true) |
| 1106 | #define assert_pipe_disabled(d, p) assert_pipe(d, p, false) |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1107 | unsigned long intel_gen4_compute_page_offset(int *x, int *y, |
| 1108 | unsigned int tiling_mode, |
| 1109 | unsigned int bpp, |
| 1110 | unsigned int pitch); |
Ville Syrjälä | 7514747 | 2014-11-24 18:28:11 +0200 | [diff] [blame] | 1111 | void intel_prepare_reset(struct drm_device *dev); |
| 1112 | void intel_finish_reset(struct drm_device *dev); |
Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 1113 | void hsw_enable_pc8(struct drm_i915_private *dev_priv); |
| 1114 | void hsw_disable_pc8(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1115 | void intel_dp_get_m_n(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1116 | struct intel_crtc_state *pipe_config); |
Ramalingam C | fe3cd48 | 2015-02-13 15:32:59 +0530 | [diff] [blame] | 1117 | void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1118 | int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n); |
| 1119 | void |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1120 | ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1121 | int dotclock); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1122 | bool intel_crtc_active(struct drm_crtc *crtc); |
Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 1123 | void hsw_enable_ips(struct intel_crtc *crtc); |
| 1124 | void hsw_disable_ips(struct intel_crtc *crtc); |
Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 1125 | enum intel_display_power_domain |
| 1126 | intel_display_port_power_domain(struct intel_encoder *intel_encoder); |
Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 1127 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1128 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | 46a55d3 | 2014-05-21 14:04:46 +0300 | [diff] [blame] | 1129 | void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc); |
Ville Syrjälä | e2fcdaa | 2014-08-06 14:02:51 +0300 | [diff] [blame] | 1130 | void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 1131 | void skl_detach_scalers(struct intel_crtc *intel_crtc); |
| 1132 | int skl_update_scaler_users(struct intel_crtc *intel_crtc, |
| 1133 | struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane, |
| 1134 | struct intel_plane_state *plane_state, int force_detach); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1135 | |
Tvrtko Ursulin | 121920f | 2015-03-23 11:10:37 +0000 | [diff] [blame] | 1136 | unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane, |
| 1137 | struct drm_i915_gem_object *obj); |
| 1138 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1139 | /* intel_dp.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1140 | void intel_dp_init(struct drm_device *dev, int output_reg, enum port port); |
| 1141 | bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 1142 | struct intel_connector *intel_connector); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1143 | void intel_dp_start_link_train(struct intel_dp *intel_dp); |
| 1144 | void intel_dp_complete_link_train(struct intel_dp *intel_dp); |
| 1145 | void intel_dp_stop_link_train(struct intel_dp *intel_dp); |
| 1146 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode); |
| 1147 | void intel_dp_encoder_destroy(struct drm_encoder *encoder); |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 1148 | int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1149 | bool intel_dp_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1150 | struct intel_crtc_state *pipe_config); |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 1151 | bool intel_dp_is_edp(struct drm_device *dev, enum port port); |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 1152 | enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, |
| 1153 | bool long_hpd); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1154 | void intel_edp_backlight_on(struct intel_dp *intel_dp); |
| 1155 | void intel_edp_backlight_off(struct intel_dp *intel_dp); |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 1156 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1157 | void intel_edp_panel_on(struct intel_dp *intel_dp); |
| 1158 | void intel_edp_panel_off(struct intel_dp *intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1159 | void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector); |
| 1160 | void intel_dp_mst_suspend(struct drm_device *dev); |
| 1161 | void intel_dp_mst_resume(struct drm_device *dev); |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1162 | int intel_dp_max_link_rate(struct intel_dp *intel_dp); |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1163 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1164 | void intel_dp_hot_plug(struct intel_encoder *intel_encoder); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1165 | void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1166 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes); |
Matt Roper | 4a3b876 | 2014-12-23 10:41:51 -0800 | [diff] [blame] | 1167 | void intel_plane_destroy(struct drm_plane *plane); |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 1168 | void intel_edp_drrs_enable(struct intel_dp *intel_dp); |
| 1169 | void intel_edp_drrs_disable(struct intel_dp *intel_dp); |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 1170 | void intel_edp_drrs_invalidate(struct drm_device *dev, |
| 1171 | unsigned frontbuffer_bits); |
| 1172 | void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1173 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1174 | /* intel_dp_mst.c */ |
| 1175 | int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id); |
| 1176 | void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1177 | /* intel_dsi.c */ |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1178 | void intel_dsi_init(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1179 | |
| 1180 | |
| 1181 | /* intel_dvo.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1182 | void intel_dvo_init(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1183 | |
| 1184 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1185 | /* legacy fbdev emulation in intel_fbdev.c */ |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1186 | #ifdef CONFIG_DRM_I915_FBDEV |
| 1187 | extern int intel_fbdev_init(struct drm_device *dev); |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 1188 | extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie); |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1189 | extern void intel_fbdev_fini(struct drm_device *dev); |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1190 | extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous); |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1191 | extern void intel_fbdev_output_poll_changed(struct drm_device *dev); |
| 1192 | extern void intel_fbdev_restore_mode(struct drm_device *dev); |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1193 | #else |
| 1194 | static inline int intel_fbdev_init(struct drm_device *dev) |
| 1195 | { |
| 1196 | return 0; |
| 1197 | } |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1198 | |
Jesse Barnes | d1d7067 | 2014-05-28 14:39:03 -0700 | [diff] [blame] | 1199 | static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1200 | { |
| 1201 | } |
| 1202 | |
| 1203 | static inline void intel_fbdev_fini(struct drm_device *dev) |
| 1204 | { |
| 1205 | } |
| 1206 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1207 | static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1208 | { |
| 1209 | } |
| 1210 | |
Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 1211 | static inline void intel_fbdev_restore_mode(struct drm_device *dev) |
Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1212 | { |
| 1213 | } |
| 1214 | #endif |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1215 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1216 | /* intel_fbc.c */ |
| 1217 | bool intel_fbc_enabled(struct drm_device *dev); |
| 1218 | void intel_fbc_update(struct drm_device *dev); |
| 1219 | void intel_fbc_init(struct drm_i915_private *dev_priv); |
| 1220 | void intel_fbc_disable(struct drm_device *dev); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1221 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 1222 | unsigned int frontbuffer_bits, |
| 1223 | enum fb_op_origin origin); |
| 1224 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
| 1225 | unsigned int frontbuffer_bits); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1226 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1227 | /* intel_hdmi.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1228 | void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port); |
| 1229 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1230 | struct intel_connector *intel_connector); |
| 1231 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder); |
| 1232 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1233 | struct intel_crtc_state *pipe_config); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1234 | |
| 1235 | |
| 1236 | /* intel_lvds.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1237 | void intel_lvds_init(struct drm_device *dev); |
| 1238 | bool intel_is_dual_link_lvds(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1239 | |
| 1240 | |
| 1241 | /* intel_modes.c */ |
| 1242 | int intel_connector_update_modes(struct drm_connector *connector, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1243 | struct edid *edid); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1244 | int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1245 | void intel_attach_force_audio_property(struct drm_connector *connector); |
| 1246 | void intel_attach_broadcast_rgb_property(struct drm_connector *connector); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1247 | |
| 1248 | |
| 1249 | /* intel_overlay.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1250 | void intel_setup_overlay(struct drm_device *dev); |
| 1251 | void intel_cleanup_overlay(struct drm_device *dev); |
| 1252 | int intel_overlay_switch_off(struct intel_overlay *overlay); |
| 1253 | int intel_overlay_put_image(struct drm_device *dev, void *data, |
| 1254 | struct drm_file *file_priv); |
| 1255 | int intel_overlay_attrs(struct drm_device *dev, void *data, |
| 1256 | struct drm_file *file_priv); |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 1257 | void intel_overlay_reset(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1258 | |
| 1259 | |
| 1260 | /* intel_panel.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1261 | int intel_panel_init(struct intel_panel *panel, |
Vandana Kannan | 4b6ed68 | 2014-02-11 14:26:36 +0530 | [diff] [blame] | 1262 | struct drm_display_mode *fixed_mode, |
| 1263 | struct drm_display_mode *downclock_mode); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1264 | void intel_panel_fini(struct intel_panel *panel); |
| 1265 | void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode, |
| 1266 | struct drm_display_mode *adjusted_mode); |
| 1267 | void intel_pch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1268 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1269 | int fitting_mode); |
| 1270 | void intel_gmch_panel_fitting(struct intel_crtc *crtc, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1271 | struct intel_crtc_state *pipe_config, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1272 | int fitting_mode); |
Jani Nikula | 6dda730 | 2014-06-24 18:27:40 +0300 | [diff] [blame] | 1273 | void intel_panel_set_backlight_acpi(struct intel_connector *connector, |
| 1274 | u32 level, u32 max); |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 1275 | int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 1276 | void intel_panel_enable_backlight(struct intel_connector *connector); |
| 1277 | void intel_panel_disable_backlight(struct intel_connector *connector); |
Jani Nikula | db31af1d | 2013-11-08 16:48:53 +0200 | [diff] [blame] | 1278 | void intel_panel_destroy_backlight(struct drm_connector *connector); |
Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 1279 | void intel_panel_init_backlight_funcs(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1280 | enum drm_connector_status intel_panel_detect(struct drm_device *dev); |
Vandana Kannan | ec9ed19 | 2013-12-10 13:37:36 +0530 | [diff] [blame] | 1281 | extern struct drm_display_mode *intel_find_panel_downclock( |
| 1282 | struct drm_device *dev, |
| 1283 | struct drm_display_mode *fixed_mode, |
| 1284 | struct drm_connector *connector); |
Ville Syrjälä | 0962c3c | 2014-11-07 15:19:46 +0200 | [diff] [blame] | 1285 | void intel_backlight_register(struct drm_device *dev); |
| 1286 | void intel_backlight_unregister(struct drm_device *dev); |
| 1287 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1288 | |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1289 | /* intel_psr.c */ |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1290 | void intel_psr_enable(struct intel_dp *intel_dp); |
| 1291 | void intel_psr_disable(struct intel_dp *intel_dp); |
| 1292 | void intel_psr_invalidate(struct drm_device *dev, |
| 1293 | unsigned frontbuffer_bits); |
| 1294 | void intel_psr_flush(struct drm_device *dev, |
| 1295 | unsigned frontbuffer_bits); |
| 1296 | void intel_psr_init(struct drm_device *dev); |
Rodrigo Vivi | c7240c3 | 2015-04-10 11:15:10 -0700 | [diff] [blame^] | 1297 | void intel_psr_single_frame_update(struct drm_device *dev); |
Rodrigo Vivi | 0bc12bc | 2014-11-14 08:52:28 -0800 | [diff] [blame] | 1298 | |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1299 | /* intel_runtime_pm.c */ |
| 1300 | int intel_power_domains_init(struct drm_i915_private *); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1301 | void intel_power_domains_fini(struct drm_i915_private *); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1302 | void intel_power_domains_init_hw(struct drm_i915_private *dev_priv); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1303 | void intel_runtime_pm_enable(struct drm_i915_private *dev_priv); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1304 | |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 1305 | bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 1306 | enum intel_display_power_domain domain); |
| 1307 | bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv, |
| 1308 | enum intel_display_power_domain domain); |
Daniel Vetter | 9c065a7 | 2014-09-30 10:56:38 +0200 | [diff] [blame] | 1309 | void intel_display_power_get(struct drm_i915_private *dev_priv, |
| 1310 | enum intel_display_power_domain domain); |
| 1311 | void intel_display_power_put(struct drm_i915_private *dev_priv, |
| 1312 | enum intel_display_power_domain domain); |
| 1313 | void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv); |
| 1314 | void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv); |
| 1315 | void intel_runtime_pm_get(struct drm_i915_private *dev_priv); |
| 1316 | void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv); |
| 1317 | void intel_runtime_pm_put(struct drm_i915_private *dev_priv); |
| 1318 | |
Daniel Vetter | d9bc89d9 | 2014-09-30 10:56:40 +0200 | [diff] [blame] | 1319 | void intel_display_set_init_power(struct drm_i915_private *dev, bool enable); |
| 1320 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1321 | /* intel_pm.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1322 | void intel_init_clock_gating(struct drm_device *dev); |
| 1323 | void intel_suspend_hw(struct drm_device *dev); |
Damien Lespiau | 546c81f | 2014-05-13 15:30:26 +0100 | [diff] [blame] | 1324 | int ilk_wm_max_level(const struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1325 | void intel_update_watermarks(struct drm_crtc *crtc); |
| 1326 | void intel_update_sprite_watermarks(struct drm_plane *plane, |
| 1327 | struct drm_crtc *crtc, |
Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 1328 | uint32_t sprite_width, |
| 1329 | uint32_t sprite_height, |
| 1330 | int pixel_size, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1331 | bool enabled, bool scaled); |
| 1332 | void intel_init_pm(struct drm_device *dev); |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 1333 | void intel_pm_setup(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1334 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv); |
| 1335 | void intel_gpu_ips_teardown(void); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 1336 | void intel_init_gt_powersave(struct drm_device *dev); |
| 1337 | void intel_cleanup_gt_powersave(struct drm_device *dev); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1338 | void intel_enable_gt_powersave(struct drm_device *dev); |
| 1339 | void intel_disable_gt_powersave(struct drm_device *dev); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 1340 | void intel_suspend_gt_powersave(struct drm_device *dev); |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 1341 | void intel_reset_gt_powersave(struct drm_device *dev); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1342 | void gen6_update_ring_freq(struct drm_device *dev); |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 1343 | void gen6_rps_busy(struct drm_i915_private *dev_priv); |
| 1344 | void gen6_rps_reset_ei(struct drm_i915_private *dev_priv); |
Daniel Vetter | 076e29f | 2013-10-08 19:39:29 +0200 | [diff] [blame] | 1345 | void gen6_rps_idle(struct drm_i915_private *dev_priv); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 1346 | void gen6_rps_boost(struct drm_i915_private *dev_priv, |
| 1347 | struct drm_i915_file_private *file_priv); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 1348 | void intel_queue_rps_boost_for_request(struct drm_device *dev, |
| 1349 | struct drm_i915_gem_request *rq); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 1350 | void ilk_wm_get_hw_state(struct drm_device *dev); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 1351 | void skl_wm_get_hw_state(struct drm_device *dev); |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 1352 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 1353 | struct skl_ddb_allocation *ddb /* out */); |
Ville Syrjälä | d2011dc | 2014-06-13 13:37:56 +0300 | [diff] [blame] | 1354 | |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1355 | |
| 1356 | /* intel_sdvo.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1357 | bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1358 | |
| 1359 | |
| 1360 | /* intel_sprite.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1361 | int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane); |
Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 1362 | void intel_flush_primary_plane(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1363 | enum plane plane); |
Ville Syrjälä | e57465f | 2014-08-05 11:26:53 +0530 | [diff] [blame] | 1364 | int intel_plane_restore(struct drm_plane *plane); |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1365 | int intel_sprite_set_colorkey(struct drm_device *dev, void *data, |
| 1366 | struct drm_file *file_priv); |
Ander Conselvan de Oliveira | 9362c7c | 2014-10-28 15:10:14 +0200 | [diff] [blame] | 1367 | bool intel_pipe_update_start(struct intel_crtc *crtc, |
| 1368 | uint32_t *start_vbl_count); |
| 1369 | void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count); |
Matt Roper | 32b7eee | 2014-12-24 07:59:06 -0800 | [diff] [blame] | 1370 | void intel_post_enable_primary(struct drm_crtc *crtc); |
| 1371 | void intel_pre_disable_primary(struct drm_crtc *crtc); |
Paulo Zanoni | 5f1aae6 | 2013-09-24 13:52:53 -0300 | [diff] [blame] | 1372 | |
| 1373 | /* intel_tv.c */ |
Paulo Zanoni | 8744042 | 2013-09-24 15:48:31 -0300 | [diff] [blame] | 1374 | void intel_tv_init(struct drm_device *dev); |
Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 1375 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1376 | /* intel_atomic.c */ |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 1377 | int intel_atomic_check(struct drm_device *dev, |
| 1378 | struct drm_atomic_state *state); |
| 1379 | int intel_atomic_commit(struct drm_device *dev, |
| 1380 | struct drm_atomic_state *state, |
| 1381 | bool async); |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 1382 | int intel_connector_atomic_get_property(struct drm_connector *connector, |
| 1383 | const struct drm_connector_state *state, |
| 1384 | struct drm_property *property, |
| 1385 | uint64_t *val); |
Matt Roper | 1356837 | 2015-01-21 16:35:47 -0800 | [diff] [blame] | 1386 | struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc); |
| 1387 | void intel_crtc_destroy_state(struct drm_crtc *crtc, |
| 1388 | struct drm_crtc_state *state); |
Ander Conselvan de Oliveira | 10f81c1 | 2015-03-20 16:18:01 +0200 | [diff] [blame] | 1389 | static inline struct intel_crtc_state * |
| 1390 | intel_atomic_get_crtc_state(struct drm_atomic_state *state, |
| 1391 | struct intel_crtc *crtc) |
| 1392 | { |
| 1393 | struct drm_crtc_state *crtc_state; |
| 1394 | crtc_state = drm_atomic_get_crtc_state(state, &crtc->base); |
| 1395 | if (IS_ERR(crtc_state)) |
| 1396 | return ERR_PTR(PTR_ERR(crtc_state)); |
| 1397 | |
| 1398 | return to_intel_crtc_state(crtc_state); |
| 1399 | } |
Chandra Konduru | d03c93d | 2015-04-09 16:42:46 -0700 | [diff] [blame] | 1400 | int intel_atomic_setup_scalers(struct drm_device *dev, |
| 1401 | struct intel_crtc *intel_crtc, |
| 1402 | struct intel_crtc_state *crtc_state); |
Matt Roper | 5ee67f1 | 2015-01-21 16:35:44 -0800 | [diff] [blame] | 1403 | |
| 1404 | /* intel_atomic_plane.c */ |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1405 | struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane); |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1406 | struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane); |
| 1407 | void intel_plane_destroy_state(struct drm_plane *plane, |
| 1408 | struct drm_plane_state *state); |
| 1409 | extern const struct drm_plane_helper_funcs intel_plane_helper_funcs; |
| 1410 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1411 | #endif /* __INTEL_DRV_H__ */ |