blob: ca0345795fa6da03ee78853ed7f08409ba0f3fd9 [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Gogline3fd5532009-01-17 08:27:19 +00004 * Copyright (C) 2005 - 2009 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
Joe Perches78ca90e2010-02-22 16:56:58 +000041#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
42
Brice Goglin0da34b62006-05-23 06:10:15 -040043#include <linux/tcp.h>
44#include <linux/netdevice.h>
45#include <linux/skbuff.h>
46#include <linux/string.h>
47#include <linux/module.h>
48#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040049#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040050#include <linux/etherdevice.h>
51#include <linux/if_ether.h>
52#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070053#include <linux/inet_lro.h>
Brice Goglin981813d2008-05-09 02:22:16 +020054#include <linux/dca.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040055#include <linux/ip.h>
56#include <linux/inet.h>
57#include <linux/in.h>
58#include <linux/ethtool.h>
59#include <linux/firmware.h>
60#include <linux/delay.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040061#include <linux/timer.h>
62#include <linux/vmalloc.h>
63#include <linux/crc32.h>
64#include <linux/moduleparam.h>
65#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070066#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090067#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040068#include <linux/prefetch.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040069#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070070#include <net/ip.h>
71#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040072#include <asm/byteorder.h>
73#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040074#include <asm/processor.h>
75#ifdef CONFIG_MTRR
76#include <asm/mtrr.h>
77#endif
78
79#include "myri10ge_mcp.h"
80#include "myri10ge_mcp_gen_header.h"
81
Brice Goglin2a3f2792010-02-24 12:11:19 +000082#define MYRI10GE_VERSION_STR "1.5.2-1.459"
Brice Goglin0da34b62006-05-23 06:10:15 -040083
84MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
85MODULE_AUTHOR("Maintainer: help@myri.com");
86MODULE_VERSION(MYRI10GE_VERSION_STR);
87MODULE_LICENSE("Dual BSD/GPL");
88
89#define MYRI10GE_MAX_ETHER_MTU 9014
90
91#define MYRI10GE_ETH_STOPPED 0
92#define MYRI10GE_ETH_STOPPING 1
93#define MYRI10GE_ETH_STARTING 2
94#define MYRI10GE_ETH_RUNNING 3
95#define MYRI10GE_ETH_OPEN_FAILED 4
96
97#define MYRI10GE_EEPROM_STRINGS_SIZE 256
98#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070099#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
100#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -0400101
Al Viro40f6cff2006-11-20 13:48:32 -0500102#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -0400103#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
104
Brice Goglindd50f332006-12-11 11:25:09 +0100105#define MYRI10GE_ALLOC_ORDER 0
106#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
107#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
108
Brice Goglin236bb5e62008-09-28 15:34:21 +0000109#define MYRI10GE_MAX_SLICES 32
110
Brice Goglin0da34b62006-05-23 06:10:15 -0400111struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100112 struct page *page;
113 int page_offset;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +0000114 DEFINE_DMA_UNMAP_ADDR(bus);
115 DEFINE_DMA_UNMAP_LEN(len);
Brice Goglin0da34b62006-05-23 06:10:15 -0400116};
117
118struct myri10ge_tx_buffer_state {
119 struct sk_buff *skb;
120 int last;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +0000121 DEFINE_DMA_UNMAP_ADDR(bus);
122 DEFINE_DMA_UNMAP_LEN(len);
Brice Goglin0da34b62006-05-23 06:10:15 -0400123};
124
125struct myri10ge_cmd {
126 u32 data0;
127 u32 data1;
128 u32 data2;
129};
130
131struct myri10ge_rx_buf {
132 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
Brice Goglin0da34b62006-05-23 06:10:15 -0400133 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
134 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100135 struct page *page;
136 dma_addr_t bus;
137 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400138 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100139 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400140 int alloc_fail;
141 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100142 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400143};
144
145struct myri10ge_tx_buf {
146 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
Brice Goglin236bb5e62008-09-28 15:34:21 +0000147 __be32 __iomem *send_go; /* "go" doorbell ptr */
148 __be32 __iomem *send_stop; /* "stop" doorbell ptr */
Brice Goglin0da34b62006-05-23 06:10:15 -0400149 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
150 char *req_bytes;
151 struct myri10ge_tx_buffer_state *info;
152 int mask; /* number of transmit slots -1 */
Brice Goglin0da34b62006-05-23 06:10:15 -0400153 int req ____cacheline_aligned; /* transmit slots submitted */
154 int pkt_start; /* packets started */
Brice Goglinb53bef82008-05-09 02:20:03 +0200155 int stop_queue;
156 int linearized;
Brice Goglin0da34b62006-05-23 06:10:15 -0400157 int done ____cacheline_aligned; /* transmit slots completed */
158 int pkt_done; /* packets completed */
Brice Goglinb53bef82008-05-09 02:20:03 +0200159 int wake_queue;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000160 int queue_active;
Brice Goglin0da34b62006-05-23 06:10:15 -0400161};
162
163struct myri10ge_rx_done {
164 struct mcp_slot *entry;
165 dma_addr_t bus;
166 int cnt;
167 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700168 struct net_lro_mgr lro_mgr;
169 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400170};
171
Brice Goglinb53bef82008-05-09 02:20:03 +0200172struct myri10ge_slice_netstats {
173 unsigned long rx_packets;
174 unsigned long tx_packets;
175 unsigned long rx_bytes;
176 unsigned long tx_bytes;
177 unsigned long rx_dropped;
178 unsigned long tx_dropped;
179};
180
181struct myri10ge_slice_state {
Brice Goglin0da34b62006-05-23 06:10:15 -0400182 struct myri10ge_tx_buf tx; /* transmit ring */
183 struct myri10ge_rx_buf rx_small;
184 struct myri10ge_rx_buf rx_big;
185 struct myri10ge_rx_done rx_done;
Brice Goglinb53bef82008-05-09 02:20:03 +0200186 struct net_device *dev;
187 struct napi_struct napi;
188 struct myri10ge_priv *mgp;
189 struct myri10ge_slice_netstats stats;
190 __be32 __iomem *irq_claim;
191 struct mcp_irq_data *fw_stats;
192 dma_addr_t fw_stats_bus;
193 int watchdog_tx_done;
194 int watchdog_tx_req;
Brice Goglind0234212009-08-07 10:44:22 +0000195 int watchdog_rx_done;
Jon Masonc689b812011-06-27 17:57:28 +0000196 int stuck;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400197#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200198 int cached_dca_tag;
199 int cpu;
200 __be32 __iomem *dca_tag;
201#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +0200202 char irq_desc[32];
Brice Goglinb53bef82008-05-09 02:20:03 +0200203};
204
205struct myri10ge_priv {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200206 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +0200207 int tx_boundary; /* boundary transmits cannot cross */
Brice Goglin0dcffac2008-05-09 02:21:49 +0200208 int num_slices;
Brice Goglinb53bef82008-05-09 02:20:03 +0200209 int running; /* running? */
Brice Goglin0da34b62006-05-23 06:10:15 -0400210 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100211 int big_bytes;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200212 int max_intr_slots;
Brice Goglin0da34b62006-05-23 06:10:15 -0400213 struct net_device *dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400214 u8 __iomem *sram;
215 int sram_size;
216 unsigned long board_span;
217 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500218 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400219 char *mac_addr_string;
220 struct mcp_cmd_response *cmd;
221 dma_addr_t cmd_bus;
Brice Goglin0da34b62006-05-23 06:10:15 -0400222 struct pci_dev *pdev;
223 int msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200224 int msix_enabled;
225 struct msix_entry *msix_vectors;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400226#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200227 int dca_enabled;
Andrew Gallatinef09aad2010-09-28 08:13:12 +0000228 int relaxed_order;
Brice Goglin981813d2008-05-09 02:22:16 +0200229#endif
Al Viro66341ff2007-12-22 18:56:43 +0000230 u32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400231 unsigned int rdma_tags_available;
232 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500233 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400234 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100235 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400236 int down_cnt;
237 wait_queue_head_t down_wq;
238 struct work_struct watchdog_work;
239 struct timer_list watchdog_timer;
Brice Goglin0da34b62006-05-23 06:10:15 -0400240 int watchdog_resets;
Brice Goglinb53bef82008-05-09 02:20:03 +0200241 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400242 int pause;
Rusty Russell7d351032010-08-11 23:04:31 -0600243 bool fw_name_allocated;
Brice Goglin0da34b62006-05-23 06:10:15 -0400244 char *fw_name;
245 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
Brice Goglinc0bf8802008-05-09 02:18:24 +0200246 char *product_code_string;
Brice Goglin0da34b62006-05-23 06:10:15 -0400247 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100248 int fw_ver_major;
249 int fw_ver_minor;
250 int fw_ver_tiny;
251 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400252 u8 mac_addr[6]; /* eeprom mac address */
253 unsigned long serial_number;
254 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400255 int fw_multicast_support;
Michał Mirosław04ed3e72011-01-24 15:32:47 -0800256 u32 features;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200257 u32 max_tso6;
Brice Goglin0da34b62006-05-23 06:10:15 -0400258 u32 read_dma;
259 u32 write_dma;
260 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400261 u32 link_changes;
262 u32 msg_enable;
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000263 unsigned int board_number;
Brice Goglind0234212009-08-07 10:44:22 +0000264 int rebooted;
Brice Goglin0da34b62006-05-23 06:10:15 -0400265};
266
267static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
268static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
Brice Goglin0dcffac2008-05-09 02:21:49 +0200269static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
270static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
Ben Hutchingsb9721d52009-11-07 11:54:44 +0000271MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
272MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
273MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
274MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
Brice Goglin0da34b62006-05-23 06:10:15 -0400275
Rusty Russell7d351032010-08-11 23:04:31 -0600276/* Careful: must be accessed under kparam_block_sysfs_write */
Brice Goglin0da34b62006-05-23 06:10:15 -0400277static char *myri10ge_fw_name = NULL;
278module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200279MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
Brice Goglin0da34b62006-05-23 06:10:15 -0400280
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000281#define MYRI10GE_MAX_BOARDS 8
282static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
Andrew Gallatin7fe624f2009-04-17 15:45:15 -0700283 {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000284module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
285 0444);
286MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
287
Brice Goglin0da34b62006-05-23 06:10:15 -0400288static int myri10ge_ecrc_enable = 1;
289module_param(myri10ge_ecrc_enable, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200290MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
Brice Goglin0da34b62006-05-23 06:10:15 -0400291
Brice Goglin0da34b62006-05-23 06:10:15 -0400292static int myri10ge_small_bytes = -1; /* -1 == auto */
293module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200294MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
Brice Goglin0da34b62006-05-23 06:10:15 -0400295
296static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100297module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200298MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400299
Brice Goglinf761fae2007-03-21 19:45:56 +0100300static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400301module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200302MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
Brice Goglin0da34b62006-05-23 06:10:15 -0400303
304static int myri10ge_flow_control = 1;
305module_param(myri10ge_flow_control, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200306MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
Brice Goglin0da34b62006-05-23 06:10:15 -0400307
308static int myri10ge_deassert_wait = 1;
309module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
310MODULE_PARM_DESC(myri10ge_deassert_wait,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200311 "Wait when deasserting legacy interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400312
313static int myri10ge_force_firmware = 0;
314module_param(myri10ge_force_firmware, int, S_IRUGO);
315MODULE_PARM_DESC(myri10ge_force_firmware,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200316 "Force firmware to assume aligned completions");
Brice Goglin0da34b62006-05-23 06:10:15 -0400317
Brice Goglin0da34b62006-05-23 06:10:15 -0400318static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
319module_param(myri10ge_initial_mtu, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200320MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
Brice Goglin0da34b62006-05-23 06:10:15 -0400321
322static int myri10ge_napi_weight = 64;
323module_param(myri10ge_napi_weight, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200324MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
Brice Goglin0da34b62006-05-23 06:10:15 -0400325
326static int myri10ge_watchdog_timeout = 1;
327module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200328MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
Brice Goglin0da34b62006-05-23 06:10:15 -0400329
330static int myri10ge_max_irq_loops = 1048576;
331module_param(myri10ge_max_irq_loops, int, S_IRUGO);
332MODULE_PARM_DESC(myri10ge_max_irq_loops,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200333 "Set stuck legacy IRQ detection threshold");
Brice Goglin0da34b62006-05-23 06:10:15 -0400334
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400335#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
336
337static int myri10ge_debug = -1; /* defaults above */
338module_param(myri10ge_debug, int, 0);
339MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
340
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700341static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
342module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200343MODULE_PARM_DESC(myri10ge_lro_max_pkts,
344 "Number of LRO packets to be aggregated");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700345
Brice Goglindd50f332006-12-11 11:25:09 +0100346static int myri10ge_fill_thresh = 256;
347module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200348MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
Brice Goglindd50f332006-12-11 11:25:09 +0100349
Brice Goglinf1811372007-06-11 20:26:31 +0200350static int myri10ge_reset_recover = 1;
351
Brice Goglin0dcffac2008-05-09 02:21:49 +0200352static int myri10ge_max_slices = 1;
353module_param(myri10ge_max_slices, int, S_IRUGO);
354MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
355
Brice Goglin4b860ab2009-12-08 20:24:35 -0800356static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200357module_param(myri10ge_rss_hash, int, S_IRUGO);
358MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
359
Brice Goglin981813d2008-05-09 02:22:16 +0200360static int myri10ge_dca = 1;
361module_param(myri10ge_dca, int, S_IRUGO);
362MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
363
Brice Goglin0da34b62006-05-23 06:10:15 -0400364#define MYRI10GE_FW_OFFSET 1024*1024
365#define MYRI10GE_HIGHPART_TO_U32(X) \
366(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
367#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
368
369#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
370
Brice Goglin2f762162007-05-07 23:50:37 +0200371static void myri10ge_set_multicast_list(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000372static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
373 struct net_device *dev);
Brice Goglin2f762162007-05-07 23:50:37 +0200374
Brice Goglin62502232006-12-11 11:24:37 +0100375static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500376{
Brice Goglin62502232006-12-11 11:24:37 +0100377 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500378}
379
stephen hemmingerc5f7ef72011-06-08 14:54:03 +0000380static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
381 struct rtnl_link_stats64 *stats);
Brice Goglin59081822009-04-16 02:23:56 +0000382
Rusty Russell7d351032010-08-11 23:04:31 -0600383static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
384{
385 if (mgp->fw_name_allocated)
386 kfree(mgp->fw_name);
387 mgp->fw_name = name;
388 mgp->fw_name_allocated = allocated;
389}
390
Brice Goglin0da34b62006-05-23 06:10:15 -0400391static int
392myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
393 struct myri10ge_cmd *data, int atomic)
394{
395 struct mcp_cmd *buf;
396 char buf_bytes[sizeof(*buf) + 8];
397 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400398 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400399 u32 dma_low, dma_high, result, value;
400 int sleep_total = 0;
401
402 /* ensure buf is aligned to 8 bytes */
403 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
404
405 buf->data0 = htonl(data->data0);
406 buf->data1 = htonl(data->data1);
407 buf->data2 = htonl(data->data2);
408 buf->cmd = htonl(cmd);
409 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
410 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
411
412 buf->response_addr.low = htonl(dma_low);
413 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500414 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400415 mb();
416 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
417
418 /* wait up to 15ms. Longest command is the DMA benchmark,
419 * which is capped at 5ms, but runs from a timeout handler
420 * that runs every 7.8ms. So a 15ms timeout leaves us with
421 * a 2.2ms margin
422 */
423 if (atomic) {
424 /* if atomic is set, do not sleep,
425 * and try to get the completion quickly
426 * (1ms will be enough for those commands) */
427 for (sleep_total = 0;
Joe Perches8e95a202009-12-03 07:58:21 +0000428 sleep_total < 1000 &&
429 response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200430 sleep_total += 10) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400431 udelay(10);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200432 mb();
433 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400434 } else {
435 /* use msleep for most command */
436 for (sleep_total = 0;
Joe Perches8e95a202009-12-03 07:58:21 +0000437 sleep_total < 15 &&
438 response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400439 sleep_total++)
440 msleep(1);
441 }
442
443 result = ntohl(response->result);
444 value = ntohl(response->data);
445 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
446 if (result == 0) {
447 data->data0 = value;
448 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400449 } else if (result == MXGEFW_CMD_UNKNOWN) {
450 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200451 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
452 return -E2BIG;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000453 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
454 cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
455 (data->
456 data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
457 0) {
458 return -ERANGE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400459 } else {
460 dev_err(&mgp->pdev->dev,
461 "command %d failed, result = %d\n",
462 cmd, result);
463 return -ENXIO;
464 }
465 }
466
467 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
468 cmd, result);
469 return -EAGAIN;
470}
471
472/*
473 * The eeprom strings on the lanaiX have the format
474 * SN=x\0
475 * MAC=x:x:x:x:x:x\0
476 * PT:ddd mmm xx xx:xx:xx xx\0
477 * PV:ddd mmm xx xx:xx:xx xx\0
478 */
479static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
480{
481 char *ptr, *limit;
482 int i;
483
484 ptr = mgp->eeprom_strings;
485 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
486
487 while (*ptr != '\0' && ptr < limit) {
488 if (memcmp(ptr, "MAC=", 4) == 0) {
489 ptr += 4;
490 mgp->mac_addr_string = ptr;
491 for (i = 0; i < 6; i++) {
492 if ((ptr + 2) > limit)
493 goto abort;
494 mgp->mac_addr[i] =
495 simple_strtoul(ptr, &ptr, 16);
496 ptr += 1;
497 }
498 }
Brice Goglinc0bf8802008-05-09 02:18:24 +0200499 if (memcmp(ptr, "PC=", 3) == 0) {
500 ptr += 3;
501 mgp->product_code_string = ptr;
502 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400503 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
504 ptr += 3;
505 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
506 }
507 while (ptr < limit && *ptr++) ;
508 }
509
510 return 0;
511
512abort:
513 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
514 return -ENXIO;
515}
516
517/*
518 * Enable or disable periodic RDMAs from the host to make certain
519 * chipsets resend dropped PCIe messages
520 */
521
522static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
523{
524 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200525 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400526 u32 dma_low, dma_high;
527 int i;
528
529 /* clear confirmation addr */
530 mgp->cmd->data = 0;
531 mb();
532
533 /* send a rdma command to the PCIe engine, and wait for the
534 * response in the confirmation address. The firmware should
535 * write a -1 there to indicate it is alive and well
536 */
537 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
538 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
539
540 buf[0] = htonl(dma_high); /* confirm addr MSW */
541 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500542 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400543 buf[3] = htonl(dma_high); /* dummy addr MSW */
544 buf[4] = htonl(dma_low); /* dummy addr LSW */
545 buf[5] = htonl(enable); /* enable? */
546
Brice Gogline700f9f2006-08-14 17:52:54 -0400547 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400548
549 myri10ge_pio_copy(submit, &buf, sizeof(buf));
550 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
551 msleep(1);
552 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
553 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
554 (enable ? "enable" : "disable"));
555}
556
557static int
558myri10ge_validate_firmware(struct myri10ge_priv *mgp,
559 struct mcp_gen_header *hdr)
560{
561 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400562
563 /* check firmware type */
564 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
565 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
566 return -EINVAL;
567 }
568
569 /* save firmware version for ethtool */
570 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
571
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100572 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
573 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400574
Joe Perches8e95a202009-12-03 07:58:21 +0000575 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
576 mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400577 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
578 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
579 MXGEFW_VERSION_MINOR);
580 return -EINVAL;
581 }
582 return 0;
583}
584
585static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
586{
587 unsigned crc, reread_crc;
588 const struct firmware *fw;
589 struct device *dev = &mgp->pdev->dev;
David Woodhouseb0d31d62008-05-24 00:00:07 +0100590 unsigned char *fw_readback;
Brice Goglin0da34b62006-05-23 06:10:15 -0400591 struct mcp_gen_header *hdr;
592 size_t hdr_offset;
593 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400594 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400595
596 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
597 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
598 mgp->fw_name);
599 status = -EINVAL;
600 goto abort_with_nothing;
601 }
602
603 /* check size */
604
605 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
606 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
607 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
608 status = -EINVAL;
609 goto abort_with_fw;
610 }
611
612 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500613 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400614 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
615 dev_err(dev, "Bad firmware file\n");
616 status = -EINVAL;
617 goto abort_with_fw;
618 }
619 hdr = (void *)(fw->data + hdr_offset);
620
621 status = myri10ge_validate_firmware(mgp, hdr);
622 if (status != 0)
623 goto abort_with_fw;
624
625 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400626 for (i = 0; i < fw->size; i += 256) {
627 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
628 fw->data + i,
629 min(256U, (unsigned)(fw->size - i)));
630 mb();
631 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400632 }
David Woodhouseb0d31d62008-05-24 00:00:07 +0100633 fw_readback = vmalloc(fw->size);
634 if (!fw_readback) {
635 status = -ENOMEM;
636 goto abort_with_fw;
637 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400638 /* corruption checking is good for parity recovery and buggy chipset */
David Woodhouseb0d31d62008-05-24 00:00:07 +0100639 memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
640 reread_crc = crc32(~0, fw_readback, fw->size);
641 vfree(fw_readback);
Brice Goglin0da34b62006-05-23 06:10:15 -0400642 if (crc != reread_crc) {
643 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
644 (unsigned)fw->size, reread_crc, crc);
645 status = -EIO;
646 goto abort_with_fw;
647 }
648 *size = (u32) fw->size;
649
650abort_with_fw:
651 release_firmware(fw);
652
653abort_with_nothing:
654 return status;
655}
656
657static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
658{
659 struct mcp_gen_header *hdr;
660 struct device *dev = &mgp->pdev->dev;
661 const size_t bytes = sizeof(struct mcp_gen_header);
662 size_t hdr_offset;
663 int status;
664
665 /* find running firmware header */
Al Viro66341ff2007-12-22 18:56:43 +0000666 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400667
668 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
669 dev_err(dev, "Running firmware has bad header offset (%d)\n",
670 (int)hdr_offset);
671 return -EIO;
672 }
673
674 /* copy header of running firmware from SRAM to host memory to
675 * validate firmware */
676 hdr = kmalloc(bytes, GFP_KERNEL);
677 if (hdr == NULL) {
678 dev_err(dev, "could not malloc firmware hdr\n");
679 return -ENOMEM;
680 }
681 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
682 status = myri10ge_validate_firmware(mgp, hdr);
683 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100684
685 /* check to see if adopted firmware has bug where adopting
686 * it will cause broadcasts to be filtered unless the NIC
687 * is kept in ALLMULTI mode */
688 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
689 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
690 mgp->adopted_rx_filter_bug = 1;
691 dev_warn(dev, "Adopting fw %d.%d.%d: "
692 "working around rx filter bug\n",
693 mgp->fw_ver_major, mgp->fw_ver_minor,
694 mgp->fw_ver_tiny);
695 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400696 return status;
697}
698
Adrian Bunk0178ec32008-05-20 00:53:00 +0300699static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200700{
701 struct myri10ge_cmd cmd;
702 int status;
703
704 /* probe for IPv6 TSO support */
705 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
706 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
707 &cmd, 0);
708 if (status == 0) {
709 mgp->max_tso6 = cmd.data0;
710 mgp->features |= NETIF_F_TSO6;
711 }
712
713 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
714 if (status != 0) {
715 dev_err(&mgp->pdev->dev,
716 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
717 return -ENXIO;
718 }
719
720 mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
721
722 return 0;
723}
724
Brice Goglin0dcffac2008-05-09 02:21:49 +0200725static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
Brice Goglin0da34b62006-05-23 06:10:15 -0400726{
727 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200728 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400729 u32 dma_low, dma_high, size;
730 int status, i;
731
Brice Goglinb10c0662006-06-08 10:25:00 -0400732 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400733 status = myri10ge_load_hotplug_firmware(mgp, &size);
734 if (status) {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200735 if (!adopt)
736 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400737 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
738
739 /* Do not attempt to adopt firmware if there
740 * was a bad crc */
741 if (status == -EIO)
742 return status;
743
744 status = myri10ge_adopt_running_firmware(mgp);
745 if (status != 0) {
746 dev_err(&mgp->pdev->dev,
747 "failed to adopt running firmware\n");
748 return status;
749 }
750 dev_info(&mgp->pdev->dev,
751 "Successfully adopted running firmware\n");
Brice Goglinb53bef82008-05-09 02:20:03 +0200752 if (mgp->tx_boundary == 4096) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400753 dev_warn(&mgp->pdev->dev,
754 "Using firmware currently running on NIC"
755 ". For optimal\n");
756 dev_warn(&mgp->pdev->dev,
757 "performance consider loading optimized "
758 "firmware\n");
759 dev_warn(&mgp->pdev->dev, "via hotplug\n");
760 }
761
Rusty Russell7d351032010-08-11 23:04:31 -0600762 set_fw_name(mgp, "adopted", false);
Brice Goglinb53bef82008-05-09 02:20:03 +0200763 mgp->tx_boundary = 2048;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200764 myri10ge_dummy_rdma(mgp, 1);
765 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400766 return status;
767 }
768
769 /* clear confirmation addr */
770 mgp->cmd->data = 0;
771 mb();
772
773 /* send a reload command to the bootstrap MCP, and wait for the
774 * response in the confirmation address. The firmware should
775 * write a -1 there to indicate it is alive and well
776 */
777 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
778 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
779
780 buf[0] = htonl(dma_high); /* confirm addr MSW */
781 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500782 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400783
784 /* FIX: All newest firmware should un-protect the bottom of
785 * the sram before handoff. However, the very first interfaces
786 * do not. Therefore the handoff copy must skip the first 8 bytes
787 */
788 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
789 buf[4] = htonl(size - 8); /* length of code */
790 buf[5] = htonl(8); /* where to copy to */
791 buf[6] = htonl(0); /* where to jump to */
792
Brice Gogline700f9f2006-08-14 17:52:54 -0400793 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400794
795 myri10ge_pio_copy(submit, &buf, sizeof(buf));
796 mb();
797 msleep(1);
798 mb();
799 i = 0;
Brice Goglind93ca2a2008-05-09 02:17:16 +0200800 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
801 msleep(1 << i);
Brice Goglin0da34b62006-05-23 06:10:15 -0400802 i++;
803 }
804 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
805 dev_err(&mgp->pdev->dev, "handoff failed\n");
806 return -ENXIO;
807 }
Brice Goglin9a71db72006-07-21 15:49:32 -0400808 myri10ge_dummy_rdma(mgp, 1);
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200809 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400810
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200811 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400812}
813
814static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
815{
816 struct myri10ge_cmd cmd;
817 int status;
818
819 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
820 | (addr[2] << 8) | addr[3]);
821
822 cmd.data1 = ((addr[4] << 8) | (addr[5]));
823
824 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
825 return status;
826}
827
828static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
829{
830 struct myri10ge_cmd cmd;
831 int status, ctl;
832
833 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
834 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
835
836 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +0000837 netdev_err(mgp->dev, "Failed to set flow control mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -0400838 return status;
839 }
840 mgp->pause = pause;
841 return 0;
842}
843
844static void
845myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
846{
847 struct myri10ge_cmd cmd;
848 int status, ctl;
849
850 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
851 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
852 if (status)
Joe Perches78ca90e2010-02-22 16:56:58 +0000853 netdev_err(mgp->dev, "Failed to set promisc mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -0400854}
855
Brice Goglin0d6ac252007-05-07 23:51:45 +0200856static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
857{
858 struct myri10ge_cmd cmd;
859 int status;
860 u32 len;
861 struct page *dmatest_page;
862 dma_addr_t dmatest_bus;
863 char *test = " ";
864
865 dmatest_page = alloc_page(GFP_KERNEL);
866 if (!dmatest_page)
867 return -ENOMEM;
868 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
869 DMA_BIDIRECTIONAL);
870
871 /* Run a small DMA test.
872 * The magic multipliers to the length tell the firmware
873 * to do DMA read, write, or read+write tests. The
874 * results are returned in cmd.data0. The upper 16
875 * bits or the return is the number of transfers completed.
876 * The lower 16 bits is the time in 0.5us ticks that the
877 * transfers took to complete.
878 */
879
Brice Goglinb53bef82008-05-09 02:20:03 +0200880 len = mgp->tx_boundary;
Brice Goglin0d6ac252007-05-07 23:51:45 +0200881
882 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
883 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
884 cmd.data2 = len * 0x10000;
885 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
886 if (status != 0) {
887 test = "read";
888 goto abort;
889 }
890 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
891 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
892 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
893 cmd.data2 = len * 0x1;
894 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
895 if (status != 0) {
896 test = "write";
897 goto abort;
898 }
899 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
900
901 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
902 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
903 cmd.data2 = len * 0x10001;
904 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
905 if (status != 0) {
906 test = "read/write";
907 goto abort;
908 }
909 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
910 (cmd.data0 & 0xffff);
911
912abort:
913 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
914 put_page(dmatest_page);
915
916 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
917 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
918 test, status);
919
920 return status;
921}
922
Brice Goglin0da34b62006-05-23 06:10:15 -0400923static int myri10ge_reset(struct myri10ge_priv *mgp)
924{
925 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200926 struct myri10ge_slice_state *ss;
927 int i, status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400928 size_t bytes;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400929#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200930 unsigned long dca_tag_off;
931#endif
Brice Goglin0da34b62006-05-23 06:10:15 -0400932
933 /* try to send a reset command to the card to see if it
934 * is alive */
935 memset(&cmd, 0, sizeof(cmd));
936 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
937 if (status != 0) {
938 dev_err(&mgp->pdev->dev, "failed reset\n");
939 return -ENXIO;
940 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200941
942 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200943 /*
944 * Use non-ndis mcp_slot (eg, 4 bytes total,
945 * no toeplitz hash value returned. Older firmware will
946 * not understand this command, but will use the correct
947 * sized mcp_slot, so we ignore error returns
948 */
949 cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
950 (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400951
952 /* Now exchange information about interrupts */
953
Brice Goglin0dcffac2008-05-09 02:21:49 +0200954 bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
Brice Goglin0da34b62006-05-23 06:10:15 -0400955 cmd.data0 = (u32) bytes;
956 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200957
958 /*
959 * Even though we already know how many slices are supported
960 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
961 * has magic side effects, and must be called after a reset.
962 * It must be called prior to calling any RSS related cmds,
963 * including assigning an interrupt queue for anything but
964 * slice 0. It must also be called *after*
965 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
966 * the firmware to compute offsets.
967 */
968
969 if (mgp->num_slices > 1) {
970
971 /* ask the maximum number of slices it supports */
972 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
973 &cmd, 0);
974 if (status != 0) {
975 dev_err(&mgp->pdev->dev,
976 "failed to get number of slices\n");
977 }
978
979 /*
980 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
981 * to setting up the interrupt queue DMA
982 */
983
984 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000985 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
986 if (mgp->dev->real_num_tx_queues > 1)
987 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200988 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
989 &cmd, 0);
Brice Goglin236bb5e62008-09-28 15:34:21 +0000990
991 /* Firmware older than 1.4.32 only supports multiple
992 * RX queues, so if we get an error, first retry using a
993 * single TX queue before giving up */
994 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
Ben Hutchingsc9920262010-09-27 08:30:34 +0000995 netif_set_real_num_tx_queues(mgp->dev, 1);
Brice Goglin236bb5e62008-09-28 15:34:21 +0000996 cmd.data0 = mgp->num_slices;
997 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
998 status = myri10ge_send_cmd(mgp,
999 MXGEFW_CMD_ENABLE_RSS_QUEUES,
1000 &cmd, 0);
1001 }
1002
Brice Goglin0dcffac2008-05-09 02:21:49 +02001003 if (status != 0) {
1004 dev_err(&mgp->pdev->dev,
1005 "failed to set number of slices\n");
1006
1007 return status;
1008 }
1009 }
1010 for (i = 0; i < mgp->num_slices; i++) {
1011 ss = &mgp->ss[i];
1012 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
1013 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
1014 cmd.data2 = i;
1015 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1016 &cmd, 0);
Joe Perches6403eab2011-06-03 11:51:20 +00001017 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001018
1019 status |=
1020 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001021 for (i = 0; i < mgp->num_slices; i++) {
1022 ss = &mgp->ss[i];
1023 ss->irq_claim =
1024 (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1025 }
Brice Goglindf30a742006-12-18 11:50:40 +01001026 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1027 &cmd, 0);
1028 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001029
Brice Goglin0da34b62006-05-23 06:10:15 -04001030 status |= myri10ge_send_cmd
1031 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -05001032 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001033 if (status != 0) {
1034 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1035 return status;
1036 }
Al Viro40f6cff2006-11-20 13:48:32 -05001037 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001038
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001039#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001040 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1041 dca_tag_off = cmd.data0;
1042 for (i = 0; i < mgp->num_slices; i++) {
1043 ss = &mgp->ss[i];
1044 if (status == 0) {
1045 ss->dca_tag = (__iomem __be32 *)
1046 (mgp->sram + dca_tag_off + 4 * i);
1047 } else {
1048 ss->dca_tag = NULL;
1049 }
1050 }
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001051#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001052
Brice Goglin0da34b62006-05-23 06:10:15 -04001053 /* reset mcp/driver shared state back to 0 */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001054
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001055 mgp->link_changes = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001056 for (i = 0; i < mgp->num_slices; i++) {
1057 ss = &mgp->ss[i];
1058
1059 memset(ss->rx_done.entry, 0, bytes);
1060 ss->tx.req = 0;
1061 ss->tx.done = 0;
1062 ss->tx.pkt_start = 0;
1063 ss->tx.pkt_done = 0;
1064 ss->rx_big.cnt = 0;
1065 ss->rx_small.cnt = 0;
1066 ss->rx_done.idx = 0;
1067 ss->rx_done.cnt = 0;
1068 ss->tx.wake_queue = 0;
1069 ss->tx.stop_queue = 0;
1070 }
1071
Brice Goglin0da34b62006-05-23 06:10:15 -04001072 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001073 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +02001074 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001075 return status;
1076}
1077
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001078#ifdef CONFIG_MYRI10GE_DCA
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001079static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
1080{
1081 int ret, cap, err;
1082 u16 ctl;
1083
1084 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1085 if (!cap)
1086 return 0;
1087
1088 err = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
1089 ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
1090 if (ret != on) {
1091 ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
1092 ctl |= (on << 4);
1093 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
1094 }
1095 return ret;
1096}
1097
Brice Goglin981813d2008-05-09 02:22:16 +02001098static void
1099myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1100{
Brice Goglin981813d2008-05-09 02:22:16 +02001101 ss->cached_dca_tag = tag;
1102 put_be32(htonl(tag), ss->dca_tag);
1103}
1104
1105static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1106{
1107 int cpu = get_cpu();
1108 int tag;
1109
1110 if (cpu != ss->cpu) {
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001111 tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
Brice Goglin981813d2008-05-09 02:22:16 +02001112 if (ss->cached_dca_tag != tag)
1113 myri10ge_write_dca(ss, cpu, tag);
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001114 ss->cpu = cpu;
Brice Goglin981813d2008-05-09 02:22:16 +02001115 }
1116 put_cpu();
1117}
1118
1119static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1120{
1121 int err, i;
1122 struct pci_dev *pdev = mgp->pdev;
1123
1124 if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1125 return;
1126 if (!myri10ge_dca) {
1127 dev_err(&pdev->dev, "dca disabled by administrator\n");
1128 return;
1129 }
1130 err = dca_add_requester(&pdev->dev);
1131 if (err) {
Brice Goglin330554c2008-09-12 19:47:26 +02001132 if (err != -ENODEV)
1133 dev_err(&pdev->dev,
1134 "dca_add_requester() failed, err=%d\n", err);
Brice Goglin981813d2008-05-09 02:22:16 +02001135 return;
1136 }
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001137 mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
Brice Goglin981813d2008-05-09 02:22:16 +02001138 mgp->dca_enabled = 1;
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001139 for (i = 0; i < mgp->num_slices; i++) {
1140 mgp->ss[i].cpu = -1;
1141 mgp->ss[i].cached_dca_tag = -1;
1142 myri10ge_update_dca(&mgp->ss[i]);
1143 }
Brice Goglin981813d2008-05-09 02:22:16 +02001144}
1145
1146static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1147{
1148 struct pci_dev *pdev = mgp->pdev;
1149 int err;
1150
1151 if (!mgp->dca_enabled)
1152 return;
1153 mgp->dca_enabled = 0;
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001154 if (mgp->relaxed_order)
1155 myri10ge_toggle_relaxed(pdev, 1);
Brice Goglin981813d2008-05-09 02:22:16 +02001156 err = dca_remove_requester(&pdev->dev);
1157}
1158
1159static int myri10ge_notify_dca_device(struct device *dev, void *data)
1160{
1161 struct myri10ge_priv *mgp;
1162 unsigned long event;
1163
1164 mgp = dev_get_drvdata(dev);
1165 event = *(unsigned long *)data;
1166
1167 if (event == DCA_PROVIDER_ADD)
1168 myri10ge_setup_dca(mgp);
1169 else if (event == DCA_PROVIDER_REMOVE)
1170 myri10ge_teardown_dca(mgp);
1171 return 0;
1172}
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001173#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001174
Brice Goglin0da34b62006-05-23 06:10:15 -04001175static inline void
1176myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1177 struct mcp_kreq_ether_recv *src)
1178{
Al Viro40f6cff2006-11-20 13:48:32 -05001179 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -04001180
1181 low = src->addr_low;
Yang Hongyang284901a2009-04-06 19:01:15 -07001182 src->addr_low = htonl(DMA_BIT_MASK(32));
Brice Gogline67bda52006-12-05 17:26:27 +01001183 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1184 mb();
1185 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -04001186 mb();
1187 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -05001188 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -04001189 mb();
1190}
1191
Al Viro40f6cff2006-11-20 13:48:32 -05001192static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -04001193{
1194 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1195
Al Viro40f6cff2006-11-20 13:48:32 -05001196 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -04001197 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1198 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1199 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07001200 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001201 }
1202}
1203
Brice Goglindd50f332006-12-11 11:25:09 +01001204static inline void
1205myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1206 struct skb_frag_struct *rx_frags, int len, int hlen)
1207{
1208 struct skb_frag_struct *skb_frags;
1209
1210 skb->len = skb->data_len = len;
1211 skb->truesize = len + sizeof(struct sk_buff);
1212 /* attach the page(s) */
1213
1214 skb_frags = skb_shinfo(skb)->frags;
1215 while (len > 0) {
1216 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1217 len -= rx_frags->size;
1218 skb_frags++;
1219 rx_frags++;
1220 skb_shinfo(skb)->nr_frags++;
1221 }
1222
1223 /* pskb_may_pull is not available in irq context, but
1224 * skb_pull() (for ether_pad and eth_type_trans()) requires
1225 * the beginning of the packet in skb_headlen(), move it
1226 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001227 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +01001228 skb_shinfo(skb)->frags[0].page_offset += hlen;
1229 skb_shinfo(skb)->frags[0].size -= hlen;
1230 skb->data_len -= hlen;
1231 skb->tail += hlen;
1232 skb_pull(skb, MXGEFW_PAD);
1233}
1234
1235static void
1236myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1237 int bytes, int watchdog)
1238{
1239 struct page *page;
1240 int idx;
Brice Goglin2a3f2792010-02-24 12:11:19 +00001241#if MYRI10GE_ALLOC_SIZE > 4096
1242 int end_offset;
1243#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001244
1245 if (unlikely(rx->watchdog_needed && !watchdog))
1246 return;
1247
1248 /* try to refill entire ring */
1249 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1250 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +02001251 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +01001252 /* we can use part of previous page */
1253 get_page(rx->page);
1254 } else {
1255 /* we need a new page */
1256 page =
1257 alloc_pages(GFP_ATOMIC | __GFP_COMP,
1258 MYRI10GE_ALLOC_ORDER);
1259 if (unlikely(page == NULL)) {
1260 if (rx->fill_cnt - rx->cnt < 16)
1261 rx->watchdog_needed = 1;
1262 return;
1263 }
1264 rx->page = page;
1265 rx->page_offset = 0;
1266 rx->bus = pci_map_page(mgp->pdev, page, 0,
1267 MYRI10GE_ALLOC_SIZE,
1268 PCI_DMA_FROMDEVICE);
1269 }
1270 rx->info[idx].page = rx->page;
1271 rx->info[idx].page_offset = rx->page_offset;
1272 /* note that this is the address of the start of the
1273 * page */
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001274 dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
Brice Goglindd50f332006-12-11 11:25:09 +01001275 rx->shadow[idx].addr_low =
1276 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1277 rx->shadow[idx].addr_high =
1278 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1279
1280 /* start next packet on a cacheline boundary */
1281 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +02001282
1283#if MYRI10GE_ALLOC_SIZE > 4096
1284 /* don't cross a 4KB boundary */
Brice Goglin2a3f2792010-02-24 12:11:19 +00001285 end_offset = rx->page_offset + bytes - 1;
1286 if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
1287 rx->page_offset = end_offset & ~4095;
Brice Goglinae8509b2007-04-10 21:21:08 +02001288#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001289 rx->fill_cnt++;
1290
1291 /* copy 8 descriptors to the firmware at a time */
1292 if ((idx & 7) == 7) {
Brice Gogline454e7e2008-07-21 10:25:50 +02001293 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1294 &rx->shadow[idx - 7]);
Brice Goglindd50f332006-12-11 11:25:09 +01001295 }
1296 }
1297}
1298
1299static inline void
1300myri10ge_unmap_rx_page(struct pci_dev *pdev,
1301 struct myri10ge_rx_buffer_state *info, int bytes)
1302{
1303 /* unmap the recvd page if we're the only or last user of it */
1304 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1305 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001306 pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
Brice Goglindd50f332006-12-11 11:25:09 +01001307 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1308 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1309 }
1310}
1311
1312#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1313 * page into an skb */
1314
1315static inline int
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001316myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum,
1317 int lro_enabled)
Brice Goglindd50f332006-12-11 11:25:09 +01001318{
Brice Goglinb53bef82008-05-09 02:20:03 +02001319 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglindd50f332006-12-11 11:25:09 +01001320 struct sk_buff *skb;
1321 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001322 struct myri10ge_rx_buf *rx;
1323 int i, idx, hlen, remainder, bytes;
Brice Goglindd50f332006-12-11 11:25:09 +01001324 struct pci_dev *pdev = mgp->pdev;
1325 struct net_device *dev = mgp->dev;
1326 u8 *va;
1327
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001328 if (len <= mgp->small_bytes) {
1329 rx = &ss->rx_small;
1330 bytes = mgp->small_bytes;
1331 } else {
1332 rx = &ss->rx_big;
1333 bytes = mgp->big_bytes;
1334 }
1335
Brice Goglindd50f332006-12-11 11:25:09 +01001336 len += MXGEFW_PAD;
1337 idx = rx->cnt & rx->mask;
1338 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1339 prefetch(va);
1340 /* Fill skb_frag_struct(s) with data from our receive */
1341 for (i = 0, remainder = len; remainder > 0; i++) {
1342 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1343 rx_frags[i].page = rx->info[idx].page;
1344 rx_frags[i].page_offset = rx->info[idx].page_offset;
1345 if (remainder < MYRI10GE_ALLOC_SIZE)
1346 rx_frags[i].size = remainder;
1347 else
1348 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1349 rx->cnt++;
1350 idx = rx->cnt & rx->mask;
1351 remainder -= MYRI10GE_ALLOC_SIZE;
1352 }
1353
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001354 if (lro_enabled) {
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001355 rx_frags[0].page_offset += MXGEFW_PAD;
1356 rx_frags[0].size -= MXGEFW_PAD;
1357 len -= MXGEFW_PAD;
Brice Goglinb53bef82008-05-09 02:20:03 +02001358 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
Brice Goglinb53bef82008-05-09 02:20:03 +02001359 /* opaque, will come back in get_frag_header */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001360 len, len,
Brice Goglinb53bef82008-05-09 02:20:03 +02001361 (void *)(__force unsigned long)csum, csum);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001362
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001363 return 1;
1364 }
1365
Brice Goglindd50f332006-12-11 11:25:09 +01001366 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1367
Brice Gogline636b2e2007-10-13 12:32:21 +02001368 /* allocate an skb to attach the page(s) to. This is done
1369 * after trying LRO, so as to avoid skb allocation overheads */
Brice Goglindd50f332006-12-11 11:25:09 +01001370
1371 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1372 if (unlikely(skb == NULL)) {
Brice Goglind6279c82008-11-20 01:50:04 -08001373 ss->stats.rx_dropped++;
Brice Goglindd50f332006-12-11 11:25:09 +01001374 do {
1375 i--;
1376 put_page(rx_frags[i].page);
1377 } while (i != 0);
1378 return 0;
1379 }
1380
1381 /* Attach the pages to the skb, and trim off any padding */
1382 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1383 if (skb_shinfo(skb)->frags[0].size <= 0) {
1384 put_page(skb_shinfo(skb)->frags[0].page);
1385 skb_shinfo(skb)->nr_frags = 0;
1386 }
1387 skb->protocol = eth_type_trans(skb, dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -08001388 skb_record_rx_queue(skb, ss - &mgp->ss[0]);
Brice Goglindd50f332006-12-11 11:25:09 +01001389
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00001390 if (dev->features & NETIF_F_RXCSUM) {
Brice Goglindd50f332006-12-11 11:25:09 +01001391 if ((skb->protocol == htons(ETH_P_IP)) ||
1392 (skb->protocol == htons(ETH_P_IPV6))) {
1393 skb->csum = csum;
1394 skb->ip_summed = CHECKSUM_COMPLETE;
1395 } else
1396 myri10ge_vlan_ip_csum(skb, csum);
1397 }
1398 netif_receive_skb(skb);
Brice Goglindd50f332006-12-11 11:25:09 +01001399 return 1;
1400}
1401
Brice Goglinb53bef82008-05-09 02:20:03 +02001402static inline void
1403myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
Brice Goglin0da34b62006-05-23 06:10:15 -04001404{
Brice Goglinb53bef82008-05-09 02:20:03 +02001405 struct pci_dev *pdev = ss->mgp->pdev;
1406 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001407 struct netdev_queue *dev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04001408 struct sk_buff *skb;
1409 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001410
1411 while (tx->pkt_done != mcp_index) {
1412 idx = tx->done & tx->mask;
1413 skb = tx->info[idx].skb;
1414
1415 /* Mark as free */
1416 tx->info[idx].skb = NULL;
1417 if (tx->info[idx].last) {
1418 tx->pkt_done++;
1419 tx->info[idx].last = 0;
1420 }
1421 tx->done++;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001422 len = dma_unmap_len(&tx->info[idx], len);
1423 dma_unmap_len_set(&tx->info[idx], len, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001424 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001425 ss->stats.tx_bytes += skb->len;
1426 ss->stats.tx_packets++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001427 dev_kfree_skb_irq(skb);
1428 if (len)
1429 pci_unmap_single(pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001430 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04001431 bus), len,
1432 PCI_DMA_TODEVICE);
1433 } else {
1434 if (len)
1435 pci_unmap_page(pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001436 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04001437 bus), len,
1438 PCI_DMA_TODEVICE);
1439 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001440 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00001441
1442 dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1443 /*
1444 * Make a minimal effort to prevent the NIC from polling an
1445 * idle tx queue. If we can't get the lock we leave the queue
1446 * active. In this case, either a thread was about to start
1447 * using the queue anyway, or we lost a race and the NIC will
1448 * waste some of its resources polling an inactive queue for a
1449 * while.
1450 */
1451
1452 if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1453 __netif_tx_trylock(dev_queue)) {
1454 if (tx->req == tx->done) {
1455 tx->queue_active = 0;
1456 put_be32(htonl(1), tx->send_stop);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01001457 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01001458 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00001459 }
1460 __netif_tx_unlock(dev_queue);
1461 }
1462
Brice Goglin0da34b62006-05-23 06:10:15 -04001463 /* start the queue if we've stopped it */
Joe Perches8e95a202009-12-03 07:58:21 +00001464 if (netif_tx_queue_stopped(dev_queue) &&
Jon Mason3b20b2d2011-06-27 05:05:00 +00001465 tx->req - tx->done < (tx->mask >> 1) &&
1466 ss->mgp->running == MYRI10GE_ETH_RUNNING) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001467 tx->wake_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001468 netif_tx_wake_queue(dev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04001469 }
1470}
1471
Brice Goglinb53bef82008-05-09 02:20:03 +02001472static inline int
1473myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001474{
Brice Goglinb53bef82008-05-09 02:20:03 +02001475 struct myri10ge_rx_done *rx_done = &ss->rx_done;
1476 struct myri10ge_priv *mgp = ss->mgp;
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001477
Brice Goglin0da34b62006-05-23 06:10:15 -04001478 unsigned long rx_bytes = 0;
1479 unsigned long rx_packets = 0;
1480 unsigned long rx_ok;
1481
1482 int idx = rx_done->idx;
1483 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001484 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001485 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001486 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001487
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001488 /*
1489 * Prevent compiler from generating more than one ->features memory
1490 * access to avoid theoretical race condition with functions that
1491 * change NETIF_F_LRO flag at runtime.
1492 */
1493 bool lro_enabled = ACCESS_ONCE(mgp->dev->features) & NETIF_F_LRO;
1494
Andrew Gallatinc956a242007-10-31 17:40:06 -04001495 while (rx_done->entry[idx].length != 0 && work_done < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001496 length = ntohs(rx_done->entry[idx].length);
1497 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001498 checksum = csum_unfold(rx_done->entry[idx].checksum);
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001499 rx_ok = myri10ge_rx_done(ss, length, checksum, lro_enabled);
Brice Goglin0da34b62006-05-23 06:10:15 -04001500 rx_packets += rx_ok;
1501 rx_bytes += rx_ok * (unsigned long)length;
1502 cnt++;
Brice Goglin014377a2008-05-09 02:20:47 +02001503 idx = cnt & (mgp->max_intr_slots - 1);
Andrew Gallatinc956a242007-10-31 17:40:06 -04001504 work_done++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001505 }
1506 rx_done->idx = idx;
1507 rx_done->cnt = cnt;
Brice Goglinb53bef82008-05-09 02:20:03 +02001508 ss->stats.rx_packets += rx_packets;
1509 ss->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001510
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001511 if (lro_enabled)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001512 lro_flush_all(&rx_done->lro_mgr);
1513
Brice Goglinc7dab992006-12-11 11:25:42 +01001514 /* restock receive rings if needed */
Brice Goglinb53bef82008-05-09 02:20:03 +02001515 if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1516 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001517 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglinb53bef82008-05-09 02:20:03 +02001518 if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1519 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
Brice Goglinc7dab992006-12-11 11:25:42 +01001520
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001521 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001522}
1523
1524static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1525{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001526 struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04001527
1528 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001529 unsigned link_up = ntohl(stats->link_up);
1530 if (mgp->link_state != link_up) {
1531 mgp->link_state = link_up;
1532
1533 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001534 if (netif_msg_link(mgp))
Joe Perches78ca90e2010-02-22 16:56:58 +00001535 netdev_info(mgp->dev, "link up\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04001536 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001537 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001538 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001539 if (netif_msg_link(mgp))
Joe Perches78ca90e2010-02-22 16:56:58 +00001540 netdev_info(mgp->dev, "link %s\n",
1541 link_up == MXGEFW_LINK_MYRINET ?
1542 "mismatch (Myrinet detected)" :
1543 "down");
Brice Goglin0da34b62006-05-23 06:10:15 -04001544 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001545 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001546 }
1547 }
1548 if (mgp->rdma_tags_available !=
Brice Goglinb53bef82008-05-09 02:20:03 +02001549 ntohl(stats->rdma_tags_available)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001550 mgp->rdma_tags_available =
Brice Goglinb53bef82008-05-09 02:20:03 +02001551 ntohl(stats->rdma_tags_available);
Joe Perches78ca90e2010-02-22 16:56:58 +00001552 netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
1553 mgp->rdma_tags_available);
Brice Goglin0da34b62006-05-23 06:10:15 -04001554 }
1555 mgp->down_cnt += stats->link_down;
1556 if (stats->link_down)
1557 wake_up(&mgp->down_wq);
1558 }
1559}
1560
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001561static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001562{
Brice Goglinb53bef82008-05-09 02:20:03 +02001563 struct myri10ge_slice_state *ss =
1564 container_of(napi, struct myri10ge_slice_state, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001565 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001566
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001567#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001568 if (ss->mgp->dca_enabled)
1569 myri10ge_update_dca(ss);
1570#endif
1571
Brice Goglin0da34b62006-05-23 06:10:15 -04001572 /* process as many rx events as NAPI will allow */
Brice Goglinb53bef82008-05-09 02:20:03 +02001573 work_done = myri10ge_clean_rx_done(ss, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001574
David S. Miller4ec24112008-01-07 20:48:21 -08001575 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001576 napi_complete(napi);
Brice Goglinb53bef82008-05-09 02:20:03 +02001577 put_be32(htonl(3), ss->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001578 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001579 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001580}
1581
David Howells7d12e782006-10-05 14:55:46 +01001582static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001583{
Brice Goglinb53bef82008-05-09 02:20:03 +02001584 struct myri10ge_slice_state *ss = arg;
1585 struct myri10ge_priv *mgp = ss->mgp;
1586 struct mcp_irq_data *stats = ss->fw_stats;
1587 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04001588 u32 send_done_count;
1589 int i;
1590
Brice Goglin236bb5e62008-09-28 15:34:21 +00001591 /* an interrupt on a non-zero receive-only slice is implicitly
1592 * valid since MSI-X irqs are not shared */
1593 if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001594 napi_schedule(&ss->napi);
Eric Dumazet807540b2010-09-23 05:40:09 +00001595 return IRQ_HANDLED;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001596 }
1597
Brice Goglin0da34b62006-05-23 06:10:15 -04001598 /* make sure it is our IRQ, and that the DMA has finished */
1599 if (unlikely(!stats->valid))
Eric Dumazet807540b2010-09-23 05:40:09 +00001600 return IRQ_NONE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001601
1602 /* low bit indicates receives are present, so schedule
1603 * napi poll handler */
1604 if (stats->valid & 1)
Ben Hutchings288379f2009-01-19 16:43:59 -08001605 napi_schedule(&ss->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001606
Brice Goglin0dcffac2008-05-09 02:21:49 +02001607 if (!mgp->msi_enabled && !mgp->msix_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001608 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001609 if (!myri10ge_deassert_wait)
1610 stats->valid = 0;
1611 mb();
1612 } else
1613 stats->valid = 0;
1614
1615 /* Wait for IRQ line to go low, if using INTx */
1616 i = 0;
1617 while (1) {
1618 i++;
1619 /* check for transmit completes and receives */
1620 send_done_count = ntohl(stats->send_done_count);
1621 if (send_done_count != tx->pkt_done)
Brice Goglinb53bef82008-05-09 02:20:03 +02001622 myri10ge_tx_done(ss, (int)send_done_count);
Brice Goglin0da34b62006-05-23 06:10:15 -04001623 if (unlikely(i > myri10ge_max_irq_loops)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001624 netdev_err(mgp->dev, "irq stuck?\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04001625 stats->valid = 0;
1626 schedule_work(&mgp->watchdog_work);
1627 }
1628 if (likely(stats->valid == 0))
1629 break;
1630 cpu_relax();
1631 barrier();
1632 }
1633
Brice Goglin236bb5e62008-09-28 15:34:21 +00001634 /* Only slice 0 updates stats */
1635 if (ss == mgp->ss)
1636 myri10ge_check_statblock(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04001637
Brice Goglinb53bef82008-05-09 02:20:03 +02001638 put_be32(htonl(3), ss->irq_claim + 1);
Eric Dumazet807540b2010-09-23 05:40:09 +00001639 return IRQ_HANDLED;
Brice Goglin0da34b62006-05-23 06:10:15 -04001640}
1641
1642static int
1643myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1644{
Brice Goglinc0bf8802008-05-09 02:18:24 +02001645 struct myri10ge_priv *mgp = netdev_priv(netdev);
1646 char *ptr;
1647 int i;
1648
Brice Goglin0da34b62006-05-23 06:10:15 -04001649 cmd->autoneg = AUTONEG_DISABLE;
David Decotigny70739492011-04-27 18:32:40 +00001650 ethtool_cmd_speed_set(cmd, SPEED_10000);
Brice Goglin0da34b62006-05-23 06:10:15 -04001651 cmd->duplex = DUPLEX_FULL;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001652
1653 /*
1654 * parse the product code to deterimine the interface type
1655 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1656 * after the 3rd dash in the driver's cached copy of the
1657 * EEPROM's product code string.
1658 */
1659 ptr = mgp->product_code_string;
1660 if (ptr == NULL) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001661 netdev_err(netdev, "Missing product code\n");
Brice Goglinc0bf8802008-05-09 02:18:24 +02001662 return 0;
1663 }
1664 for (i = 0; i < 3; i++, ptr++) {
1665 ptr = strchr(ptr, '-');
1666 if (ptr == NULL) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001667 netdev_err(netdev, "Invalid product code %s\n",
1668 mgp->product_code_string);
Brice Goglinc0bf8802008-05-09 02:18:24 +02001669 return 0;
1670 }
1671 }
Brice Goglin196f17e2009-10-22 21:43:43 -07001672 if (*ptr == '2')
1673 ptr++;
1674 if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
1675 /* We've found either an XFP, quad ribbon fiber, or SFP+ */
Brice Goglinc0bf8802008-05-09 02:18:24 +02001676 cmd->port = PORT_FIBRE;
Brice Goglin196f17e2009-10-22 21:43:43 -07001677 cmd->supported |= SUPPORTED_FIBRE;
1678 cmd->advertising |= ADVERTISED_FIBRE;
1679 } else {
1680 cmd->port = PORT_OTHER;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001681 }
Brice Goglin196f17e2009-10-22 21:43:43 -07001682 if (*ptr == 'R' || *ptr == 'S')
1683 cmd->transceiver = XCVR_EXTERNAL;
1684 else
1685 cmd->transceiver = XCVR_INTERNAL;
1686
Brice Goglin0da34b62006-05-23 06:10:15 -04001687 return 0;
1688}
1689
1690static void
1691myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1692{
1693 struct myri10ge_priv *mgp = netdev_priv(netdev);
1694
1695 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1696 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1697 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1698 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1699}
1700
1701static int
1702myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1703{
1704 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001705
Brice Goglin0da34b62006-05-23 06:10:15 -04001706 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1707 return 0;
1708}
1709
1710static int
1711myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1712{
1713 struct myri10ge_priv *mgp = netdev_priv(netdev);
1714
1715 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001716 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001717 return 0;
1718}
1719
1720static void
1721myri10ge_get_pauseparam(struct net_device *netdev,
1722 struct ethtool_pauseparam *pause)
1723{
1724 struct myri10ge_priv *mgp = netdev_priv(netdev);
1725
1726 pause->autoneg = 0;
1727 pause->rx_pause = mgp->pause;
1728 pause->tx_pause = mgp->pause;
1729}
1730
1731static int
1732myri10ge_set_pauseparam(struct net_device *netdev,
1733 struct ethtool_pauseparam *pause)
1734{
1735 struct myri10ge_priv *mgp = netdev_priv(netdev);
1736
1737 if (pause->tx_pause != mgp->pause)
1738 return myri10ge_change_pause(mgp, pause->tx_pause);
1739 if (pause->rx_pause != mgp->pause)
Brice Goglin2488f562010-04-07 22:23:45 -07001740 return myri10ge_change_pause(mgp, pause->rx_pause);
Brice Goglin0da34b62006-05-23 06:10:15 -04001741 if (pause->autoneg != 0)
1742 return -EINVAL;
1743 return 0;
1744}
1745
1746static void
1747myri10ge_get_ringparam(struct net_device *netdev,
1748 struct ethtool_ringparam *ring)
1749{
1750 struct myri10ge_priv *mgp = netdev_priv(netdev);
1751
Brice Goglin0dcffac2008-05-09 02:21:49 +02001752 ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1753 ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001754 ring->rx_jumbo_max_pending = 0;
Brice Goglin6498be32009-04-16 17:56:57 -07001755 ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001756 ring->rx_mini_pending = ring->rx_mini_max_pending;
1757 ring->rx_pending = ring->rx_max_pending;
1758 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1759 ring->tx_pending = ring->tx_max_pending;
1760}
1761
Brice Goglinb53bef82008-05-09 02:20:03 +02001762static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001763 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1764 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1765 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1766 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1767 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1768 "tx_heartbeat_errors", "tx_window_errors",
1769 /* device-specific stats */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001770 "tx_boundary", "WC", "irq", "MSI", "MSIX",
Brice Goglin0da34b62006-05-23 06:10:15 -04001771 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
Brice Goglinb53bef82008-05-09 02:20:03 +02001772 "serial_number", "watchdog_resets",
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001773#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin9a6b3b52008-09-12 19:48:06 +02001774 "dca_capable_firmware", "dca_device_present",
Brice Goglin981813d2008-05-09 02:22:16 +02001775#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001776 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001777 "dropped_link_error_or_filtered",
1778 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1779 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001780 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Brice Goglinb53bef82008-05-09 02:20:03 +02001781 "dropped_no_big_buffer"
1782};
1783
1784static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1785 "----------- slice ---------",
1786 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1787 "rx_small_cnt", "rx_big_cnt",
1788 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1789 "LRO flushed",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001790 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001791};
1792
1793#define MYRI10GE_NET_STATS_LEN 21
Brice Goglinb53bef82008-05-09 02:20:03 +02001794#define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1795#define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04001796
1797static void
1798myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1799{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001800 struct myri10ge_priv *mgp = netdev_priv(netdev);
1801 int i;
1802
Brice Goglin0da34b62006-05-23 06:10:15 -04001803 switch (stringset) {
1804 case ETH_SS_STATS:
Brice Goglinb53bef82008-05-09 02:20:03 +02001805 memcpy(data, *myri10ge_gstrings_main_stats,
1806 sizeof(myri10ge_gstrings_main_stats));
1807 data += sizeof(myri10ge_gstrings_main_stats);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001808 for (i = 0; i < mgp->num_slices; i++) {
1809 memcpy(data, *myri10ge_gstrings_slice_stats,
1810 sizeof(myri10ge_gstrings_slice_stats));
1811 data += sizeof(myri10ge_gstrings_slice_stats);
1812 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001813 break;
1814 }
1815}
1816
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001817static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
Brice Goglin0da34b62006-05-23 06:10:15 -04001818{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001819 struct myri10ge_priv *mgp = netdev_priv(netdev);
1820
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001821 switch (sset) {
1822 case ETH_SS_STATS:
Brice Goglin0dcffac2008-05-09 02:21:49 +02001823 return MYRI10GE_MAIN_STATS_LEN +
1824 mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001825 default:
1826 return -EOPNOTSUPP;
1827 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001828}
1829
1830static void
1831myri10ge_get_ethtool_stats(struct net_device *netdev,
1832 struct ethtool_stats *stats, u64 * data)
1833{
1834 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglinb53bef82008-05-09 02:20:03 +02001835 struct myri10ge_slice_state *ss;
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00001836 struct rtnl_link_stats64 link_stats;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001837 int slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001838 int i;
1839
Brice Goglin59081822009-04-16 02:23:56 +00001840 /* force stats update */
Eric Dumazet306ff6e2011-06-19 20:07:46 +00001841 memset(&link_stats, 0, sizeof(link_stats));
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00001842 (void)myri10ge_get_stats(netdev, &link_stats);
Brice Goglin0da34b62006-05-23 06:10:15 -04001843 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00001844 data[i] = ((u64 *)&link_stats)[i];
Brice Goglin0da34b62006-05-23 06:10:15 -04001845
Brice Goglinb53bef82008-05-09 02:20:03 +02001846 data[i++] = (unsigned int)mgp->tx_boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001847 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001848 data[i++] = (unsigned int)mgp->pdev->irq;
1849 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001850 data[i++] = (unsigned int)mgp->msix_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001851 data[i++] = (unsigned int)mgp->read_dma;
1852 data[i++] = (unsigned int)mgp->write_dma;
1853 data[i++] = (unsigned int)mgp->read_write_dma;
1854 data[i++] = (unsigned int)mgp->serial_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04001855 data[i++] = (unsigned int)mgp->watchdog_resets;
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001856#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001857 data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1858 data[i++] = (unsigned int)(mgp->dca_enabled);
1859#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001860 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglinb53bef82008-05-09 02:20:03 +02001861
1862 /* firmware stats are useful only in the first slice */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001863 ss = &mgp->ss[0];
Brice Goglinb53bef82008-05-09 02:20:03 +02001864 data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1865 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
Brice Goglin0da34b62006-05-23 06:10:15 -04001866 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001867 (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1868 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1869 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1870 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1871 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001872 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001873 (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1874 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1875 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1876 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1877 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1878
Brice Goglin0dcffac2008-05-09 02:21:49 +02001879 for (slice = 0; slice < mgp->num_slices; slice++) {
1880 ss = &mgp->ss[slice];
1881 data[i++] = slice;
1882 data[i++] = (unsigned int)ss->tx.pkt_start;
1883 data[i++] = (unsigned int)ss->tx.pkt_done;
1884 data[i++] = (unsigned int)ss->tx.req;
1885 data[i++] = (unsigned int)ss->tx.done;
1886 data[i++] = (unsigned int)ss->rx_small.cnt;
1887 data[i++] = (unsigned int)ss->rx_big.cnt;
1888 data[i++] = (unsigned int)ss->tx.wake_queue;
1889 data[i++] = (unsigned int)ss->tx.stop_queue;
1890 data[i++] = (unsigned int)ss->tx.linearized;
1891 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1892 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1893 if (ss->rx_done.lro_mgr.stats.flushed)
1894 data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1895 ss->rx_done.lro_mgr.stats.flushed;
1896 else
1897 data[i++] = 0;
1898 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1899 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001900}
1901
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001902static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1903{
1904 struct myri10ge_priv *mgp = netdev_priv(netdev);
1905 mgp->msg_enable = value;
1906}
1907
1908static u32 myri10ge_get_msglevel(struct net_device *netdev)
1909{
1910 struct myri10ge_priv *mgp = netdev_priv(netdev);
1911 return mgp->msg_enable;
1912}
1913
Jeff Garzik7282d492006-09-13 14:30:00 -04001914static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001915 .get_settings = myri10ge_get_settings,
1916 .get_drvinfo = myri10ge_get_drvinfo,
1917 .get_coalesce = myri10ge_get_coalesce,
1918 .set_coalesce = myri10ge_set_coalesce,
1919 .get_pauseparam = myri10ge_get_pauseparam,
1920 .set_pauseparam = myri10ge_set_pauseparam,
1921 .get_ringparam = myri10ge_get_ringparam,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001922 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001923 .get_strings = myri10ge_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001924 .get_sset_count = myri10ge_get_sset_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001925 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1926 .set_msglevel = myri10ge_set_msglevel,
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001927 .get_msglevel = myri10ge_get_msglevel,
Brice Goglin0da34b62006-05-23 06:10:15 -04001928};
1929
Brice Goglinb53bef82008-05-09 02:20:03 +02001930static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04001931{
Brice Goglinb53bef82008-05-09 02:20:03 +02001932 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001933 struct myri10ge_cmd cmd;
Brice Goglinb53bef82008-05-09 02:20:03 +02001934 struct net_device *dev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001935 int tx_ring_size, rx_ring_size;
1936 int tx_ring_entries, rx_ring_entries;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001937 int i, slice, status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001938 size_t bytes;
1939
Brice Goglin0da34b62006-05-23 06:10:15 -04001940 /* get ring sizes */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001941 slice = ss - mgp->ss;
1942 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001943 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1944 tx_ring_size = cmd.data0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001945 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001946 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001947 if (status != 0)
1948 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001949 rx_ring_size = cmd.data0;
1950
1951 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1952 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
Brice Goglinb53bef82008-05-09 02:20:03 +02001953 ss->tx.mask = tx_ring_entries - 1;
1954 ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001955
Brice Goglin355c7262007-03-07 19:59:52 +01001956 status = -ENOMEM;
1957
Brice Goglin0da34b62006-05-23 06:10:15 -04001958 /* allocate the host shadow rings */
1959
1960 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
Brice Goglinb53bef82008-05-09 02:20:03 +02001961 * sizeof(*ss->tx.req_list);
1962 ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1963 if (ss->tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001964 goto abort_with_nothing;
1965
1966 /* ensure req_list entries are aligned to 8 bytes */
Brice Goglinb53bef82008-05-09 02:20:03 +02001967 ss->tx.req_list = (struct mcp_kreq_ether_send *)
1968 ALIGN((unsigned long)ss->tx.req_bytes, 8);
Brice Goglin236bb5e62008-09-28 15:34:21 +00001969 ss->tx.queue_active = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001970
Brice Goglinb53bef82008-05-09 02:20:03 +02001971 bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1972 ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1973 if (ss->rx_small.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001974 goto abort_with_tx_req_bytes;
1975
Brice Goglinb53bef82008-05-09 02:20:03 +02001976 bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1977 ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1978 if (ss->rx_big.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001979 goto abort_with_rx_small_shadow;
1980
1981 /* allocate the host info rings */
1982
Brice Goglinb53bef82008-05-09 02:20:03 +02001983 bytes = tx_ring_entries * sizeof(*ss->tx.info);
1984 ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1985 if (ss->tx.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001986 goto abort_with_rx_big_shadow;
1987
Brice Goglinb53bef82008-05-09 02:20:03 +02001988 bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1989 ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1990 if (ss->rx_small.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001991 goto abort_with_tx_info;
1992
Brice Goglinb53bef82008-05-09 02:20:03 +02001993 bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1994 ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1995 if (ss->rx_big.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001996 goto abort_with_rx_small_info;
1997
1998 /* Fill the receive rings */
Brice Goglinb53bef82008-05-09 02:20:03 +02001999 ss->rx_big.cnt = 0;
2000 ss->rx_small.cnt = 0;
2001 ss->rx_big.fill_cnt = 0;
2002 ss->rx_small.fill_cnt = 0;
2003 ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
2004 ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
2005 ss->rx_small.watchdog_needed = 0;
2006 ss->rx_big.watchdog_needed = 0;
2007 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01002008 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002009
Brice Goglinb53bef82008-05-09 02:20:03 +02002010 if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002011 netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
2012 slice, ss->rx_small.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002013 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002014 }
2015
Brice Goglinb53bef82008-05-09 02:20:03 +02002016 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2017 if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002018 netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
2019 slice, ss->rx_big.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002020 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002021 }
2022
2023 return 0;
2024
2025abort_with_rx_big_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002026 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2027 int idx = i & ss->rx_big.mask;
2028 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002029 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002030 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002031 }
2032
2033abort_with_rx_small_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002034 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2035 int idx = i & ss->rx_small.mask;
2036 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002037 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002038 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002039 }
Brice Goglinc7dab992006-12-11 11:25:42 +01002040
Brice Goglinb53bef82008-05-09 02:20:03 +02002041 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002042
2043abort_with_rx_small_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002044 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002045
2046abort_with_tx_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002047 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002048
2049abort_with_rx_big_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002050 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002051
2052abort_with_rx_small_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002053 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002054
2055abort_with_tx_req_bytes:
Brice Goglinb53bef82008-05-09 02:20:03 +02002056 kfree(ss->tx.req_bytes);
2057 ss->tx.req_bytes = NULL;
2058 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002059
2060abort_with_nothing:
2061 return status;
2062}
2063
Brice Goglinb53bef82008-05-09 02:20:03 +02002064static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04002065{
Brice Goglinb53bef82008-05-09 02:20:03 +02002066 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04002067 struct sk_buff *skb;
2068 struct myri10ge_tx_buf *tx;
2069 int i, len, idx;
2070
Brice Goglin0dcffac2008-05-09 02:21:49 +02002071 /* If not allocated, skip it */
2072 if (ss->tx.req_list == NULL)
2073 return;
2074
Brice Goglinb53bef82008-05-09 02:20:03 +02002075 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2076 idx = i & ss->rx_big.mask;
2077 if (i == ss->rx_big.fill_cnt - 1)
2078 ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2079 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002080 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002081 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002082 }
2083
Brice Goglinb53bef82008-05-09 02:20:03 +02002084 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2085 idx = i & ss->rx_small.mask;
2086 if (i == ss->rx_small.fill_cnt - 1)
2087 ss->rx_small.info[idx].page_offset =
Brice Goglinc7dab992006-12-11 11:25:42 +01002088 MYRI10GE_ALLOC_SIZE;
Brice Goglinb53bef82008-05-09 02:20:03 +02002089 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002090 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002091 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002092 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002093 tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002094 while (tx->done != tx->req) {
2095 idx = tx->done & tx->mask;
2096 skb = tx->info[idx].skb;
2097
2098 /* Mark as free */
2099 tx->info[idx].skb = NULL;
2100 tx->done++;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002101 len = dma_unmap_len(&tx->info[idx], len);
2102 dma_unmap_len_set(&tx->info[idx], len, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002103 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002104 ss->stats.tx_dropped++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002105 dev_kfree_skb_any(skb);
2106 if (len)
2107 pci_unmap_single(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002108 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002109 bus), len,
2110 PCI_DMA_TODEVICE);
2111 } else {
2112 if (len)
2113 pci_unmap_page(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002114 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002115 bus), len,
2116 PCI_DMA_TODEVICE);
2117 }
2118 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002119 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002120
Brice Goglinb53bef82008-05-09 02:20:03 +02002121 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002122
Brice Goglinb53bef82008-05-09 02:20:03 +02002123 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002124
Brice Goglinb53bef82008-05-09 02:20:03 +02002125 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002126
Brice Goglinb53bef82008-05-09 02:20:03 +02002127 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002128
Brice Goglinb53bef82008-05-09 02:20:03 +02002129 kfree(ss->tx.req_bytes);
2130 ss->tx.req_bytes = NULL;
2131 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002132}
2133
Brice Goglindf30a742006-12-18 11:50:40 +01002134static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2135{
2136 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002137 struct myri10ge_slice_state *ss;
2138 struct net_device *netdev = mgp->dev;
2139 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002140 int status;
2141
Brice Goglin0dcffac2008-05-09 02:21:49 +02002142 mgp->msi_enabled = 0;
2143 mgp->msix_enabled = 0;
2144 status = 0;
Brice Goglindf30a742006-12-18 11:50:40 +01002145 if (myri10ge_msi) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02002146 if (mgp->num_slices > 1) {
2147 status =
2148 pci_enable_msix(pdev, mgp->msix_vectors,
2149 mgp->num_slices);
2150 if (status == 0) {
2151 mgp->msix_enabled = 1;
2152 } else {
2153 dev_err(&pdev->dev,
2154 "Error %d setting up MSI-X\n", status);
2155 return status;
2156 }
2157 }
2158 if (mgp->msix_enabled == 0) {
2159 status = pci_enable_msi(pdev);
2160 if (status != 0) {
2161 dev_err(&pdev->dev,
2162 "Error %d setting up MSI; falling back to xPIC\n",
2163 status);
2164 } else {
2165 mgp->msi_enabled = 1;
2166 }
2167 }
Brice Goglindf30a742006-12-18 11:50:40 +01002168 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002169 if (mgp->msix_enabled) {
2170 for (i = 0; i < mgp->num_slices; i++) {
2171 ss = &mgp->ss[i];
2172 snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2173 "%s:slice-%d", netdev->name, i);
2174 status = request_irq(mgp->msix_vectors[i].vector,
2175 myri10ge_intr, 0, ss->irq_desc,
2176 ss);
2177 if (status != 0) {
2178 dev_err(&pdev->dev,
2179 "slice %d failed to allocate IRQ\n", i);
2180 i--;
2181 while (i >= 0) {
2182 free_irq(mgp->msix_vectors[i].vector,
2183 &mgp->ss[i]);
2184 i--;
2185 }
2186 pci_disable_msix(pdev);
2187 return status;
2188 }
2189 }
2190 } else {
2191 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2192 mgp->dev->name, &mgp->ss[0]);
2193 if (status != 0) {
2194 dev_err(&pdev->dev, "failed to allocate IRQ\n");
2195 if (mgp->msi_enabled)
2196 pci_disable_msi(pdev);
2197 }
Brice Goglindf30a742006-12-18 11:50:40 +01002198 }
2199 return status;
2200}
2201
2202static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2203{
2204 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002205 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002206
Brice Goglin0dcffac2008-05-09 02:21:49 +02002207 if (mgp->msix_enabled) {
2208 for (i = 0; i < mgp->num_slices; i++)
2209 free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2210 } else {
2211 free_irq(pdev->irq, &mgp->ss[0]);
2212 }
Brice Goglindf30a742006-12-18 11:50:40 +01002213 if (mgp->msi_enabled)
2214 pci_disable_msi(pdev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002215 if (mgp->msix_enabled)
2216 pci_disable_msix(pdev);
Brice Goglindf30a742006-12-18 11:50:40 +01002217}
2218
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002219static int
2220myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2221 void **ip_hdr, void **tcpudp_hdr,
2222 u64 * hdr_flags, void *priv)
2223{
2224 struct ethhdr *eh;
2225 struct vlan_ethhdr *veh;
2226 struct iphdr *iph;
2227 u8 *va = page_address(frag->page) + frag->page_offset;
2228 unsigned long ll_hlen;
Al Viro66341ff2007-12-22 18:56:43 +00002229 /* passed opaque through lro_receive_frags() */
2230 __wsum csum = (__force __wsum) (unsigned long)priv;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002231
2232 /* find the mac header, aborting if not IPv4 */
2233
2234 eh = (struct ethhdr *)va;
2235 *mac_hdr = eh;
2236 ll_hlen = ETH_HLEN;
2237 if (eh->h_proto != htons(ETH_P_IP)) {
2238 if (eh->h_proto == htons(ETH_P_8021Q)) {
2239 veh = (struct vlan_ethhdr *)va;
2240 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2241 return -1;
2242
2243 ll_hlen += VLAN_HLEN;
2244
2245 /*
2246 * HW checksum starts ETH_HLEN bytes into
2247 * frame, so we must subtract off the VLAN
2248 * header's checksum before csum can be used
2249 */
2250 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2251 VLAN_HLEN, 0));
2252 } else {
2253 return -1;
2254 }
2255 }
2256 *hdr_flags = LRO_IPV4;
2257
2258 iph = (struct iphdr *)(va + ll_hlen);
2259 *ip_hdr = iph;
2260 if (iph->protocol != IPPROTO_TCP)
2261 return -1;
Paul Gortmaker56f8a752011-06-21 20:33:34 -07002262 if (ip_is_fragment(iph))
Brice Goglinbcb09dc2008-12-09 00:14:27 -08002263 return -1;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002264 *hdr_flags |= LRO_TCP;
2265 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2266
2267 /* verify the IP checksum */
2268 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2269 return -1;
2270
2271 /* verify the checksum */
2272 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2273 ntohs(iph->tot_len) - (iph->ihl << 2),
2274 IPPROTO_TCP, csum)))
2275 return -1;
2276
2277 return 0;
2278}
2279
Brice Goglin77929732008-05-09 02:21:10 +02002280static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2281{
2282 struct myri10ge_cmd cmd;
2283 struct myri10ge_slice_state *ss;
2284 int status;
2285
2286 ss = &mgp->ss[slice];
Brice Goglin236bb5e62008-09-28 15:34:21 +00002287 status = 0;
2288 if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2289 cmd.data0 = slice;
2290 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2291 &cmd, 0);
2292 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2293 (mgp->sram + cmd.data0);
2294 }
Brice Goglin77929732008-05-09 02:21:10 +02002295 cmd.data0 = slice;
2296 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2297 &cmd, 0);
2298 ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2299 (mgp->sram + cmd.data0);
2300
2301 cmd.data0 = slice;
2302 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2303 ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2304 (mgp->sram + cmd.data0);
2305
Brice Goglin236bb5e62008-09-28 15:34:21 +00002306 ss->tx.send_go = (__iomem __be32 *)
2307 (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2308 ss->tx.send_stop = (__iomem __be32 *)
2309 (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
Brice Goglin77929732008-05-09 02:21:10 +02002310 return status;
2311
2312}
2313
2314static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2315{
2316 struct myri10ge_cmd cmd;
2317 struct myri10ge_slice_state *ss;
2318 int status;
2319
2320 ss = &mgp->ss[slice];
2321 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2322 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002323 cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
Brice Goglin77929732008-05-09 02:21:10 +02002324 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2325 if (status == -ENOSYS) {
2326 dma_addr_t bus = ss->fw_stats_bus;
2327 if (slice != 0)
2328 return -EINVAL;
2329 bus += offsetof(struct mcp_irq_data, send_done_count);
2330 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2331 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2332 status = myri10ge_send_cmd(mgp,
2333 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2334 &cmd, 0);
2335 /* Firmware cannot support multicast without STATS_DMA_V2 */
2336 mgp->fw_multicast_support = 0;
2337 } else {
2338 mgp->fw_multicast_support = 1;
2339 }
2340 return 0;
2341}
Brice Goglin77929732008-05-09 02:21:10 +02002342
Brice Goglin0da34b62006-05-23 06:10:15 -04002343static int myri10ge_open(struct net_device *dev)
2344{
Brice Goglin0dcffac2008-05-09 02:21:49 +02002345 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +02002346 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002347 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002348 int i, status, big_pow2, slice;
2349 u8 *itable;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002350 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04002351
Brice Goglin0da34b62006-05-23 06:10:15 -04002352 if (mgp->running != MYRI10GE_ETH_STOPPED)
2353 return -EBUSY;
2354
2355 mgp->running = MYRI10GE_ETH_STARTING;
2356 status = myri10ge_reset(mgp);
2357 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002358 netdev_err(dev, "failed reset\n");
Brice Goglindf30a742006-12-18 11:50:40 +01002359 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04002360 }
2361
Brice Goglin0dcffac2008-05-09 02:21:49 +02002362 if (mgp->num_slices > 1) {
2363 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002364 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2365 if (mgp->dev->real_num_tx_queues > 1)
2366 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002367 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2368 &cmd, 0);
2369 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002370 netdev_err(dev, "failed to set number of slices\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002371 goto abort_with_nothing;
2372 }
2373 /* setup the indirection table */
2374 cmd.data0 = mgp->num_slices;
2375 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2376 &cmd, 0);
2377
2378 status |= myri10ge_send_cmd(mgp,
2379 MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2380 &cmd, 0);
2381 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002382 netdev_err(dev, "failed to setup rss tables\n");
Brice Goglin236bb5e62008-09-28 15:34:21 +00002383 goto abort_with_nothing;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002384 }
2385
2386 /* just enable an identity mapping */
2387 itable = mgp->sram + cmd.data0;
2388 for (i = 0; i < mgp->num_slices; i++)
2389 __raw_writeb(i, &itable[i]);
2390
2391 cmd.data0 = 1;
2392 cmd.data1 = myri10ge_rss_hash;
2393 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2394 &cmd, 0);
2395 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002396 netdev_err(dev, "failed to enable slices\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002397 goto abort_with_nothing;
2398 }
2399 }
2400
Brice Goglindf30a742006-12-18 11:50:40 +01002401 status = myri10ge_request_irq(mgp);
2402 if (status != 0)
2403 goto abort_with_nothing;
2404
Brice Goglin0da34b62006-05-23 06:10:15 -04002405 /* decide what small buffer size to use. For good TCP rx
2406 * performance, it is important to not receive 1514 byte
2407 * frames into jumbo buffers, as it confuses the socket buffer
2408 * accounting code, leading to drops and erratic performance.
2409 */
2410
2411 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01002412 /* enough for a TCP header */
2413 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2414 ? (128 - MXGEFW_PAD)
2415 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04002416 else
Brice Goglinde3c4502006-12-11 11:26:38 +01002417 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2418 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04002419
2420 /* Override the small buffer size? */
2421 if (myri10ge_small_bytes > 0)
2422 mgp->small_bytes = myri10ge_small_bytes;
2423
Brice Goglin0da34b62006-05-23 06:10:15 -04002424 /* Firmware needs the big buff size as a power of 2. Lie and
2425 * tell him the buffer is larger, because we only use 1
2426 * buffer/pkt, and the mtu will prevent overruns.
2427 */
Brice Goglin13348be2006-12-11 11:27:19 +01002428 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002429 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07002430 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01002431 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01002432 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002433 } else {
2434 big_pow2 = MYRI10GE_ALLOC_SIZE;
2435 mgp->big_bytes = big_pow2;
2436 }
2437
Brice Goglin0dcffac2008-05-09 02:21:49 +02002438 /* setup the per-slice data structures */
2439 for (slice = 0; slice < mgp->num_slices; slice++) {
2440 ss = &mgp->ss[slice];
2441
2442 status = myri10ge_get_txrx(mgp, slice);
2443 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002444 netdev_err(dev, "failed to get ring sizes or locations\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002445 goto abort_with_rings;
2446 }
2447 status = myri10ge_allocate_rings(ss);
2448 if (status != 0)
2449 goto abort_with_rings;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002450
2451 /* only firmware which supports multiple TX queues
2452 * supports setting up the tx stats on non-zero
2453 * slices */
2454 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
Brice Goglin0dcffac2008-05-09 02:21:49 +02002455 status = myri10ge_set_stats(mgp, slice);
2456 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002457 netdev_err(dev, "Couldn't set stats DMA\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002458 goto abort_with_rings;
2459 }
2460
2461 lro_mgr = &ss->rx_done.lro_mgr;
2462 lro_mgr->dev = dev;
2463 lro_mgr->features = LRO_F_NAPI;
2464 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2465 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2466 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2467 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2468 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2469 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
Stanislaw Gruszka636d2f62009-04-15 02:26:49 -07002470 lro_mgr->frag_align_pad = 2;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002471 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2472 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2473
2474 /* must happen prior to any irq */
2475 napi_enable(&(ss)->napi);
2476 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002477
2478 /* now give firmware buffers sizes, and MTU */
2479 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2480 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2481 cmd.data0 = mgp->small_bytes;
2482 status |=
2483 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2484 cmd.data0 = big_pow2;
2485 status |=
2486 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2487 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002488 netdev_err(dev, "Couldn't set buffer sizes\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002489 goto abort_with_rings;
2490 }
2491
Brice Goglin0dcffac2008-05-09 02:21:49 +02002492 /*
2493 * Set Linux style TSO mode; this is needed only on newer
2494 * firmware versions. Older versions default to Linux
2495 * style TSO
2496 */
2497 cmd.data0 = 0;
2498 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2499 if (status && status != -ENOSYS) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002500 netdev_err(dev, "Couldn't set TSO mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002501 goto abort_with_rings;
2502 }
2503
Al Viro66341ff2007-12-22 18:56:43 +00002504 mgp->link_state = ~0U;
Brice Goglin0da34b62006-05-23 06:10:15 -04002505 mgp->rdma_tags_available = 15;
2506
Brice Goglin0da34b62006-05-23 06:10:15 -04002507 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2508 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002509 netdev_err(dev, "Couldn't bring up link\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002510 goto abort_with_rings;
2511 }
2512
Brice Goglin0da34b62006-05-23 06:10:15 -04002513 mgp->running = MYRI10GE_ETH_RUNNING;
2514 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2515 add_timer(&mgp->watchdog_timer);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002516 netif_tx_wake_all_queues(dev);
2517
Brice Goglin0da34b62006-05-23 06:10:15 -04002518 return 0;
2519
2520abort_with_rings:
Brice Goglin051d36f2008-10-20 13:54:12 +02002521 while (slice) {
2522 slice--;
2523 napi_disable(&mgp->ss[slice].napi);
2524 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002525 for (i = 0; i < mgp->num_slices; i++)
2526 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002527
Brice Goglindf30a742006-12-18 11:50:40 +01002528 myri10ge_free_irq(mgp);
2529
Brice Goglin0da34b62006-05-23 06:10:15 -04002530abort_with_nothing:
2531 mgp->running = MYRI10GE_ETH_STOPPED;
2532 return -ENOMEM;
2533}
2534
2535static int myri10ge_close(struct net_device *dev)
2536{
Brice Goglinb53bef82008-05-09 02:20:03 +02002537 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002538 struct myri10ge_cmd cmd;
2539 int status, old_down_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002540 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04002541
Brice Goglin0da34b62006-05-23 06:10:15 -04002542 if (mgp->running != MYRI10GE_ETH_RUNNING)
2543 return 0;
2544
Brice Goglin0dcffac2008-05-09 02:21:49 +02002545 if (mgp->ss[0].tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04002546 return 0;
2547
2548 del_timer_sync(&mgp->watchdog_timer);
2549 mgp->running = MYRI10GE_ETH_STOPPING;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002550 for (i = 0; i < mgp->num_slices; i++) {
2551 napi_disable(&mgp->ss[i].napi);
2552 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002553 netif_carrier_off(dev);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002554
2555 netif_tx_stop_all_queues(dev);
Brice Goglind0234212009-08-07 10:44:22 +00002556 if (mgp->rebooted == 0) {
2557 old_down_cnt = mgp->down_cnt;
2558 mb();
2559 status =
2560 myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2561 if (status)
Joe Perches78ca90e2010-02-22 16:56:58 +00002562 netdev_err(dev, "Couldn't bring down link\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002563
Brice Goglind0234212009-08-07 10:44:22 +00002564 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
2565 HZ);
2566 if (old_down_cnt == mgp->down_cnt)
Joe Perches78ca90e2010-02-22 16:56:58 +00002567 netdev_err(dev, "never got down irq\n");
Brice Goglind0234212009-08-07 10:44:22 +00002568 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002569 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002570 myri10ge_free_irq(mgp);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002571 for (i = 0; i < mgp->num_slices; i++)
2572 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002573
2574 mgp->running = MYRI10GE_ETH_STOPPED;
2575 return 0;
2576}
2577
2578/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2579 * backwards one at a time and handle ring wraps */
2580
2581static inline void
2582myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2583 struct mcp_kreq_ether_send *src, int cnt)
2584{
2585 int idx, starting_slot;
2586 starting_slot = tx->req;
2587 while (cnt > 1) {
2588 cnt--;
2589 idx = (starting_slot + cnt) & tx->mask;
2590 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2591 mb();
2592 }
2593}
2594
2595/*
2596 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2597 * at most 32 bytes at a time, so as to avoid involving the software
2598 * pio handler in the nic. We re-write the first segment's flags
2599 * to mark them valid only after writing the entire chain.
2600 */
2601
2602static inline void
2603myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2604 int cnt)
2605{
2606 int idx, i;
2607 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2608 struct mcp_kreq_ether_send *srcp;
2609 u8 last_flags;
2610
2611 idx = tx->req & tx->mask;
2612
2613 last_flags = src->flags;
2614 src->flags = 0;
2615 mb();
2616 dst = dstp = &tx->lanai[idx];
2617 srcp = src;
2618
2619 if ((idx + cnt) < tx->mask) {
2620 for (i = 0; i < (cnt - 1); i += 2) {
2621 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2622 mb(); /* force write every 32 bytes */
2623 srcp += 2;
2624 dstp += 2;
2625 }
2626 } else {
2627 /* submit all but the first request, and ensure
2628 * that it is submitted below */
2629 myri10ge_submit_req_backwards(tx, src, cnt);
2630 i = 0;
2631 }
2632 if (i < cnt) {
2633 /* submit the first request */
2634 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2635 mb(); /* barrier before setting valid flag */
2636 }
2637
2638 /* re-write the last 32-bits with the valid flags */
2639 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002640 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002641 tx->req += cnt;
2642 mb();
2643}
2644
Brice Goglin0da34b62006-05-23 06:10:15 -04002645/*
2646 * Transmit a packet. We need to split the packet so that a single
Brice Goglinb53bef82008-05-09 02:20:03 +02002647 * segment does not cross myri10ge->tx_boundary, so this makes segment
Brice Goglin0da34b62006-05-23 06:10:15 -04002648 * counting tricky. So rather than try to count segments up front, we
2649 * just give up if there are too few segments to hold a reasonably
2650 * fragmented packet currently available. If we run
2651 * out of segments while preparing a packet for DMA, we just linearize
2652 * it and try again.
2653 */
2654
Stephen Hemminger613573252009-08-31 19:50:58 +00002655static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
2656 struct net_device *dev)
Brice Goglin0da34b62006-05-23 06:10:15 -04002657{
2658 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglinb53bef82008-05-09 02:20:03 +02002659 struct myri10ge_slice_state *ss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002660 struct mcp_kreq_ether_send *req;
Brice Goglinb53bef82008-05-09 02:20:03 +02002661 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002662 struct skb_frag_struct *frag;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002663 struct netdev_queue *netdev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002664 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002665 u32 low;
2666 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002667 unsigned int len;
2668 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002669 u16 pseudo_hdr_offset, cksum_offset, queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002670 int cum_len, seglen, boundary, rdma_count;
2671 u8 flags, odd_flag;
2672
Brice Goglin236bb5e62008-09-28 15:34:21 +00002673 queue = skb_get_queue_mapping(skb);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002674 ss = &mgp->ss[queue];
2675 netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
Brice Goglinb53bef82008-05-09 02:20:03 +02002676 tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002677
Brice Goglin0da34b62006-05-23 06:10:15 -04002678again:
2679 req = tx->req_list;
2680 avail = tx->mask - 1 - (tx->req - tx->done);
2681
2682 mss = 0;
2683 max_segments = MXGEFW_MAX_SEND_DESC;
2684
Brice Goglin917690c2007-03-27 21:54:53 +02002685 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002686 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002687 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002688 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002689
2690 if ((unlikely(avail < max_segments))) {
2691 /* we are out of transmit resources */
Brice Goglinb53bef82008-05-09 02:20:03 +02002692 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002693 netif_tx_stop_queue(netdev_queue);
Patrick McHardy5b548142009-06-12 06:22:29 +00002694 return NETDEV_TX_BUSY;
Brice Goglin0da34b62006-05-23 06:10:15 -04002695 }
2696
2697 /* Setup checksum offloading, if needed */
2698 cksum_offset = 0;
2699 pseudo_hdr_offset = 0;
2700 odd_flag = 0;
2701 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002702 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002703 cksum_offset = skb_checksum_start_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002704 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002705 /* If the headers are excessively large, then we must
2706 * fall back to a software checksum */
Brice Goglin4f93fde2007-10-13 12:34:01 +02002707 if (unlikely(!mss && (cksum_offset > 255 ||
2708 pseudo_hdr_offset > 127))) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002709 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002710 goto drop;
2711 cksum_offset = 0;
2712 pseudo_hdr_offset = 0;
2713 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002714 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2715 flags |= MXGEFW_FLAGS_CKSUM;
2716 }
2717 }
2718
2719 cum_len = 0;
2720
Brice Goglin0da34b62006-05-23 06:10:15 -04002721 if (mss) { /* TSO */
2722 /* this removes any CKSUM flag from before */
2723 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2724
2725 /* negative cum_len signifies to the
2726 * send loop that we are still in the
2727 * header portion of the TSO packet.
Brice Goglin4f93fde2007-10-13 12:34:01 +02002728 * TSO header can be at most 1KB long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002729 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002730
Brice Goglin4f93fde2007-10-13 12:34:01 +02002731 /* for IPv6 TSO, the checksum offset stores the
2732 * TCP header length, to save the firmware from
2733 * the need to parse the headers */
2734 if (skb_is_gso_v6(skb)) {
2735 cksum_offset = tcp_hdrlen(skb);
2736 /* Can only handle headers <= max_tso6 long */
2737 if (unlikely(-cum_len > mgp->max_tso6))
2738 return myri10ge_sw_tso(skb, dev);
2739 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002740 /* for TSO, pseudo_hdr_offset holds mss.
2741 * The firmware figures out where to put
2742 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002743 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002744 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002745 /* Mark small packets, and pad out tiny packets */
2746 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2747 flags |= MXGEFW_FLAGS_SMALL;
2748
2749 /* pad frames to at least ETH_ZLEN bytes */
2750 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002751 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002752 /* The packet is gone, so we must
2753 * return 0 */
Brice Goglinb53bef82008-05-09 02:20:03 +02002754 ss->stats.tx_dropped += 1;
Patrick McHardy6ed10652009-06-23 06:03:08 +00002755 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002756 }
2757 /* adjust the len to account for the zero pad
2758 * so that the nic can know how long it is */
2759 skb->len = ETH_ZLEN;
2760 }
2761 }
2762
2763 /* map the skb for DMA */
Eric Dumazete743d312010-04-14 15:59:40 -07002764 len = skb_headlen(skb);
Brice Goglin0da34b62006-05-23 06:10:15 -04002765 idx = tx->req & tx->mask;
2766 tx->info[idx].skb = skb;
2767 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002768 dma_unmap_addr_set(&tx->info[idx], bus, bus);
2769 dma_unmap_len_set(&tx->info[idx], len, len);
Brice Goglin0da34b62006-05-23 06:10:15 -04002770
2771 frag_cnt = skb_shinfo(skb)->nr_frags;
2772 frag_idx = 0;
2773 count = 0;
2774 rdma_count = 0;
2775
2776 /* "rdma_count" is the number of RDMAs belonging to the
2777 * current packet BEFORE the current send request. For
2778 * non-TSO packets, this is equal to "count".
2779 * For TSO packets, rdma_count needs to be reset
2780 * to 0 after a segment cut.
2781 *
2782 * The rdma_count field of the send request is
2783 * the number of RDMAs of the packet starting at
2784 * that request. For TSO send requests with one ore more cuts
2785 * in the middle, this is the number of RDMAs starting
2786 * after the last cut in the request. All previous
2787 * segments before the last cut implicitly have 1 RDMA.
2788 *
2789 * Since the number of RDMAs is not known beforehand,
2790 * it must be filled-in retroactively - after each
2791 * segmentation cut or at the end of the entire packet.
2792 */
2793
2794 while (1) {
2795 /* Break the SKB or Fragment up into pieces which
Brice Goglinb53bef82008-05-09 02:20:03 +02002796 * do not cross mgp->tx_boundary */
Brice Goglin0da34b62006-05-23 06:10:15 -04002797 low = MYRI10GE_LOWPART_TO_U32(bus);
2798 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2799 while (len) {
2800 u8 flags_next;
2801 int cum_len_next;
2802
2803 if (unlikely(count == max_segments))
2804 goto abort_linearize;
2805
Brice Goglinb53bef82008-05-09 02:20:03 +02002806 boundary =
2807 (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002808 seglen = boundary - low;
2809 if (seglen > len)
2810 seglen = len;
2811 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2812 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002813 if (mss) { /* TSO */
2814 (req - rdma_count)->rdma_count = rdma_count + 1;
2815
2816 if (likely(cum_len >= 0)) { /* payload */
2817 int next_is_first, chop;
2818
2819 chop = (cum_len_next > mss);
2820 cum_len_next = cum_len_next % mss;
2821 next_is_first = (cum_len_next == 0);
2822 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2823 flags_next |= next_is_first *
2824 MXGEFW_FLAGS_FIRST;
2825 rdma_count |= -(chop | next_is_first);
2826 rdma_count += chop & !next_is_first;
2827 } else if (likely(cum_len_next >= 0)) { /* header ends */
2828 int small;
2829
2830 rdma_count = -1;
2831 cum_len_next = 0;
2832 seglen = -cum_len;
2833 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2834 flags_next = MXGEFW_FLAGS_TSO_PLD |
2835 MXGEFW_FLAGS_FIRST |
2836 (small * MXGEFW_FLAGS_SMALL);
2837 }
2838 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002839 req->addr_high = high_swapped;
2840 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002841 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002842 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2843 req->rdma_count = 1;
2844 req->length = htons(seglen);
2845 req->cksum_offset = cksum_offset;
2846 req->flags = flags | ((cum_len & 1) * odd_flag);
2847
2848 low += seglen;
2849 len -= seglen;
2850 cum_len = cum_len_next;
2851 flags = flags_next;
2852 req++;
2853 count++;
2854 rdma_count++;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002855 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2856 if (unlikely(cksum_offset > seglen))
2857 cksum_offset -= seglen;
2858 else
2859 cksum_offset = 0;
2860 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002861 }
2862 if (frag_idx == frag_cnt)
2863 break;
2864
2865 /* map next fragment for DMA */
2866 idx = (count + tx->req) & tx->mask;
2867 frag = &skb_shinfo(skb)->frags[frag_idx];
2868 frag_idx++;
2869 len = frag->size;
2870 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2871 len, PCI_DMA_TODEVICE);
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002872 dma_unmap_addr_set(&tx->info[idx], bus, bus);
2873 dma_unmap_len_set(&tx->info[idx], len, len);
Brice Goglin0da34b62006-05-23 06:10:15 -04002874 }
2875
2876 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002877 if (mss)
2878 do {
2879 req--;
2880 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2881 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2882 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002883 idx = ((count - 1) + tx->req) & tx->mask;
2884 tx->info[idx].last = 1;
Brice Gogline454e7e2008-07-21 10:25:50 +02002885 myri10ge_submit_req(tx, tx->req_list, count);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002886 /* if using multiple tx queues, make sure NIC polls the
2887 * current slice */
2888 if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2889 tx->queue_active = 1;
2890 put_be32(htonl(1), tx->send_go);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01002891 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01002892 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00002893 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002894 tx->pkt_start++;
2895 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002896 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002897 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002898 }
Patrick McHardy6ed10652009-06-23 06:03:08 +00002899 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002900
2901abort_linearize:
2902 /* Free any DMA resources we've alloced and clear out the skb
2903 * slot so as to not trip up assertions, and to avoid a
2904 * double-free if linearizing fails */
2905
2906 last_idx = (idx + 1) & tx->mask;
2907 idx = tx->req & tx->mask;
2908 tx->info[idx].skb = NULL;
2909 do {
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002910 len = dma_unmap_len(&tx->info[idx], len);
Brice Goglin0da34b62006-05-23 06:10:15 -04002911 if (len) {
2912 if (tx->info[idx].skb != NULL)
2913 pci_unmap_single(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002914 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002915 bus), len,
2916 PCI_DMA_TODEVICE);
2917 else
2918 pci_unmap_page(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002919 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002920 bus), len,
2921 PCI_DMA_TODEVICE);
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002922 dma_unmap_len_set(&tx->info[idx], len, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002923 tx->info[idx].skb = NULL;
2924 }
2925 idx = (idx + 1) & tx->mask;
2926 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002927 if (skb_is_gso(skb)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002928 netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002929 goto drop;
2930 }
2931
Andrew Mortonbec0e852006-06-22 14:47:19 -07002932 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002933 goto drop;
2934
Brice Goglinb53bef82008-05-09 02:20:03 +02002935 tx->linearized++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002936 goto again;
2937
2938drop:
2939 dev_kfree_skb_any(skb);
Brice Goglinb53bef82008-05-09 02:20:03 +02002940 ss->stats.tx_dropped += 1;
Patrick McHardy6ed10652009-06-23 06:03:08 +00002941 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002942
2943}
2944
Stephen Hemminger613573252009-08-31 19:50:58 +00002945static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
2946 struct net_device *dev)
Brice Goglin4f93fde2007-10-13 12:34:01 +02002947{
2948 struct sk_buff *segs, *curr;
Brice Goglinb53bef82008-05-09 02:20:03 +02002949 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglind6279c82008-11-20 01:50:04 -08002950 struct myri10ge_slice_state *ss;
Stephen Hemminger613573252009-08-31 19:50:58 +00002951 netdev_tx_t status;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002952
2953 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07002954 if (IS_ERR(segs))
Brice Goglin4f93fde2007-10-13 12:34:01 +02002955 goto drop;
2956
2957 while (segs) {
2958 curr = segs;
2959 segs = segs->next;
2960 curr->next = NULL;
2961 status = myri10ge_xmit(curr, dev);
2962 if (status != 0) {
2963 dev_kfree_skb_any(curr);
2964 if (segs != NULL) {
2965 curr = segs;
2966 segs = segs->next;
2967 curr->next = NULL;
2968 dev_kfree_skb_any(segs);
2969 }
2970 goto drop;
2971 }
2972 }
2973 dev_kfree_skb_any(skb);
Patrick McHardyec634fe2009-07-05 19:23:38 -07002974 return NETDEV_TX_OK;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002975
2976drop:
Brice Goglind6279c82008-11-20 01:50:04 -08002977 ss = &mgp->ss[skb_get_queue_mapping(skb)];
Brice Goglin4f93fde2007-10-13 12:34:01 +02002978 dev_kfree_skb_any(skb);
Brice Goglind6279c82008-11-20 01:50:04 -08002979 ss->stats.tx_dropped += 1;
Patrick McHardyec634fe2009-07-05 19:23:38 -07002980 return NETDEV_TX_OK;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002981}
2982
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00002983static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
2984 struct rtnl_link_stats64 *stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04002985{
Eric Dumazet306ff6e2011-06-19 20:07:46 +00002986 const struct myri10ge_priv *mgp = netdev_priv(dev);
2987 const struct myri10ge_slice_netstats *slice_stats;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002988 int i;
2989
Brice Goglin0dcffac2008-05-09 02:21:49 +02002990 for (i = 0; i < mgp->num_slices; i++) {
2991 slice_stats = &mgp->ss[i].stats;
2992 stats->rx_packets += slice_stats->rx_packets;
2993 stats->tx_packets += slice_stats->tx_packets;
2994 stats->rx_bytes += slice_stats->rx_bytes;
2995 stats->tx_bytes += slice_stats->tx_bytes;
2996 stats->rx_dropped += slice_stats->rx_dropped;
2997 stats->tx_dropped += slice_stats->tx_dropped;
2998 }
2999 return stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04003000}
3001
3002static void myri10ge_set_multicast_list(struct net_device *dev)
3003{
Brice Goglinb53bef82008-05-09 02:20:03 +02003004 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003005 struct myri10ge_cmd cmd;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003006 struct netdev_hw_addr *ha;
Brice Goglin62502232006-12-11 11:24:37 +01003007 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04003008 int err;
3009
Brice Goglin0da34b62006-05-23 06:10:15 -04003010 /* can be called from atomic contexts,
3011 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04003012 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
3013
3014 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02003015 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04003016 return;
3017
3018 /* Disable multicast filtering */
3019
3020 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3021 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003022 netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
3023 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003024 goto abort;
3025 }
3026
Brice Goglin2f762162007-05-07 23:50:37 +02003027 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04003028 /* request to disable multicast filtering, so quit here */
3029 return;
3030 }
3031
3032 /* Flush the filters */
3033
3034 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3035 &cmd, 1);
3036 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003037 netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
3038 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003039 goto abort;
3040 }
3041
3042 /* Walk the multicast list, and add each address */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003043 netdev_for_each_mc_addr(ha, dev) {
3044 memcpy(data, &ha->addr, 6);
Al Viro40f6cff2006-11-20 13:48:32 -05003045 cmd.data0 = ntohl(data[0]);
3046 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003047 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3048 &cmd, 1);
3049
3050 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003051 netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
Jiri Pirko22bedad32010-04-01 21:22:57 +00003052 err, ha->addr);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003053 goto abort;
3054 }
3055 }
3056 /* Enable multicast filtering */
3057 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3058 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003059 netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
3060 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003061 goto abort;
3062 }
3063
3064 return;
3065
3066abort:
3067 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04003068}
3069
3070static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3071{
3072 struct sockaddr *sa = addr;
3073 struct myri10ge_priv *mgp = netdev_priv(dev);
3074 int status;
3075
3076 if (!is_valid_ether_addr(sa->sa_data))
3077 return -EADDRNOTAVAIL;
3078
3079 status = myri10ge_update_mac_address(mgp, sa->sa_data);
3080 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003081 netdev_err(dev, "changing mac address failed with %d\n",
3082 status);
Brice Goglin0da34b62006-05-23 06:10:15 -04003083 return status;
3084 }
3085
3086 /* change the dev structure */
3087 memcpy(dev->dev_addr, sa->sa_data, 6);
3088 return 0;
3089}
3090
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00003091static u32 myri10ge_fix_features(struct net_device *dev, u32 features)
3092{
3093 if (!(features & NETIF_F_RXCSUM))
3094 features &= ~NETIF_F_LRO;
3095
3096 return features;
3097}
3098
Brice Goglin0da34b62006-05-23 06:10:15 -04003099static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3100{
3101 struct myri10ge_priv *mgp = netdev_priv(dev);
3102 int error = 0;
3103
3104 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003105 netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
Brice Goglin0da34b62006-05-23 06:10:15 -04003106 return -EINVAL;
3107 }
Joe Perches78ca90e2010-02-22 16:56:58 +00003108 netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
Brice Goglin0da34b62006-05-23 06:10:15 -04003109 if (mgp->running) {
3110 /* if we change the mtu on an active device, we must
3111 * reset the device so the firmware sees the change */
3112 myri10ge_close(dev);
3113 dev->mtu = new_mtu;
3114 myri10ge_open(dev);
3115 } else
3116 dev->mtu = new_mtu;
3117
3118 return error;
3119}
3120
3121/*
3122 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3123 * Only do it if the bridge is a root port since we don't want to disturb
3124 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3125 */
3126
Brice Goglin0da34b62006-05-23 06:10:15 -04003127static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3128{
3129 struct pci_dev *bridge = mgp->pdev->bus->self;
3130 struct device *dev = &mgp->pdev->dev;
3131 unsigned cap;
3132 unsigned err_cap;
3133 u16 val;
3134 u8 ext_type;
3135 int ret;
3136
3137 if (!myri10ge_ecrc_enable || !bridge)
3138 return;
3139
3140 /* check that the bridge is a root port */
3141 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3142 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3143 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3144 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3145 if (myri10ge_ecrc_enable > 1) {
Brice Goglineca3fd82008-05-09 02:19:29 +02003146 struct pci_dev *prev_bridge, *old_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003147
3148 /* Walk the hierarchy up to the root port
3149 * where ECRC has to be enabled */
3150 do {
Brice Goglineca3fd82008-05-09 02:19:29 +02003151 prev_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003152 bridge = bridge->bus->self;
Brice Goglineca3fd82008-05-09 02:19:29 +02003153 if (!bridge || prev_bridge == bridge) {
Brice Goglin0da34b62006-05-23 06:10:15 -04003154 dev_err(dev,
3155 "Failed to find root port"
3156 " to force ECRC\n");
3157 return;
3158 }
3159 cap =
3160 pci_find_capability(bridge, PCI_CAP_ID_EXP);
3161 pci_read_config_word(bridge,
3162 cap + PCI_CAP_FLAGS, &val);
3163 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3164 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3165
3166 dev_info(dev,
3167 "Forcing ECRC on non-root port %s"
3168 " (enabling on root port %s)\n",
3169 pci_name(old_bridge), pci_name(bridge));
3170 } else {
3171 dev_err(dev,
3172 "Not enabling ECRC on non-root port %s\n",
3173 pci_name(bridge));
3174 return;
3175 }
3176 }
3177
3178 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04003179 if (!cap)
3180 return;
3181
3182 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3183 if (ret) {
3184 dev_err(dev, "failed reading ext-conf-space of %s\n",
3185 pci_name(bridge));
3186 dev_err(dev, "\t pci=nommconf in use? "
3187 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3188 return;
3189 }
3190 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3191 return;
3192
3193 err_cap |= PCI_ERR_CAP_ECRC_GENE;
3194 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3195 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04003196}
3197
3198/*
3199 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3200 * when the PCI-E Completion packets are aligned on an 8-byte
3201 * boundary. Some PCI-E chip sets always align Completion packets; on
3202 * the ones that do not, the alignment can be enforced by enabling
3203 * ECRC generation (if supported).
3204 *
3205 * When PCI-E Completion packets are not aligned, it is actually more
3206 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3207 *
3208 * If the driver can neither enable ECRC nor verify that it has
3209 * already been enabled, then it must use a firmware image which works
Brice Goglin0dcffac2008-05-09 02:21:49 +02003210 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
Brice Goglin0da34b62006-05-23 06:10:15 -04003211 * should also ensure that it never gives the device a Read-DMA which is
Brice Goglinb53bef82008-05-09 02:20:03 +02003212 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
Brice Goglin0dcffac2008-05-09 02:21:49 +02003213 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
Brice Goglinb53bef82008-05-09 02:20:03 +02003214 * firmware image, and set tx_boundary to 4KB.
Brice Goglin0da34b62006-05-23 06:10:15 -04003215 */
3216
Brice Goglin5443e9e2007-05-07 23:52:22 +02003217static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04003218{
Brice Goglin5443e9e2007-05-07 23:52:22 +02003219 struct pci_dev *pdev = mgp->pdev;
3220 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02003221 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04003222
Brice Goglinb53bef82008-05-09 02:20:03 +02003223 mgp->tx_boundary = 4096;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003224 /*
3225 * Verify the max read request size was set to 4KB
3226 * before trying the test with 4KB.
3227 */
Brice Goglin302d2422007-08-24 08:57:17 +02003228 status = pcie_get_readrq(pdev);
3229 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02003230 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3231 goto abort;
3232 }
Brice Goglin302d2422007-08-24 08:57:17 +02003233 if (status != 4096) {
3234 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglinb53bef82008-05-09 02:20:03 +02003235 mgp->tx_boundary = 2048;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003236 }
3237 /*
3238 * load the optimized firmware (which assumes aligned PCIe
3239 * completions) in order to see if it works on this host.
3240 */
Rusty Russell7d351032010-08-11 23:04:31 -06003241 set_fw_name(mgp, myri10ge_fw_aligned, false);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003242 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003243 if (status != 0) {
3244 goto abort;
3245 }
3246
3247 /*
3248 * Enable ECRC if possible
3249 */
3250 myri10ge_enable_ecrc(mgp);
3251
3252 /*
3253 * Run a DMA test which watches for unaligned completions and
3254 * aborts on the first one seen.
3255 */
3256
3257 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3258 if (status == 0)
3259 return; /* keep the aligned firmware */
3260
3261 if (status != -E2BIG)
3262 dev_warn(dev, "DMA test failed: %d\n", status);
3263 if (status == -ENOSYS)
3264 dev_warn(dev, "Falling back to ethp! "
3265 "Please install up to date fw\n");
3266abort:
3267 /* fall back to using the unaligned firmware */
Brice Goglinb53bef82008-05-09 02:20:03 +02003268 mgp->tx_boundary = 2048;
Rusty Russell7d351032010-08-11 23:04:31 -06003269 set_fw_name(mgp, myri10ge_fw_unaligned, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04003270
Brice Goglin5443e9e2007-05-07 23:52:22 +02003271}
3272
3273static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3274{
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003275 int overridden = 0;
3276
Brice Goglin0da34b62006-05-23 06:10:15 -04003277 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04003278 int link_width, exp_cap;
3279 u16 lnk;
3280
3281 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3282 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3283 link_width = (lnk >> 4) & 0x3f;
3284
Brice Goglince7f9362006-08-31 01:32:59 -04003285 /* Check to see if Link is less than 8 or if the
3286 * upstream bridge is known to provide aligned
3287 * completions */
3288 if (link_width < 8) {
3289 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3290 link_width);
Brice Goglinb53bef82008-05-09 02:20:03 +02003291 mgp->tx_boundary = 4096;
Rusty Russell7d351032010-08-11 23:04:31 -06003292 set_fw_name(mgp, myri10ge_fw_aligned, false);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003293 } else {
3294 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04003295 }
3296 } else {
3297 if (myri10ge_force_firmware == 1) {
3298 dev_info(&mgp->pdev->dev,
3299 "Assuming aligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003300 mgp->tx_boundary = 4096;
Rusty Russell7d351032010-08-11 23:04:31 -06003301 set_fw_name(mgp, myri10ge_fw_aligned, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04003302 } else {
3303 dev_info(&mgp->pdev->dev,
3304 "Assuming unaligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003305 mgp->tx_boundary = 2048;
Rusty Russell7d351032010-08-11 23:04:31 -06003306 set_fw_name(mgp, myri10ge_fw_unaligned, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04003307 }
3308 }
Rusty Russell7d351032010-08-11 23:04:31 -06003309
3310 kparam_block_sysfs_write(myri10ge_fw_name);
Brice Goglin0da34b62006-05-23 06:10:15 -04003311 if (myri10ge_fw_name != NULL) {
Rusty Russell7d351032010-08-11 23:04:31 -06003312 char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
3313 if (fw_name) {
3314 overridden = 1;
3315 set_fw_name(mgp, fw_name, true);
3316 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003317 }
Rusty Russell7d351032010-08-11 23:04:31 -06003318 kparam_unblock_sysfs_write(myri10ge_fw_name);
3319
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003320 if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3321 myri10ge_fw_names[mgp->board_number] != NULL &&
3322 strlen(myri10ge_fw_names[mgp->board_number])) {
Rusty Russell7d351032010-08-11 23:04:31 -06003323 set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003324 overridden = 1;
3325 }
3326 if (overridden)
3327 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3328 mgp->fw_name);
Brice Goglin0da34b62006-05-23 06:10:15 -04003329}
3330
Jon Mason7539a612011-06-27 05:05:01 +00003331static void myri10ge_mask_surprise_down(struct pci_dev *pdev)
3332{
3333 struct pci_dev *bridge = pdev->bus->self;
3334 int cap;
3335 u32 mask;
3336
3337 if (bridge == NULL)
3338 return;
3339
3340 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
3341 if (cap) {
3342 /* a sram parity error can cause a surprise link
3343 * down; since we expect and can recover from sram
3344 * parity errors, mask surprise link down events */
3345 pci_read_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, &mask);
3346 mask |= 0x20;
3347 pci_write_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, mask);
3348 }
3349}
3350
Brice Goglin0da34b62006-05-23 06:10:15 -04003351#ifdef CONFIG_PM
Brice Goglin0da34b62006-05-23 06:10:15 -04003352static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3353{
3354 struct myri10ge_priv *mgp;
3355 struct net_device *netdev;
3356
3357 mgp = pci_get_drvdata(pdev);
3358 if (mgp == NULL)
3359 return -EINVAL;
3360 netdev = mgp->dev;
3361
3362 netif_device_detach(netdev);
3363 if (netif_running(netdev)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003364 netdev_info(netdev, "closing\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003365 rtnl_lock();
3366 myri10ge_close(netdev);
3367 rtnl_unlock();
3368 }
3369 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01003370 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003371 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003372
3373 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04003374}
3375
3376static int myri10ge_resume(struct pci_dev *pdev)
3377{
3378 struct myri10ge_priv *mgp;
3379 struct net_device *netdev;
3380 int status;
3381 u16 vendor;
3382
3383 mgp = pci_get_drvdata(pdev);
3384 if (mgp == NULL)
3385 return -EINVAL;
3386 netdev = mgp->dev;
3387 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
3388 msleep(5); /* give card time to respond */
3389 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3390 if (vendor == 0xffff) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003391 netdev_err(mgp->dev, "device disappeared!\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003392 return -EIO;
3393 }
Brice Goglin83f6e152006-12-18 11:52:02 +01003394
Jon Mason1d3c16a2010-11-30 17:43:26 -06003395 pci_restore_state(pdev);
Brice Goglin4c2248c2006-07-09 21:10:18 -04003396
3397 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003398 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04003399 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01003400 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003401 }
3402
Brice Goglin0da34b62006-05-23 06:10:15 -04003403 pci_set_master(pdev);
3404
Brice Goglin0da34b62006-05-23 06:10:15 -04003405 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04003406 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003407
3408 /* Save configuration space to be restored if the
3409 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003410 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003411
3412 if (netif_running(netdev)) {
3413 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01003414 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003415 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01003416 if (status != 0)
3417 goto abort_with_enabled;
3418
Brice Goglin0da34b62006-05-23 06:10:15 -04003419 }
3420 netif_device_attach(netdev);
3421
3422 return 0;
3423
Brice Goglin4c2248c2006-07-09 21:10:18 -04003424abort_with_enabled:
3425 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003426 return -EIO;
3427
3428}
Brice Goglin0da34b62006-05-23 06:10:15 -04003429#endif /* CONFIG_PM */
3430
3431static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3432{
3433 struct pci_dev *pdev = mgp->pdev;
3434 int vs = mgp->vendor_specific_offset;
3435 u32 reboot;
3436
3437 /*enter read32 mode */
3438 pci_write_config_byte(pdev, vs + 0x10, 0x3);
3439
3440 /*read REBOOT_STATUS (0xfffffff0) */
3441 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3442 pci_read_config_dword(pdev, vs + 0x14, &reboot);
3443 return reboot;
3444}
3445
Jon Masonc689b812011-06-27 17:57:28 +00003446static void
3447myri10ge_check_slice(struct myri10ge_slice_state *ss, int *reset_needed,
3448 int *busy_slice_cnt, u32 rx_pause_cnt)
3449{
3450 struct myri10ge_priv *mgp = ss->mgp;
3451 int slice = ss - mgp->ss;
3452
3453 if (ss->tx.req != ss->tx.done &&
3454 ss->tx.done == ss->watchdog_tx_done &&
3455 ss->watchdog_tx_req != ss->watchdog_tx_done) {
3456 /* nic seems like it might be stuck.. */
3457 if (rx_pause_cnt != mgp->watchdog_pause) {
3458 if (net_ratelimit())
3459 netdev_warn(mgp->dev, "slice %d: TX paused, "
3460 "check link partner\n", slice);
3461 } else {
3462 netdev_warn(mgp->dev,
3463 "slice %d: TX stuck %d %d %d %d %d %d\n",
3464 slice, ss->tx.queue_active, ss->tx.req,
3465 ss->tx.done, ss->tx.pkt_start,
3466 ss->tx.pkt_done,
3467 (int)ntohl(mgp->ss[slice].fw_stats->
3468 send_done_count));
3469 *reset_needed = 1;
3470 ss->stuck = 1;
3471 }
3472 }
3473 if (ss->watchdog_tx_done != ss->tx.done ||
3474 ss->watchdog_rx_done != ss->rx_done.cnt) {
3475 *busy_slice_cnt += 1;
3476 }
3477 ss->watchdog_tx_done = ss->tx.done;
3478 ss->watchdog_tx_req = ss->tx.req;
3479 ss->watchdog_rx_done = ss->rx_done.cnt;
3480}
3481
Brice Goglin0da34b62006-05-23 06:10:15 -04003482/*
3483 * This watchdog is used to check whether the board has suffered
3484 * from a parity error and needs to be recovered.
3485 */
David Howellsc4028952006-11-22 14:57:56 +00003486static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04003487{
David Howellsc4028952006-11-22 14:57:56 +00003488 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01003489 container_of(work, struct myri10ge_priv, watchdog_work);
Jon Masonc689b812011-06-27 17:57:28 +00003490 struct myri10ge_slice_state *ss;
3491 u32 reboot, rx_pause_cnt;
Brice Goglind0234212009-08-07 10:44:22 +00003492 int status, rebooted;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003493 int i;
Jon Masonc689b812011-06-27 17:57:28 +00003494 int reset_needed = 0;
3495 int busy_slice_cnt = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003496 u16 cmd, vendor;
3497
3498 mgp->watchdog_resets++;
3499 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
Brice Goglind0234212009-08-07 10:44:22 +00003500 rebooted = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003501 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3502 /* Bus master DMA disabled? Check to see
3503 * if the card rebooted due to a parity error
3504 * For now, just report it */
3505 reboot = myri10ge_read_reboot(mgp);
Joe Perches78ca90e2010-02-22 16:56:58 +00003506 netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
Jon Masonc689b812011-06-27 17:57:28 +00003507 reboot, myri10ge_reset_recover ? "" : " not");
Brice Goglinf1811372007-06-11 20:26:31 +02003508 if (myri10ge_reset_recover == 0)
3509 return;
Brice Goglind0234212009-08-07 10:44:22 +00003510 rtnl_lock();
3511 mgp->rebooted = 1;
3512 rebooted = 1;
3513 myri10ge_close(mgp->dev);
Brice Goglinf1811372007-06-11 20:26:31 +02003514 myri10ge_reset_recover--;
Brice Goglind0234212009-08-07 10:44:22 +00003515 mgp->rebooted = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003516 /*
3517 * A rebooted nic will come back with config space as
3518 * it was after power was applied to PCIe bus.
3519 * Attempt to restore config space which was saved
3520 * when the driver was loaded, or the last time the
3521 * nic was resumed from power saving mode.
3522 */
Brice Goglin83f6e152006-12-18 11:52:02 +01003523 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003524
3525 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01003526 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003527
Brice Goglin0da34b62006-05-23 06:10:15 -04003528 } else {
3529 /* if we get back -1's from our slot, perhaps somebody
3530 * powered off our card. Don't try to reset it in
3531 * this case */
3532 if (cmd == 0xffff) {
3533 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3534 if (vendor == 0xffff) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003535 netdev_err(mgp->dev, "device disappeared!\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003536 return;
3537 }
3538 }
Jon Masonc689b812011-06-27 17:57:28 +00003539 /* Perhaps it is a software error. See if stuck slice
3540 * has recovered, reset if not */
3541 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3542 for (i = 0; i < mgp->num_slices; i++) {
3543 ss = mgp->ss;
3544 if (ss->stuck) {
3545 myri10ge_check_slice(ss, &reset_needed,
3546 &busy_slice_cnt,
3547 rx_pause_cnt);
3548 ss->stuck = 0;
3549 }
3550 }
3551 if (!reset_needed) {
3552 netdev_dbg(mgp->dev, "not resetting\n");
3553 return;
3554 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003555
Joe Perches78ca90e2010-02-22 16:56:58 +00003556 netdev_err(mgp->dev, "device timeout, resetting\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003557 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00003558
Brice Goglind0234212009-08-07 10:44:22 +00003559 if (!rebooted) {
3560 rtnl_lock();
3561 myri10ge_close(mgp->dev);
3562 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003563 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003564 if (status != 0)
Joe Perches78ca90e2010-02-22 16:56:58 +00003565 netdev_err(mgp->dev, "failed to load firmware\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003566 else
3567 myri10ge_open(mgp->dev);
3568 rtnl_unlock();
3569}
3570
3571/*
3572 * We use our own timer routine rather than relying upon
3573 * netdev->tx_timeout because we have a very large hardware transmit
3574 * queue. Due to the large queue, the netdev->tx_timeout function
3575 * cannot detect a NIC with a parity error in a timely fashion if the
3576 * NIC is lightly loaded.
3577 */
3578static void myri10ge_watchdog_timer(unsigned long arg)
3579{
3580 struct myri10ge_priv *mgp;
Brice Goglinb53bef82008-05-09 02:20:03 +02003581 struct myri10ge_slice_state *ss;
Brice Goglind0234212009-08-07 10:44:22 +00003582 int i, reset_needed, busy_slice_cnt;
Brice Goglin626fda92007-08-09 09:02:14 +02003583 u32 rx_pause_cnt;
Brice Goglind0234212009-08-07 10:44:22 +00003584 u16 cmd;
Brice Goglin0da34b62006-05-23 06:10:15 -04003585
3586 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01003587
Brice Goglin0dcffac2008-05-09 02:21:49 +02003588 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
Brice Goglind0234212009-08-07 10:44:22 +00003589 busy_slice_cnt = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003590 for (i = 0, reset_needed = 0;
3591 i < mgp->num_slices && reset_needed == 0; ++i) {
Brice Goglinc7dab992006-12-11 11:25:42 +01003592
Brice Goglin0dcffac2008-05-09 02:21:49 +02003593 ss = &mgp->ss[i];
3594 if (ss->rx_small.watchdog_needed) {
3595 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3596 mgp->small_bytes + MXGEFW_PAD,
3597 1);
3598 if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3599 myri10ge_fill_thresh)
3600 ss->rx_small.watchdog_needed = 0;
Brice Goglin626fda92007-08-09 09:02:14 +02003601 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003602 if (ss->rx_big.watchdog_needed) {
3603 myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3604 mgp->big_bytes, 1);
3605 if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3606 myri10ge_fill_thresh)
3607 ss->rx_big.watchdog_needed = 0;
3608 }
Jon Masonc689b812011-06-27 17:57:28 +00003609 myri10ge_check_slice(ss, &reset_needed, &busy_slice_cnt,
3610 rx_pause_cnt);
Brice Goglind0234212009-08-07 10:44:22 +00003611 }
3612 /* if we've sent or received no traffic, poll the NIC to
3613 * ensure it is still there. Otherwise, we risk not noticing
3614 * an error in a timely fashion */
3615 if (busy_slice_cnt == 0) {
3616 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3617 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3618 reset_needed = 1;
3619 }
Brice Goglin626fda92007-08-09 09:02:14 +02003620 }
Brice Goglin626fda92007-08-09 09:02:14 +02003621 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003622
3623 if (reset_needed) {
3624 schedule_work(&mgp->watchdog_work);
3625 } else {
3626 /* rearm timer */
3627 mod_timer(&mgp->watchdog_timer,
3628 jiffies + myri10ge_watchdog_timeout * HZ);
3629 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003630}
3631
Brice Goglin77929732008-05-09 02:21:10 +02003632static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3633{
3634 struct myri10ge_slice_state *ss;
3635 struct pci_dev *pdev = mgp->pdev;
3636 size_t bytes;
3637 int i;
3638
3639 if (mgp->ss == NULL)
3640 return;
3641
3642 for (i = 0; i < mgp->num_slices; i++) {
3643 ss = &mgp->ss[i];
3644 if (ss->rx_done.entry != NULL) {
3645 bytes = mgp->max_intr_slots *
3646 sizeof(*ss->rx_done.entry);
3647 dma_free_coherent(&pdev->dev, bytes,
3648 ss->rx_done.entry, ss->rx_done.bus);
3649 ss->rx_done.entry = NULL;
3650 }
3651 if (ss->fw_stats != NULL) {
3652 bytes = sizeof(*ss->fw_stats);
3653 dma_free_coherent(&pdev->dev, bytes,
3654 ss->fw_stats, ss->fw_stats_bus);
3655 ss->fw_stats = NULL;
Stanislaw Gruszkacda65872011-03-23 02:44:30 +00003656 netif_napi_del(&ss->napi);
Brice Goglin77929732008-05-09 02:21:10 +02003657 }
3658 }
3659 kfree(mgp->ss);
3660 mgp->ss = NULL;
3661}
3662
3663static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3664{
3665 struct myri10ge_slice_state *ss;
3666 struct pci_dev *pdev = mgp->pdev;
3667 size_t bytes;
3668 int i;
3669
3670 bytes = sizeof(*mgp->ss) * mgp->num_slices;
3671 mgp->ss = kzalloc(bytes, GFP_KERNEL);
3672 if (mgp->ss == NULL) {
3673 return -ENOMEM;
3674 }
3675
3676 for (i = 0; i < mgp->num_slices; i++) {
3677 ss = &mgp->ss[i];
3678 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3679 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3680 &ss->rx_done.bus,
3681 GFP_KERNEL);
3682 if (ss->rx_done.entry == NULL)
3683 goto abort;
3684 memset(ss->rx_done.entry, 0, bytes);
3685 bytes = sizeof(*ss->fw_stats);
3686 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3687 &ss->fw_stats_bus,
3688 GFP_KERNEL);
3689 if (ss->fw_stats == NULL)
3690 goto abort;
3691 ss->mgp = mgp;
3692 ss->dev = mgp->dev;
3693 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3694 myri10ge_napi_weight);
3695 }
3696 return 0;
3697abort:
3698 myri10ge_free_slices(mgp);
3699 return -ENOMEM;
3700}
3701
3702/*
3703 * This function determines the number of slices supported.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003704 * The number slices is the minimum of the number of CPUS,
Brice Goglin77929732008-05-09 02:21:10 +02003705 * the number of MSI-X irqs supported, the number of slices
3706 * supported by the firmware
3707 */
3708static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3709{
3710 struct myri10ge_cmd cmd;
3711 struct pci_dev *pdev = mgp->pdev;
3712 char *old_fw;
Rusty Russell7d351032010-08-11 23:04:31 -06003713 bool old_allocated;
Brice Goglin77929732008-05-09 02:21:10 +02003714 int i, status, ncpus, msix_cap;
3715
3716 mgp->num_slices = 1;
3717 msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3718 ncpus = num_online_cpus();
3719
3720 if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3721 (myri10ge_max_slices == -1 && ncpus < 2))
3722 return;
3723
3724 /* try to load the slice aware rss firmware */
3725 old_fw = mgp->fw_name;
Rusty Russell7d351032010-08-11 23:04:31 -06003726 old_allocated = mgp->fw_name_allocated;
3727 /* don't free old_fw if we override it. */
3728 mgp->fw_name_allocated = false;
3729
Brice Goglin13b27382008-08-13 21:05:52 +02003730 if (myri10ge_fw_name != NULL) {
3731 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3732 myri10ge_fw_name);
Rusty Russell7d351032010-08-11 23:04:31 -06003733 set_fw_name(mgp, myri10ge_fw_name, false);
Brice Goglin13b27382008-08-13 21:05:52 +02003734 } else if (old_fw == myri10ge_fw_aligned)
Rusty Russell7d351032010-08-11 23:04:31 -06003735 set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
Brice Goglin77929732008-05-09 02:21:10 +02003736 else
Rusty Russell7d351032010-08-11 23:04:31 -06003737 set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
Brice Goglin77929732008-05-09 02:21:10 +02003738 status = myri10ge_load_firmware(mgp, 0);
3739 if (status != 0) {
3740 dev_info(&pdev->dev, "Rss firmware not found\n");
Rusty Russell7d351032010-08-11 23:04:31 -06003741 if (old_allocated)
3742 kfree(old_fw);
Brice Goglin77929732008-05-09 02:21:10 +02003743 return;
3744 }
3745
3746 /* hit the board with a reset to ensure it is alive */
3747 memset(&cmd, 0, sizeof(cmd));
3748 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3749 if (status != 0) {
3750 dev_err(&mgp->pdev->dev, "failed reset\n");
3751 goto abort_with_fw;
Brice Goglin77929732008-05-09 02:21:10 +02003752 }
3753
3754 mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3755
3756 /* tell it the size of the interrupt queues */
3757 cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3758 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3759 if (status != 0) {
3760 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3761 goto abort_with_fw;
3762 }
3763
3764 /* ask the maximum number of slices it supports */
3765 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3766 if (status != 0)
3767 goto abort_with_fw;
3768 else
3769 mgp->num_slices = cmd.data0;
3770
3771 /* Only allow multiple slices if MSI-X is usable */
3772 if (!myri10ge_msi) {
3773 goto abort_with_fw;
3774 }
3775
3776 /* if the admin did not specify a limit to how many
3777 * slices we should use, cap it automatically to the
3778 * number of CPUs currently online */
3779 if (myri10ge_max_slices == -1)
3780 myri10ge_max_slices = ncpus;
3781
3782 if (mgp->num_slices > myri10ge_max_slices)
3783 mgp->num_slices = myri10ge_max_slices;
3784
3785 /* Now try to allocate as many MSI-X vectors as we have
3786 * slices. We give up on MSI-X if we can only get a single
3787 * vector. */
3788
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00003789 mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
3790 GFP_KERNEL);
Brice Goglin77929732008-05-09 02:21:10 +02003791 if (mgp->msix_vectors == NULL)
3792 goto disable_msix;
3793 for (i = 0; i < mgp->num_slices; i++) {
3794 mgp->msix_vectors[i].entry = i;
3795 }
3796
3797 while (mgp->num_slices > 1) {
3798 /* make sure it is a power of two */
3799 while (!is_power_of_2(mgp->num_slices))
3800 mgp->num_slices--;
3801 if (mgp->num_slices == 1)
3802 goto disable_msix;
3803 status = pci_enable_msix(pdev, mgp->msix_vectors,
3804 mgp->num_slices);
3805 if (status == 0) {
3806 pci_disable_msix(pdev);
Rusty Russell7d351032010-08-11 23:04:31 -06003807 if (old_allocated)
3808 kfree(old_fw);
Brice Goglin77929732008-05-09 02:21:10 +02003809 return;
3810 }
3811 if (status > 0)
3812 mgp->num_slices = status;
3813 else
3814 goto disable_msix;
3815 }
3816
3817disable_msix:
3818 if (mgp->msix_vectors != NULL) {
3819 kfree(mgp->msix_vectors);
3820 mgp->msix_vectors = NULL;
3821 }
3822
3823abort_with_fw:
3824 mgp->num_slices = 1;
Rusty Russell7d351032010-08-11 23:04:31 -06003825 set_fw_name(mgp, old_fw, old_allocated);
Brice Goglin77929732008-05-09 02:21:10 +02003826 myri10ge_load_firmware(mgp, 0);
3827}
Brice Goglin77929732008-05-09 02:21:10 +02003828
Stephen Hemminger81260892008-11-21 17:30:35 -08003829static const struct net_device_ops myri10ge_netdev_ops = {
3830 .ndo_open = myri10ge_open,
3831 .ndo_stop = myri10ge_close,
3832 .ndo_start_xmit = myri10ge_xmit,
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00003833 .ndo_get_stats64 = myri10ge_get_stats,
Stephen Hemminger81260892008-11-21 17:30:35 -08003834 .ndo_validate_addr = eth_validate_addr,
3835 .ndo_change_mtu = myri10ge_change_mtu,
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00003836 .ndo_fix_features = myri10ge_fix_features,
Stephen Hemminger81260892008-11-21 17:30:35 -08003837 .ndo_set_multicast_list = myri10ge_set_multicast_list,
3838 .ndo_set_mac_address = myri10ge_set_mac_address,
3839};
3840
Brice Goglin0da34b62006-05-23 06:10:15 -04003841static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3842{
3843 struct net_device *netdev;
3844 struct myri10ge_priv *mgp;
3845 struct device *dev = &pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003846 int i;
3847 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003848 int dac_enabled;
Brice Goglin00b5e502008-11-20 01:50:28 -08003849 unsigned hdr_offset, ss_offset;
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003850 static int board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003851
Brice Goglin236bb5e62008-09-28 15:34:21 +00003852 netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
Brice Goglin0da34b62006-05-23 06:10:15 -04003853 if (netdev == NULL) {
3854 dev_err(dev, "Could not allocate ethernet device\n");
3855 return -ENOMEM;
3856 }
3857
Maik Hampelb245fb62007-06-28 17:07:26 +02003858 SET_NETDEV_DEV(netdev, &pdev->dev);
3859
Brice Goglin0da34b62006-05-23 06:10:15 -04003860 mgp = netdev_priv(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003861 mgp->dev = netdev;
3862 mgp->pdev = pdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003863 mgp->pause = myri10ge_flow_control;
3864 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04003865 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003866 mgp->board_number = board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003867 init_waitqueue_head(&mgp->down_wq);
3868
3869 if (pci_enable_device(pdev)) {
3870 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3871 status = -ENODEV;
3872 goto abort_with_netdev;
3873 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003874
3875 /* Find the vendor-specific cap so we can check
3876 * the reboot register later on */
3877 mgp->vendor_specific_offset
3878 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3879
3880 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02003881 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04003882 if (status != 0) {
3883 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3884 status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003885 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003886 }
3887
Jon Mason7539a612011-06-27 05:05:01 +00003888 myri10ge_mask_surprise_down(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003889 pci_set_master(pdev);
3890 dac_enabled = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003891 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglin0da34b62006-05-23 06:10:15 -04003892 if (status != 0) {
3893 dac_enabled = 0;
3894 dev_err(&pdev->dev,
Joe Perches898eb712007-10-18 03:06:30 -07003895 "64-bit pci address mask was refused, "
3896 "trying 32-bit\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07003897 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Brice Goglin0da34b62006-05-23 06:10:15 -04003898 }
3899 if (status != 0) {
3900 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003901 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003902 }
Yang Hongyang6a355282009-04-06 19:01:13 -07003903 (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglinb10c0662006-06-08 10:25:00 -04003904 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3905 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003906 if (mgp->cmd == NULL)
Brice Gogline3fd5532009-01-17 08:27:19 +00003907 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003908
Brice Goglin0da34b62006-05-23 06:10:15 -04003909 mgp->board_span = pci_resource_len(pdev, 0);
3910 mgp->iomem_base = pci_resource_start(pdev, 0);
3911 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003912 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003913#ifdef CONFIG_MTRR
3914 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3915 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003916 if (mgp->mtrr >= 0)
3917 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003918#endif
Brice Goglinc7f80992008-07-21 10:26:25 +02003919 mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
Brice Goglin0da34b62006-05-23 06:10:15 -04003920 if (mgp->sram == NULL) {
3921 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3922 mgp->board_span, mgp->iomem_base);
3923 status = -ENXIO;
Brice Goglinc7f80992008-07-21 10:26:25 +02003924 goto abort_with_mtrr;
Brice Goglin0da34b62006-05-23 06:10:15 -04003925 }
Brice Goglin00b5e502008-11-20 01:50:28 -08003926 hdr_offset =
3927 ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3928 ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3929 mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3930 if (mgp->sram_size > mgp->board_span ||
3931 mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3932 dev_err(&pdev->dev,
3933 "invalid sram_size %dB or board span %ldB\n",
3934 mgp->sram_size, mgp->board_span);
3935 goto abort_with_ioremap;
3936 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003937 memcpy_fromio(mgp->eeprom_strings,
Brice Goglin00b5e502008-11-20 01:50:28 -08003938 mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
Brice Goglin0da34b62006-05-23 06:10:15 -04003939 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3940 status = myri10ge_read_mac_addr(mgp);
3941 if (status)
3942 goto abort_with_ioremap;
3943
3944 for (i = 0; i < ETH_ALEN; i++)
3945 netdev->dev_addr[i] = mgp->mac_addr[i];
3946
Brice Goglin5443e9e2007-05-07 23:52:22 +02003947 myri10ge_select_firmware(mgp);
3948
Brice Goglin0dcffac2008-05-09 02:21:49 +02003949 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003950 if (status != 0) {
3951 dev_err(&pdev->dev, "failed to load firmware\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003952 goto abort_with_ioremap;
3953 }
3954 myri10ge_probe_slices(mgp);
3955 status = myri10ge_alloc_slices(mgp);
3956 if (status != 0) {
3957 dev_err(&pdev->dev, "failed to alloc slice state\n");
3958 goto abort_with_firmware;
Brice Goglin0da34b62006-05-23 06:10:15 -04003959 }
Ben Hutchingsc9920262010-09-27 08:30:34 +00003960 netif_set_real_num_tx_queues(netdev, mgp->num_slices);
3961 netif_set_real_num_rx_queues(netdev, mgp->num_slices);
Brice Goglin0da34b62006-05-23 06:10:15 -04003962 status = myri10ge_reset(mgp);
3963 if (status != 0) {
3964 dev_err(&pdev->dev, "failed reset\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003965 goto abort_with_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003966 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003967#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02003968 myri10ge_setup_dca(mgp);
3969#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04003970 pci_set_drvdata(pdev, mgp);
3971 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3972 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3973 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3974 myri10ge_initial_mtu = 68;
Stephen Hemminger81260892008-11-21 17:30:35 -08003975
3976 netdev->netdev_ops = &myri10ge_netdev_ops;
Brice Goglin0da34b62006-05-23 06:10:15 -04003977 netdev->mtu = myri10ge_initial_mtu;
Brice Goglin0da34b62006-05-23 06:10:15 -04003978 netdev->base_addr = mgp->iomem_base;
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00003979 netdev->hw_features = mgp->features | NETIF_F_LRO | NETIF_F_RXCSUM;
3980 netdev->features = netdev->hw_features;
Brice Goglin236bb5e62008-09-28 15:34:21 +00003981
Brice Goglin0da34b62006-05-23 06:10:15 -04003982 if (dac_enabled)
3983 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -04003984
Brice Goglindddc0452009-05-24 05:27:59 +00003985 netdev->vlan_features |= mgp->features;
3986 if (mgp->fw_ver_tiny < 37)
3987 netdev->vlan_features &= ~NETIF_F_TSO6;
3988 if (mgp->fw_ver_tiny < 32)
3989 netdev->vlan_features &= ~NETIF_F_TSO;
3990
Brice Goglin21d05db2007-01-09 21:05:04 +01003991 /* make sure we can get an irq, and that MSI can be
3992 * setup (if available). Also ensure netdev->irq
3993 * is set to correct value if MSI is enabled */
3994 status = myri10ge_request_irq(mgp);
3995 if (status != 0)
3996 goto abort_with_firmware;
3997 netdev->irq = pdev->irq;
3998 myri10ge_free_irq(mgp);
3999
Brice Goglin0da34b62006-05-23 06:10:15 -04004000 /* Save configuration space to be restored if the
4001 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01004002 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004003
4004 /* Setup the watchdog timer */
4005 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
4006 (unsigned long)mgp);
4007
4008 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00004009 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04004010 status = register_netdev(netdev);
4011 if (status != 0) {
4012 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01004013 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04004014 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02004015 if (mgp->msix_enabled)
4016 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
4017 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
4018 (mgp->wc_enabled ? "Enabled" : "Disabled"));
4019 else
4020 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
4021 mgp->msi_enabled ? "MSI" : "xPIC",
4022 netdev->irq, mgp->tx_boundary, mgp->fw_name,
4023 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04004024
Brice Goglin2d90b0a2009-04-16 02:24:59 +00004025 board_number++;
Brice Goglin0da34b62006-05-23 06:10:15 -04004026 return 0;
4027
Brice Goglin7adda302006-12-18 11:50:00 +01004028abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01004029 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004030
Brice Goglin0dcffac2008-05-09 02:21:49 +02004031abort_with_slices:
4032 myri10ge_free_slices(mgp);
4033
Brice Goglin0da34b62006-05-23 06:10:15 -04004034abort_with_firmware:
4035 myri10ge_dummy_rdma(mgp, 0);
4036
Brice Goglin0da34b62006-05-23 06:10:15 -04004037abort_with_ioremap:
Brice Goglin0f840012009-01-05 18:16:14 -08004038 if (mgp->mac_addr_string != NULL)
4039 dev_err(&pdev->dev,
4040 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
4041 mgp->mac_addr_string, mgp->serial_number);
Brice Goglin0da34b62006-05-23 06:10:15 -04004042 iounmap(mgp->sram);
4043
Brice Goglinc7f80992008-07-21 10:26:25 +02004044abort_with_mtrr:
Brice Goglin0da34b62006-05-23 06:10:15 -04004045#ifdef CONFIG_MTRR
4046 if (mgp->mtrr >= 0)
4047 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4048#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04004049 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4050 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04004051
Brice Gogline3fd5532009-01-17 08:27:19 +00004052abort_with_enabled:
4053 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004054
Brice Gogline3fd5532009-01-17 08:27:19 +00004055abort_with_netdev:
Rusty Russell7d351032010-08-11 23:04:31 -06004056 set_fw_name(mgp, NULL, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04004057 free_netdev(netdev);
4058 return status;
4059}
4060
4061/*
4062 * myri10ge_remove
4063 *
4064 * Does what is necessary to shutdown one Myrinet device. Called
4065 * once for each Myrinet card by the kernel when a module is
4066 * unloaded.
4067 */
4068static void myri10ge_remove(struct pci_dev *pdev)
4069{
4070 struct myri10ge_priv *mgp;
4071 struct net_device *netdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04004072
4073 mgp = pci_get_drvdata(pdev);
4074 if (mgp == NULL)
4075 return;
4076
Tejun Heo23f333a2010-12-12 16:45:14 +01004077 cancel_work_sync(&mgp->watchdog_work);
Brice Goglin0da34b62006-05-23 06:10:15 -04004078 netdev = mgp->dev;
4079 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004080
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004081#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004082 myri10ge_teardown_dca(mgp);
4083#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004084 myri10ge_dummy_rdma(mgp, 0);
4085
Brice Goglin7adda302006-12-18 11:50:00 +01004086 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01004087 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01004088
Brice Goglin0da34b62006-05-23 06:10:15 -04004089 iounmap(mgp->sram);
4090
4091#ifdef CONFIG_MTRR
4092 if (mgp->mtrr >= 0)
4093 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4094#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +02004095 myri10ge_free_slices(mgp);
4096 if (mgp->msix_vectors != NULL)
4097 kfree(mgp->msix_vectors);
Brice Goglinb10c0662006-06-08 10:25:00 -04004098 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4099 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04004100
Rusty Russell7d351032010-08-11 23:04:31 -06004101 set_fw_name(mgp, NULL, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04004102 free_netdev(netdev);
Brice Gogline3fd5532009-01-17 08:27:19 +00004103 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004104 pci_set_drvdata(pdev, NULL);
4105}
4106
Brice Goglinb10c0662006-06-08 10:25:00 -04004107#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02004108#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04004109
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00004110static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
Brice Goglinb10c0662006-06-08 10:25:00 -04004111 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02004112 {PCI_DEVICE
4113 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04004114 {0},
4115};
4116
Brice Goglin97131072009-04-16 02:29:22 +00004117MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
4118
Brice Goglin0da34b62006-05-23 06:10:15 -04004119static struct pci_driver myri10ge_driver = {
4120 .name = "myri10ge",
4121 .probe = myri10ge_probe,
4122 .remove = myri10ge_remove,
4123 .id_table = myri10ge_pci_tbl,
4124#ifdef CONFIG_PM
4125 .suspend = myri10ge_suspend,
4126 .resume = myri10ge_resume,
4127#endif
4128};
4129
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004130#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004131static int
4132myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4133{
4134 int err = driver_for_each_device(&myri10ge_driver.driver,
4135 NULL, &event,
4136 myri10ge_notify_dca_device);
4137
4138 if (err)
4139 return NOTIFY_BAD;
4140 return NOTIFY_DONE;
4141}
4142
4143static struct notifier_block myri10ge_dca_notifier = {
4144 .notifier_call = myri10ge_notify_dca,
4145 .next = NULL,
4146 .priority = 0,
4147};
Brice Goglin4ee2ac52008-11-23 15:49:28 -08004148#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02004149
Brice Goglin0da34b62006-05-23 06:10:15 -04004150static __init int myri10ge_init_module(void)
4151{
Joe Perches78ca90e2010-02-22 16:56:58 +00004152 pr_info("Version %s\n", MYRI10GE_VERSION_STR);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004153
Brice Goglin236bb5e62008-09-28 15:34:21 +00004154 if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
Joe Perches78ca90e2010-02-22 16:56:58 +00004155 pr_err("Illegal rssh hash type %d, defaulting to source port\n",
4156 myri10ge_rss_hash);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004157 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4158 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004159#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004160 dca_register_notify(&myri10ge_dca_notifier);
4161#endif
Brice Goglin236bb5e62008-09-28 15:34:21 +00004162 if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4163 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02004164
Brice Goglin0da34b62006-05-23 06:10:15 -04004165 return pci_register_driver(&myri10ge_driver);
4166}
4167
4168module_init(myri10ge_init_module);
4169
4170static __exit void myri10ge_cleanup_module(void)
4171{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004172#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004173 dca_unregister_notify(&myri10ge_dca_notifier);
4174#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004175 pci_unregister_driver(&myri10ge_driver);
4176}
4177
4178module_exit(myri10ge_cleanup_module);