blob: 6ef9c3ed4344c3deee71efb8e30e7b5ac6dd6192 [file] [log] [blame]
Will Deacon48ec83b2015-05-27 17:25:59 +01001/*
2 * IOMMU API for ARM architected SMMUv3 implementations.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 *
16 * Copyright (C) 2015 ARM Limited
17 *
18 * Author: Will Deacon <will.deacon@arm.com>
19 *
20 * This driver is powered by bad coffee and bombay mix.
21 */
22
Lorenzo Pieralisie4dadfa2016-11-21 10:01:43 +000023#include <linux/acpi.h>
24#include <linux/acpi_iort.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010025#include <linux/delay.h>
Robin Murphy9adb9592016-01-26 18:06:36 +000026#include <linux/dma-iommu.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010027#include <linux/err.h>
28#include <linux/interrupt.h>
29#include <linux/iommu.h>
30#include <linux/iopoll.h>
31#include <linux/module.h>
Marc Zyngier166bdbd2015-10-13 18:32:30 +010032#include <linux/msi.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010033#include <linux/of.h>
34#include <linux/of_address.h>
Robin Murphy8f785152016-09-12 17:13:45 +010035#include <linux/of_iommu.h>
Will Deacon941a8022015-08-11 16:25:10 +010036#include <linux/of_platform.h>
Will Deacon48ec83b2015-05-27 17:25:59 +010037#include <linux/pci.h>
38#include <linux/platform_device.h>
39
Robin Murphy08d4ca22016-09-12 17:13:46 +010040#include <linux/amba/bus.h>
41
Will Deacon48ec83b2015-05-27 17:25:59 +010042#include "io-pgtable.h"
43
44/* MMIO registers */
45#define ARM_SMMU_IDR0 0x0
46#define IDR0_ST_LVL_SHIFT 27
47#define IDR0_ST_LVL_MASK 0x3
48#define IDR0_ST_LVL_2LVL (1 << IDR0_ST_LVL_SHIFT)
Prem Mallappa6380be02015-12-14 22:01:23 +053049#define IDR0_STALL_MODEL_SHIFT 24
50#define IDR0_STALL_MODEL_MASK 0x3
51#define IDR0_STALL_MODEL_STALL (0 << IDR0_STALL_MODEL_SHIFT)
52#define IDR0_STALL_MODEL_FORCE (2 << IDR0_STALL_MODEL_SHIFT)
Will Deacon48ec83b2015-05-27 17:25:59 +010053#define IDR0_TTENDIAN_SHIFT 21
54#define IDR0_TTENDIAN_MASK 0x3
55#define IDR0_TTENDIAN_LE (2 << IDR0_TTENDIAN_SHIFT)
56#define IDR0_TTENDIAN_BE (3 << IDR0_TTENDIAN_SHIFT)
57#define IDR0_TTENDIAN_MIXED (0 << IDR0_TTENDIAN_SHIFT)
58#define IDR0_CD2L (1 << 19)
59#define IDR0_VMID16 (1 << 18)
60#define IDR0_PRI (1 << 16)
61#define IDR0_SEV (1 << 14)
62#define IDR0_MSI (1 << 13)
63#define IDR0_ASID16 (1 << 12)
64#define IDR0_ATS (1 << 10)
65#define IDR0_HYP (1 << 9)
66#define IDR0_COHACC (1 << 4)
67#define IDR0_TTF_SHIFT 2
68#define IDR0_TTF_MASK 0x3
69#define IDR0_TTF_AARCH64 (2 << IDR0_TTF_SHIFT)
Will Deaconf0c453d2015-08-20 12:12:32 +010070#define IDR0_TTF_AARCH32_64 (3 << IDR0_TTF_SHIFT)
Will Deacon48ec83b2015-05-27 17:25:59 +010071#define IDR0_S1P (1 << 1)
72#define IDR0_S2P (1 << 0)
73
74#define ARM_SMMU_IDR1 0x4
75#define IDR1_TABLES_PRESET (1 << 30)
76#define IDR1_QUEUES_PRESET (1 << 29)
77#define IDR1_REL (1 << 28)
78#define IDR1_CMDQ_SHIFT 21
79#define IDR1_CMDQ_MASK 0x1f
80#define IDR1_EVTQ_SHIFT 16
81#define IDR1_EVTQ_MASK 0x1f
82#define IDR1_PRIQ_SHIFT 11
83#define IDR1_PRIQ_MASK 0x1f
84#define IDR1_SSID_SHIFT 6
85#define IDR1_SSID_MASK 0x1f
86#define IDR1_SID_SHIFT 0
87#define IDR1_SID_MASK 0x3f
88
89#define ARM_SMMU_IDR5 0x14
90#define IDR5_STALL_MAX_SHIFT 16
91#define IDR5_STALL_MAX_MASK 0xffff
92#define IDR5_GRAN64K (1 << 6)
93#define IDR5_GRAN16K (1 << 5)
94#define IDR5_GRAN4K (1 << 4)
95#define IDR5_OAS_SHIFT 0
96#define IDR5_OAS_MASK 0x7
97#define IDR5_OAS_32_BIT (0 << IDR5_OAS_SHIFT)
98#define IDR5_OAS_36_BIT (1 << IDR5_OAS_SHIFT)
99#define IDR5_OAS_40_BIT (2 << IDR5_OAS_SHIFT)
100#define IDR5_OAS_42_BIT (3 << IDR5_OAS_SHIFT)
101#define IDR5_OAS_44_BIT (4 << IDR5_OAS_SHIFT)
102#define IDR5_OAS_48_BIT (5 << IDR5_OAS_SHIFT)
103
104#define ARM_SMMU_CR0 0x20
105#define CR0_CMDQEN (1 << 3)
106#define CR0_EVTQEN (1 << 2)
107#define CR0_PRIQEN (1 << 1)
108#define CR0_SMMUEN (1 << 0)
109
110#define ARM_SMMU_CR0ACK 0x24
111
112#define ARM_SMMU_CR1 0x28
113#define CR1_SH_NSH 0
114#define CR1_SH_OSH 2
115#define CR1_SH_ISH 3
116#define CR1_CACHE_NC 0
117#define CR1_CACHE_WB 1
118#define CR1_CACHE_WT 2
119#define CR1_TABLE_SH_SHIFT 10
120#define CR1_TABLE_OC_SHIFT 8
121#define CR1_TABLE_IC_SHIFT 6
122#define CR1_QUEUE_SH_SHIFT 4
123#define CR1_QUEUE_OC_SHIFT 2
124#define CR1_QUEUE_IC_SHIFT 0
125
126#define ARM_SMMU_CR2 0x2c
127#define CR2_PTM (1 << 2)
128#define CR2_RECINVSID (1 << 1)
129#define CR2_E2H (1 << 0)
130
Robin Murphydc87a982016-09-12 17:13:44 +0100131#define ARM_SMMU_GBPA 0x44
132#define GBPA_ABORT (1 << 20)
133#define GBPA_UPDATE (1 << 31)
134
Will Deacon48ec83b2015-05-27 17:25:59 +0100135#define ARM_SMMU_IRQ_CTRL 0x50
136#define IRQ_CTRL_EVTQ_IRQEN (1 << 2)
Marc Zyngierccd63852015-07-15 11:55:18 +0100137#define IRQ_CTRL_PRIQ_IRQEN (1 << 1)
Will Deacon48ec83b2015-05-27 17:25:59 +0100138#define IRQ_CTRL_GERROR_IRQEN (1 << 0)
139
140#define ARM_SMMU_IRQ_CTRLACK 0x54
141
142#define ARM_SMMU_GERROR 0x60
143#define GERROR_SFM_ERR (1 << 8)
144#define GERROR_MSI_GERROR_ABT_ERR (1 << 7)
145#define GERROR_MSI_PRIQ_ABT_ERR (1 << 6)
146#define GERROR_MSI_EVTQ_ABT_ERR (1 << 5)
147#define GERROR_MSI_CMDQ_ABT_ERR (1 << 4)
148#define GERROR_PRIQ_ABT_ERR (1 << 3)
149#define GERROR_EVTQ_ABT_ERR (1 << 2)
150#define GERROR_CMDQ_ERR (1 << 0)
151#define GERROR_ERR_MASK 0xfd
152
153#define ARM_SMMU_GERRORN 0x64
154
155#define ARM_SMMU_GERROR_IRQ_CFG0 0x68
156#define ARM_SMMU_GERROR_IRQ_CFG1 0x70
157#define ARM_SMMU_GERROR_IRQ_CFG2 0x74
158
159#define ARM_SMMU_STRTAB_BASE 0x80
160#define STRTAB_BASE_RA (1UL << 62)
161#define STRTAB_BASE_ADDR_SHIFT 6
162#define STRTAB_BASE_ADDR_MASK 0x3ffffffffffUL
163
164#define ARM_SMMU_STRTAB_BASE_CFG 0x88
165#define STRTAB_BASE_CFG_LOG2SIZE_SHIFT 0
166#define STRTAB_BASE_CFG_LOG2SIZE_MASK 0x3f
167#define STRTAB_BASE_CFG_SPLIT_SHIFT 6
168#define STRTAB_BASE_CFG_SPLIT_MASK 0x1f
169#define STRTAB_BASE_CFG_FMT_SHIFT 16
170#define STRTAB_BASE_CFG_FMT_MASK 0x3
171#define STRTAB_BASE_CFG_FMT_LINEAR (0 << STRTAB_BASE_CFG_FMT_SHIFT)
172#define STRTAB_BASE_CFG_FMT_2LVL (1 << STRTAB_BASE_CFG_FMT_SHIFT)
173
174#define ARM_SMMU_CMDQ_BASE 0x90
175#define ARM_SMMU_CMDQ_PROD 0x98
176#define ARM_SMMU_CMDQ_CONS 0x9c
177
178#define ARM_SMMU_EVTQ_BASE 0xa0
179#define ARM_SMMU_EVTQ_PROD 0x100a8
180#define ARM_SMMU_EVTQ_CONS 0x100ac
181#define ARM_SMMU_EVTQ_IRQ_CFG0 0xb0
182#define ARM_SMMU_EVTQ_IRQ_CFG1 0xb8
183#define ARM_SMMU_EVTQ_IRQ_CFG2 0xbc
184
185#define ARM_SMMU_PRIQ_BASE 0xc0
186#define ARM_SMMU_PRIQ_PROD 0x100c8
187#define ARM_SMMU_PRIQ_CONS 0x100cc
188#define ARM_SMMU_PRIQ_IRQ_CFG0 0xd0
189#define ARM_SMMU_PRIQ_IRQ_CFG1 0xd8
190#define ARM_SMMU_PRIQ_IRQ_CFG2 0xdc
191
192/* Common MSI config fields */
Will Deacon48ec83b2015-05-27 17:25:59 +0100193#define MSI_CFG0_ADDR_SHIFT 2
194#define MSI_CFG0_ADDR_MASK 0x3fffffffffffUL
Marc Zyngierec11d632015-07-15 11:55:19 +0100195#define MSI_CFG2_SH_SHIFT 4
196#define MSI_CFG2_SH_NSH (0UL << MSI_CFG2_SH_SHIFT)
197#define MSI_CFG2_SH_OSH (2UL << MSI_CFG2_SH_SHIFT)
198#define MSI_CFG2_SH_ISH (3UL << MSI_CFG2_SH_SHIFT)
199#define MSI_CFG2_MEMATTR_SHIFT 0
200#define MSI_CFG2_MEMATTR_DEVICE_nGnRE (0x1 << MSI_CFG2_MEMATTR_SHIFT)
Will Deacon48ec83b2015-05-27 17:25:59 +0100201
202#define Q_IDX(q, p) ((p) & ((1 << (q)->max_n_shift) - 1))
203#define Q_WRP(q, p) ((p) & (1 << (q)->max_n_shift))
204#define Q_OVERFLOW_FLAG (1 << 31)
205#define Q_OVF(q, p) ((p) & Q_OVERFLOW_FLAG)
206#define Q_ENT(q, p) ((q)->base + \
207 Q_IDX(q, p) * (q)->ent_dwords)
208
209#define Q_BASE_RWA (1UL << 62)
210#define Q_BASE_ADDR_SHIFT 5
211#define Q_BASE_ADDR_MASK 0xfffffffffffUL
212#define Q_BASE_LOG2SIZE_SHIFT 0
213#define Q_BASE_LOG2SIZE_MASK 0x1fUL
214
215/*
216 * Stream table.
217 *
218 * Linear: Enough to cover 1 << IDR1.SIDSIZE entries
Zhen Leie2f4c232015-07-07 04:30:17 +0100219 * 2lvl: 128k L1 entries,
220 * 256 lazy entries per table (each table covers a PCI bus)
Will Deacon48ec83b2015-05-27 17:25:59 +0100221 */
Zhen Leie2f4c232015-07-07 04:30:17 +0100222#define STRTAB_L1_SZ_SHIFT 20
Will Deacon48ec83b2015-05-27 17:25:59 +0100223#define STRTAB_SPLIT 8
224
225#define STRTAB_L1_DESC_DWORDS 1
226#define STRTAB_L1_DESC_SPAN_SHIFT 0
227#define STRTAB_L1_DESC_SPAN_MASK 0x1fUL
228#define STRTAB_L1_DESC_L2PTR_SHIFT 6
229#define STRTAB_L1_DESC_L2PTR_MASK 0x3ffffffffffUL
230
231#define STRTAB_STE_DWORDS 8
232#define STRTAB_STE_0_V (1UL << 0)
233#define STRTAB_STE_0_CFG_SHIFT 1
234#define STRTAB_STE_0_CFG_MASK 0x7UL
235#define STRTAB_STE_0_CFG_ABORT (0UL << STRTAB_STE_0_CFG_SHIFT)
236#define STRTAB_STE_0_CFG_BYPASS (4UL << STRTAB_STE_0_CFG_SHIFT)
237#define STRTAB_STE_0_CFG_S1_TRANS (5UL << STRTAB_STE_0_CFG_SHIFT)
238#define STRTAB_STE_0_CFG_S2_TRANS (6UL << STRTAB_STE_0_CFG_SHIFT)
239
240#define STRTAB_STE_0_S1FMT_SHIFT 4
241#define STRTAB_STE_0_S1FMT_LINEAR (0UL << STRTAB_STE_0_S1FMT_SHIFT)
242#define STRTAB_STE_0_S1CTXPTR_SHIFT 6
243#define STRTAB_STE_0_S1CTXPTR_MASK 0x3ffffffffffUL
244#define STRTAB_STE_0_S1CDMAX_SHIFT 59
245#define STRTAB_STE_0_S1CDMAX_MASK 0x1fUL
246
247#define STRTAB_STE_1_S1C_CACHE_NC 0UL
248#define STRTAB_STE_1_S1C_CACHE_WBRA 1UL
249#define STRTAB_STE_1_S1C_CACHE_WT 2UL
250#define STRTAB_STE_1_S1C_CACHE_WB 3UL
251#define STRTAB_STE_1_S1C_SH_NSH 0UL
252#define STRTAB_STE_1_S1C_SH_OSH 2UL
253#define STRTAB_STE_1_S1C_SH_ISH 3UL
254#define STRTAB_STE_1_S1CIR_SHIFT 2
255#define STRTAB_STE_1_S1COR_SHIFT 4
256#define STRTAB_STE_1_S1CSH_SHIFT 6
257
258#define STRTAB_STE_1_S1STALLD (1UL << 27)
259
260#define STRTAB_STE_1_EATS_ABT 0UL
261#define STRTAB_STE_1_EATS_TRANS 1UL
262#define STRTAB_STE_1_EATS_S1CHK 2UL
263#define STRTAB_STE_1_EATS_SHIFT 28
264
265#define STRTAB_STE_1_STRW_NSEL1 0UL
266#define STRTAB_STE_1_STRW_EL2 2UL
267#define STRTAB_STE_1_STRW_SHIFT 30
268
Will Deacona0eacd82015-11-18 18:15:51 +0000269#define STRTAB_STE_1_SHCFG_INCOMING 1UL
270#define STRTAB_STE_1_SHCFG_SHIFT 44
271
Will Deacon48ec83b2015-05-27 17:25:59 +0100272#define STRTAB_STE_2_S2VMID_SHIFT 0
273#define STRTAB_STE_2_S2VMID_MASK 0xffffUL
274#define STRTAB_STE_2_VTCR_SHIFT 32
275#define STRTAB_STE_2_VTCR_MASK 0x7ffffUL
276#define STRTAB_STE_2_S2AA64 (1UL << 51)
277#define STRTAB_STE_2_S2ENDI (1UL << 52)
278#define STRTAB_STE_2_S2PTW (1UL << 54)
279#define STRTAB_STE_2_S2R (1UL << 58)
280
281#define STRTAB_STE_3_S2TTB_SHIFT 4
282#define STRTAB_STE_3_S2TTB_MASK 0xfffffffffffUL
283
284/* Context descriptor (stage-1 only) */
285#define CTXDESC_CD_DWORDS 8
286#define CTXDESC_CD_0_TCR_T0SZ_SHIFT 0
287#define ARM64_TCR_T0SZ_SHIFT 0
288#define ARM64_TCR_T0SZ_MASK 0x1fUL
289#define CTXDESC_CD_0_TCR_TG0_SHIFT 6
290#define ARM64_TCR_TG0_SHIFT 14
291#define ARM64_TCR_TG0_MASK 0x3UL
292#define CTXDESC_CD_0_TCR_IRGN0_SHIFT 8
Zhen Lei5d58c622015-06-26 09:32:59 +0100293#define ARM64_TCR_IRGN0_SHIFT 8
Will Deacon48ec83b2015-05-27 17:25:59 +0100294#define ARM64_TCR_IRGN0_MASK 0x3UL
295#define CTXDESC_CD_0_TCR_ORGN0_SHIFT 10
Zhen Lei5d58c622015-06-26 09:32:59 +0100296#define ARM64_TCR_ORGN0_SHIFT 10
Will Deacon48ec83b2015-05-27 17:25:59 +0100297#define ARM64_TCR_ORGN0_MASK 0x3UL
298#define CTXDESC_CD_0_TCR_SH0_SHIFT 12
299#define ARM64_TCR_SH0_SHIFT 12
300#define ARM64_TCR_SH0_MASK 0x3UL
301#define CTXDESC_CD_0_TCR_EPD0_SHIFT 14
302#define ARM64_TCR_EPD0_SHIFT 7
303#define ARM64_TCR_EPD0_MASK 0x1UL
304#define CTXDESC_CD_0_TCR_EPD1_SHIFT 30
305#define ARM64_TCR_EPD1_SHIFT 23
306#define ARM64_TCR_EPD1_MASK 0x1UL
307
308#define CTXDESC_CD_0_ENDI (1UL << 15)
309#define CTXDESC_CD_0_V (1UL << 31)
310
311#define CTXDESC_CD_0_TCR_IPS_SHIFT 32
312#define ARM64_TCR_IPS_SHIFT 32
313#define ARM64_TCR_IPS_MASK 0x7UL
314#define CTXDESC_CD_0_TCR_TBI0_SHIFT 38
315#define ARM64_TCR_TBI0_SHIFT 37
316#define ARM64_TCR_TBI0_MASK 0x1UL
317
318#define CTXDESC_CD_0_AA64 (1UL << 41)
319#define CTXDESC_CD_0_R (1UL << 45)
320#define CTXDESC_CD_0_A (1UL << 46)
321#define CTXDESC_CD_0_ASET_SHIFT 47
322#define CTXDESC_CD_0_ASET_SHARED (0UL << CTXDESC_CD_0_ASET_SHIFT)
323#define CTXDESC_CD_0_ASET_PRIVATE (1UL << CTXDESC_CD_0_ASET_SHIFT)
324#define CTXDESC_CD_0_ASID_SHIFT 48
325#define CTXDESC_CD_0_ASID_MASK 0xffffUL
326
327#define CTXDESC_CD_1_TTB0_SHIFT 4
328#define CTXDESC_CD_1_TTB0_MASK 0xfffffffffffUL
329
330#define CTXDESC_CD_3_MAIR_SHIFT 0
331
332/* Convert between AArch64 (CPU) TCR format and SMMU CD format */
333#define ARM_SMMU_TCR2CD(tcr, fld) \
334 (((tcr) >> ARM64_TCR_##fld##_SHIFT & ARM64_TCR_##fld##_MASK) \
335 << CTXDESC_CD_0_TCR_##fld##_SHIFT)
336
337/* Command queue */
338#define CMDQ_ENT_DWORDS 2
339#define CMDQ_MAX_SZ_SHIFT 8
340
341#define CMDQ_ERR_SHIFT 24
342#define CMDQ_ERR_MASK 0x7f
343#define CMDQ_ERR_CERROR_NONE_IDX 0
344#define CMDQ_ERR_CERROR_ILL_IDX 1
345#define CMDQ_ERR_CERROR_ABT_IDX 2
346
347#define CMDQ_0_OP_SHIFT 0
348#define CMDQ_0_OP_MASK 0xffUL
349#define CMDQ_0_SSV (1UL << 11)
350
351#define CMDQ_PREFETCH_0_SID_SHIFT 32
352#define CMDQ_PREFETCH_1_SIZE_SHIFT 0
353#define CMDQ_PREFETCH_1_ADDR_MASK ~0xfffUL
354
355#define CMDQ_CFGI_0_SID_SHIFT 32
356#define CMDQ_CFGI_0_SID_MASK 0xffffffffUL
357#define CMDQ_CFGI_1_LEAF (1UL << 0)
358#define CMDQ_CFGI_1_RANGE_SHIFT 0
359#define CMDQ_CFGI_1_RANGE_MASK 0x1fUL
360
361#define CMDQ_TLBI_0_VMID_SHIFT 32
362#define CMDQ_TLBI_0_ASID_SHIFT 48
363#define CMDQ_TLBI_1_LEAF (1UL << 0)
Will Deacon1c27df12015-09-18 16:12:56 +0100364#define CMDQ_TLBI_1_VA_MASK ~0xfffUL
365#define CMDQ_TLBI_1_IPA_MASK 0xfffffffff000UL
Will Deacon48ec83b2015-05-27 17:25:59 +0100366
367#define CMDQ_PRI_0_SSID_SHIFT 12
368#define CMDQ_PRI_0_SSID_MASK 0xfffffUL
369#define CMDQ_PRI_0_SID_SHIFT 32
370#define CMDQ_PRI_0_SID_MASK 0xffffffffUL
371#define CMDQ_PRI_1_GRPID_SHIFT 0
372#define CMDQ_PRI_1_GRPID_MASK 0x1ffUL
373#define CMDQ_PRI_1_RESP_SHIFT 12
374#define CMDQ_PRI_1_RESP_DENY (0UL << CMDQ_PRI_1_RESP_SHIFT)
375#define CMDQ_PRI_1_RESP_FAIL (1UL << CMDQ_PRI_1_RESP_SHIFT)
376#define CMDQ_PRI_1_RESP_SUCC (2UL << CMDQ_PRI_1_RESP_SHIFT)
377
378#define CMDQ_SYNC_0_CS_SHIFT 12
379#define CMDQ_SYNC_0_CS_NONE (0UL << CMDQ_SYNC_0_CS_SHIFT)
380#define CMDQ_SYNC_0_CS_SEV (2UL << CMDQ_SYNC_0_CS_SHIFT)
381
382/* Event queue */
383#define EVTQ_ENT_DWORDS 4
384#define EVTQ_MAX_SZ_SHIFT 7
385
386#define EVTQ_0_ID_SHIFT 0
387#define EVTQ_0_ID_MASK 0xffUL
388
389/* PRI queue */
390#define PRIQ_ENT_DWORDS 2
391#define PRIQ_MAX_SZ_SHIFT 8
392
393#define PRIQ_0_SID_SHIFT 0
394#define PRIQ_0_SID_MASK 0xffffffffUL
395#define PRIQ_0_SSID_SHIFT 32
396#define PRIQ_0_SSID_MASK 0xfffffUL
Will Deacon48ec83b2015-05-27 17:25:59 +0100397#define PRIQ_0_PERM_PRIV (1UL << 58)
398#define PRIQ_0_PERM_EXEC (1UL << 59)
399#define PRIQ_0_PERM_READ (1UL << 60)
400#define PRIQ_0_PERM_WRITE (1UL << 61)
401#define PRIQ_0_PRG_LAST (1UL << 62)
402#define PRIQ_0_SSID_V (1UL << 63)
403
404#define PRIQ_1_PRG_IDX_SHIFT 0
405#define PRIQ_1_PRG_IDX_MASK 0x1ffUL
406#define PRIQ_1_ADDR_SHIFT 12
407#define PRIQ_1_ADDR_MASK 0xfffffffffffffUL
408
409/* High-level queue structures */
410#define ARM_SMMU_POLL_TIMEOUT_US 100
411
Eric Auger50019f02017-01-19 20:57:56 +0000412#define MSI_IOVA_BASE 0x8000000
413#define MSI_IOVA_LENGTH 0x100000
414
Will Deacon48ec83b2015-05-27 17:25:59 +0100415static bool disable_bypass;
416module_param_named(disable_bypass, disable_bypass, bool, S_IRUGO);
417MODULE_PARM_DESC(disable_bypass,
418 "Disable bypass streams such that incoming transactions from devices that are not attached to an iommu domain will report an abort back to the device and will not be allowed to pass through the SMMU.");
419
420enum pri_resp {
421 PRI_RESP_DENY,
422 PRI_RESP_FAIL,
423 PRI_RESP_SUCC,
424};
425
Marc Zyngier166bdbd2015-10-13 18:32:30 +0100426enum arm_smmu_msi_index {
427 EVTQ_MSI_INDEX,
428 GERROR_MSI_INDEX,
429 PRIQ_MSI_INDEX,
430 ARM_SMMU_MAX_MSIS,
431};
432
433static phys_addr_t arm_smmu_msi_cfg[ARM_SMMU_MAX_MSIS][3] = {
434 [EVTQ_MSI_INDEX] = {
435 ARM_SMMU_EVTQ_IRQ_CFG0,
436 ARM_SMMU_EVTQ_IRQ_CFG1,
437 ARM_SMMU_EVTQ_IRQ_CFG2,
438 },
439 [GERROR_MSI_INDEX] = {
440 ARM_SMMU_GERROR_IRQ_CFG0,
441 ARM_SMMU_GERROR_IRQ_CFG1,
442 ARM_SMMU_GERROR_IRQ_CFG2,
443 },
444 [PRIQ_MSI_INDEX] = {
445 ARM_SMMU_PRIQ_IRQ_CFG0,
446 ARM_SMMU_PRIQ_IRQ_CFG1,
447 ARM_SMMU_PRIQ_IRQ_CFG2,
448 },
449};
450
Will Deacon48ec83b2015-05-27 17:25:59 +0100451struct arm_smmu_cmdq_ent {
452 /* Common fields */
453 u8 opcode;
454 bool substream_valid;
455
456 /* Command-specific fields */
457 union {
458 #define CMDQ_OP_PREFETCH_CFG 0x1
459 struct {
460 u32 sid;
461 u8 size;
462 u64 addr;
463 } prefetch;
464
465 #define CMDQ_OP_CFGI_STE 0x3
466 #define CMDQ_OP_CFGI_ALL 0x4
467 struct {
468 u32 sid;
469 union {
470 bool leaf;
471 u8 span;
472 };
473 } cfgi;
474
475 #define CMDQ_OP_TLBI_NH_ASID 0x11
476 #define CMDQ_OP_TLBI_NH_VA 0x12
477 #define CMDQ_OP_TLBI_EL2_ALL 0x20
478 #define CMDQ_OP_TLBI_S12_VMALL 0x28
479 #define CMDQ_OP_TLBI_S2_IPA 0x2a
480 #define CMDQ_OP_TLBI_NSNH_ALL 0x30
481 struct {
482 u16 asid;
483 u16 vmid;
484 bool leaf;
485 u64 addr;
486 } tlbi;
487
488 #define CMDQ_OP_PRI_RESP 0x41
489 struct {
490 u32 sid;
491 u32 ssid;
492 u16 grpid;
493 enum pri_resp resp;
494 } pri;
495
496 #define CMDQ_OP_CMD_SYNC 0x46
497 };
498};
499
500struct arm_smmu_queue {
501 int irq; /* Wired interrupt */
502
503 __le64 *base;
504 dma_addr_t base_dma;
505 u64 q_base;
506
507 size_t ent_dwords;
508 u32 max_n_shift;
509 u32 prod;
510 u32 cons;
511
512 u32 __iomem *prod_reg;
513 u32 __iomem *cons_reg;
514};
515
516struct arm_smmu_cmdq {
517 struct arm_smmu_queue q;
518 spinlock_t lock;
519};
520
521struct arm_smmu_evtq {
522 struct arm_smmu_queue q;
523 u32 max_stalls;
524};
525
526struct arm_smmu_priq {
527 struct arm_smmu_queue q;
528};
529
530/* High-level stream table and context descriptor structures */
531struct arm_smmu_strtab_l1_desc {
532 u8 span;
533
534 __le64 *l2ptr;
535 dma_addr_t l2ptr_dma;
536};
537
538struct arm_smmu_s1_cfg {
539 __le64 *cdptr;
540 dma_addr_t cdptr_dma;
541
542 struct arm_smmu_ctx_desc {
543 u16 asid;
544 u64 ttbr;
545 u64 tcr;
546 u64 mair;
547 } cd;
548};
549
550struct arm_smmu_s2_cfg {
551 u16 vmid;
552 u64 vttbr;
553 u64 vtcr;
554};
555
556struct arm_smmu_strtab_ent {
Will Deaconbeb3c6a2017-01-06 16:27:30 +0000557 /*
558 * An STE is "assigned" if the master emitting the corresponding SID
559 * is attached to a domain. The behaviour of an unassigned STE is
560 * determined by the disable_bypass parameter, whereas an assigned
561 * STE behaves according to s1_cfg/s2_cfg, which themselves are
562 * configured according to the domain type.
563 */
564 bool assigned;
Will Deacon48ec83b2015-05-27 17:25:59 +0100565 struct arm_smmu_s1_cfg *s1_cfg;
566 struct arm_smmu_s2_cfg *s2_cfg;
567};
568
569struct arm_smmu_strtab_cfg {
570 __le64 *strtab;
571 dma_addr_t strtab_dma;
572 struct arm_smmu_strtab_l1_desc *l1_desc;
573 unsigned int num_l1_ents;
574
575 u64 strtab_base;
576 u32 strtab_base_cfg;
577};
578
579/* An SMMUv3 instance */
580struct arm_smmu_device {
581 struct device *dev;
582 void __iomem *base;
583
584#define ARM_SMMU_FEAT_2_LVL_STRTAB (1 << 0)
585#define ARM_SMMU_FEAT_2_LVL_CDTAB (1 << 1)
586#define ARM_SMMU_FEAT_TT_LE (1 << 2)
587#define ARM_SMMU_FEAT_TT_BE (1 << 3)
588#define ARM_SMMU_FEAT_PRI (1 << 4)
589#define ARM_SMMU_FEAT_ATS (1 << 5)
590#define ARM_SMMU_FEAT_SEV (1 << 6)
591#define ARM_SMMU_FEAT_MSI (1 << 7)
592#define ARM_SMMU_FEAT_COHERENCY (1 << 8)
593#define ARM_SMMU_FEAT_TRANS_S1 (1 << 9)
594#define ARM_SMMU_FEAT_TRANS_S2 (1 << 10)
595#define ARM_SMMU_FEAT_STALLS (1 << 11)
596#define ARM_SMMU_FEAT_HYP (1 << 12)
597 u32 features;
598
Zhen Lei5e929462015-07-07 04:30:18 +0100599#define ARM_SMMU_OPT_SKIP_PREFETCH (1 << 0)
600 u32 options;
601
Will Deacon48ec83b2015-05-27 17:25:59 +0100602 struct arm_smmu_cmdq cmdq;
603 struct arm_smmu_evtq evtq;
604 struct arm_smmu_priq priq;
605
606 int gerr_irq;
607
608 unsigned long ias; /* IPA */
609 unsigned long oas; /* PA */
Robin Murphyd5466352016-05-09 17:20:09 +0100610 unsigned long pgsize_bitmap;
Will Deacon48ec83b2015-05-27 17:25:59 +0100611
612#define ARM_SMMU_MAX_ASIDS (1 << 16)
613 unsigned int asid_bits;
614 DECLARE_BITMAP(asid_map, ARM_SMMU_MAX_ASIDS);
615
616#define ARM_SMMU_MAX_VMIDS (1 << 16)
617 unsigned int vmid_bits;
618 DECLARE_BITMAP(vmid_map, ARM_SMMU_MAX_VMIDS);
619
620 unsigned int ssid_bits;
621 unsigned int sid_bits;
622
623 struct arm_smmu_strtab_cfg strtab_cfg;
Joerg Roedel9648cbc2017-02-01 18:11:36 +0100624
625 /* IOMMU core code handle */
626 struct iommu_device iommu;
Will Deacon48ec83b2015-05-27 17:25:59 +0100627};
628
Robin Murphy8f785152016-09-12 17:13:45 +0100629/* SMMU private data for each master */
630struct arm_smmu_master_data {
Will Deacon48ec83b2015-05-27 17:25:59 +0100631 struct arm_smmu_device *smmu;
Will Deacon48ec83b2015-05-27 17:25:59 +0100632 struct arm_smmu_strtab_ent ste;
633};
634
635/* SMMU private data for an IOMMU domain */
636enum arm_smmu_domain_stage {
637 ARM_SMMU_DOMAIN_S1 = 0,
638 ARM_SMMU_DOMAIN_S2,
639 ARM_SMMU_DOMAIN_NESTED,
Will Deaconbeb3c6a2017-01-06 16:27:30 +0000640 ARM_SMMU_DOMAIN_BYPASS,
Will Deacon48ec83b2015-05-27 17:25:59 +0100641};
642
643struct arm_smmu_domain {
644 struct arm_smmu_device *smmu;
645 struct mutex init_mutex; /* Protects smmu pointer */
646
647 struct io_pgtable_ops *pgtbl_ops;
648 spinlock_t pgtbl_lock;
649
650 enum arm_smmu_domain_stage stage;
651 union {
652 struct arm_smmu_s1_cfg s1_cfg;
653 struct arm_smmu_s2_cfg s2_cfg;
654 };
655
656 struct iommu_domain domain;
657};
658
Zhen Lei5e929462015-07-07 04:30:18 +0100659struct arm_smmu_option_prop {
660 u32 opt;
661 const char *prop;
662};
663
664static struct arm_smmu_option_prop arm_smmu_options[] = {
665 { ARM_SMMU_OPT_SKIP_PREFETCH, "hisilicon,broken-prefetch-cmd" },
666 { 0, NULL},
667};
668
Will Deacon48ec83b2015-05-27 17:25:59 +0100669static struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
670{
671 return container_of(dom, struct arm_smmu_domain, domain);
672}
673
Zhen Lei5e929462015-07-07 04:30:18 +0100674static void parse_driver_options(struct arm_smmu_device *smmu)
675{
676 int i = 0;
677
678 do {
679 if (of_property_read_bool(smmu->dev->of_node,
680 arm_smmu_options[i].prop)) {
681 smmu->options |= arm_smmu_options[i].opt;
682 dev_notice(smmu->dev, "option %s\n",
683 arm_smmu_options[i].prop);
684 }
685 } while (arm_smmu_options[++i].opt);
686}
687
Will Deacon48ec83b2015-05-27 17:25:59 +0100688/* Low-level queue manipulation functions */
689static bool queue_full(struct arm_smmu_queue *q)
690{
691 return Q_IDX(q, q->prod) == Q_IDX(q, q->cons) &&
692 Q_WRP(q, q->prod) != Q_WRP(q, q->cons);
693}
694
695static bool queue_empty(struct arm_smmu_queue *q)
696{
697 return Q_IDX(q, q->prod) == Q_IDX(q, q->cons) &&
698 Q_WRP(q, q->prod) == Q_WRP(q, q->cons);
699}
700
701static void queue_sync_cons(struct arm_smmu_queue *q)
702{
703 q->cons = readl_relaxed(q->cons_reg);
704}
705
706static void queue_inc_cons(struct arm_smmu_queue *q)
707{
708 u32 cons = (Q_WRP(q, q->cons) | Q_IDX(q, q->cons)) + 1;
709
710 q->cons = Q_OVF(q, q->cons) | Q_WRP(q, cons) | Q_IDX(q, cons);
711 writel(q->cons, q->cons_reg);
712}
713
714static int queue_sync_prod(struct arm_smmu_queue *q)
715{
716 int ret = 0;
717 u32 prod = readl_relaxed(q->prod_reg);
718
719 if (Q_OVF(q, prod) != Q_OVF(q, q->prod))
720 ret = -EOVERFLOW;
721
722 q->prod = prod;
723 return ret;
724}
725
726static void queue_inc_prod(struct arm_smmu_queue *q)
727{
728 u32 prod = (Q_WRP(q, q->prod) | Q_IDX(q, q->prod)) + 1;
729
730 q->prod = Q_OVF(q, q->prod) | Q_WRP(q, prod) | Q_IDX(q, prod);
731 writel(q->prod, q->prod_reg);
732}
733
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100734/*
735 * Wait for the SMMU to consume items. If drain is true, wait until the queue
736 * is empty. Otherwise, wait until there is at least one free slot.
737 */
738static int queue_poll_cons(struct arm_smmu_queue *q, bool drain, bool wfe)
Will Deacon48ec83b2015-05-27 17:25:59 +0100739{
740 ktime_t timeout = ktime_add_us(ktime_get(), ARM_SMMU_POLL_TIMEOUT_US);
741
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100742 while (queue_sync_cons(q), (drain ? !queue_empty(q) : queue_full(q))) {
Will Deacon48ec83b2015-05-27 17:25:59 +0100743 if (ktime_compare(ktime_get(), timeout) > 0)
744 return -ETIMEDOUT;
745
746 if (wfe) {
747 wfe();
748 } else {
749 cpu_relax();
750 udelay(1);
751 }
752 }
753
754 return 0;
755}
756
757static void queue_write(__le64 *dst, u64 *src, size_t n_dwords)
758{
759 int i;
760
761 for (i = 0; i < n_dwords; ++i)
762 *dst++ = cpu_to_le64(*src++);
763}
764
765static int queue_insert_raw(struct arm_smmu_queue *q, u64 *ent)
766{
767 if (queue_full(q))
768 return -ENOSPC;
769
770 queue_write(Q_ENT(q, q->prod), ent, q->ent_dwords);
771 queue_inc_prod(q);
772 return 0;
773}
774
775static void queue_read(__le64 *dst, u64 *src, size_t n_dwords)
776{
777 int i;
778
779 for (i = 0; i < n_dwords; ++i)
780 *dst++ = le64_to_cpu(*src++);
781}
782
783static int queue_remove_raw(struct arm_smmu_queue *q, u64 *ent)
784{
785 if (queue_empty(q))
786 return -EAGAIN;
787
788 queue_read(ent, Q_ENT(q, q->cons), q->ent_dwords);
789 queue_inc_cons(q);
790 return 0;
791}
792
793/* High-level queue accessors */
794static int arm_smmu_cmdq_build_cmd(u64 *cmd, struct arm_smmu_cmdq_ent *ent)
795{
796 memset(cmd, 0, CMDQ_ENT_DWORDS << 3);
797 cmd[0] |= (ent->opcode & CMDQ_0_OP_MASK) << CMDQ_0_OP_SHIFT;
798
799 switch (ent->opcode) {
800 case CMDQ_OP_TLBI_EL2_ALL:
801 case CMDQ_OP_TLBI_NSNH_ALL:
802 break;
803 case CMDQ_OP_PREFETCH_CFG:
804 cmd[0] |= (u64)ent->prefetch.sid << CMDQ_PREFETCH_0_SID_SHIFT;
805 cmd[1] |= ent->prefetch.size << CMDQ_PREFETCH_1_SIZE_SHIFT;
806 cmd[1] |= ent->prefetch.addr & CMDQ_PREFETCH_1_ADDR_MASK;
807 break;
808 case CMDQ_OP_CFGI_STE:
809 cmd[0] |= (u64)ent->cfgi.sid << CMDQ_CFGI_0_SID_SHIFT;
810 cmd[1] |= ent->cfgi.leaf ? CMDQ_CFGI_1_LEAF : 0;
811 break;
812 case CMDQ_OP_CFGI_ALL:
813 /* Cover the entire SID range */
814 cmd[1] |= CMDQ_CFGI_1_RANGE_MASK << CMDQ_CFGI_1_RANGE_SHIFT;
815 break;
816 case CMDQ_OP_TLBI_NH_VA:
817 cmd[0] |= (u64)ent->tlbi.asid << CMDQ_TLBI_0_ASID_SHIFT;
Will Deacon1c27df12015-09-18 16:12:56 +0100818 cmd[1] |= ent->tlbi.leaf ? CMDQ_TLBI_1_LEAF : 0;
819 cmd[1] |= ent->tlbi.addr & CMDQ_TLBI_1_VA_MASK;
820 break;
Will Deacon48ec83b2015-05-27 17:25:59 +0100821 case CMDQ_OP_TLBI_S2_IPA:
822 cmd[0] |= (u64)ent->tlbi.vmid << CMDQ_TLBI_0_VMID_SHIFT;
823 cmd[1] |= ent->tlbi.leaf ? CMDQ_TLBI_1_LEAF : 0;
Will Deacon1c27df12015-09-18 16:12:56 +0100824 cmd[1] |= ent->tlbi.addr & CMDQ_TLBI_1_IPA_MASK;
Will Deacon48ec83b2015-05-27 17:25:59 +0100825 break;
826 case CMDQ_OP_TLBI_NH_ASID:
827 cmd[0] |= (u64)ent->tlbi.asid << CMDQ_TLBI_0_ASID_SHIFT;
828 /* Fallthrough */
829 case CMDQ_OP_TLBI_S12_VMALL:
830 cmd[0] |= (u64)ent->tlbi.vmid << CMDQ_TLBI_0_VMID_SHIFT;
831 break;
832 case CMDQ_OP_PRI_RESP:
833 cmd[0] |= ent->substream_valid ? CMDQ_0_SSV : 0;
834 cmd[0] |= ent->pri.ssid << CMDQ_PRI_0_SSID_SHIFT;
835 cmd[0] |= (u64)ent->pri.sid << CMDQ_PRI_0_SID_SHIFT;
836 cmd[1] |= ent->pri.grpid << CMDQ_PRI_1_GRPID_SHIFT;
837 switch (ent->pri.resp) {
838 case PRI_RESP_DENY:
839 cmd[1] |= CMDQ_PRI_1_RESP_DENY;
840 break;
841 case PRI_RESP_FAIL:
842 cmd[1] |= CMDQ_PRI_1_RESP_FAIL;
843 break;
844 case PRI_RESP_SUCC:
845 cmd[1] |= CMDQ_PRI_1_RESP_SUCC;
846 break;
847 default:
848 return -EINVAL;
849 }
850 break;
851 case CMDQ_OP_CMD_SYNC:
852 cmd[0] |= CMDQ_SYNC_0_CS_SEV;
853 break;
854 default:
855 return -ENOENT;
856 }
857
858 return 0;
859}
860
861static void arm_smmu_cmdq_skip_err(struct arm_smmu_device *smmu)
862{
863 static const char *cerror_str[] = {
864 [CMDQ_ERR_CERROR_NONE_IDX] = "No error",
865 [CMDQ_ERR_CERROR_ILL_IDX] = "Illegal command",
866 [CMDQ_ERR_CERROR_ABT_IDX] = "Abort on command fetch",
867 };
868
869 int i;
870 u64 cmd[CMDQ_ENT_DWORDS];
871 struct arm_smmu_queue *q = &smmu->cmdq.q;
872 u32 cons = readl_relaxed(q->cons_reg);
873 u32 idx = cons >> CMDQ_ERR_SHIFT & CMDQ_ERR_MASK;
874 struct arm_smmu_cmdq_ent cmd_sync = {
875 .opcode = CMDQ_OP_CMD_SYNC,
876 };
877
878 dev_err(smmu->dev, "CMDQ error (cons 0x%08x): %s\n", cons,
Will Deacona0d5c042015-12-04 12:00:29 +0000879 idx < ARRAY_SIZE(cerror_str) ? cerror_str[idx] : "Unknown");
Will Deacon48ec83b2015-05-27 17:25:59 +0100880
881 switch (idx) {
Will Deacon48ec83b2015-05-27 17:25:59 +0100882 case CMDQ_ERR_CERROR_ABT_IDX:
883 dev_err(smmu->dev, "retrying command fetch\n");
884 case CMDQ_ERR_CERROR_NONE_IDX:
885 return;
Will Deacona0d5c042015-12-04 12:00:29 +0000886 case CMDQ_ERR_CERROR_ILL_IDX:
887 /* Fallthrough */
888 default:
889 break;
Will Deacon48ec83b2015-05-27 17:25:59 +0100890 }
891
892 /*
893 * We may have concurrent producers, so we need to be careful
894 * not to touch any of the shadow cmdq state.
895 */
Will Deaconaea20372016-07-29 11:15:37 +0100896 queue_read(cmd, Q_ENT(q, cons), q->ent_dwords);
Will Deacon48ec83b2015-05-27 17:25:59 +0100897 dev_err(smmu->dev, "skipping command in error state:\n");
898 for (i = 0; i < ARRAY_SIZE(cmd); ++i)
899 dev_err(smmu->dev, "\t0x%016llx\n", (unsigned long long)cmd[i]);
900
901 /* Convert the erroneous command into a CMD_SYNC */
902 if (arm_smmu_cmdq_build_cmd(cmd, &cmd_sync)) {
903 dev_err(smmu->dev, "failed to convert to CMD_SYNC\n");
904 return;
905 }
906
Will Deaconaea20372016-07-29 11:15:37 +0100907 queue_write(Q_ENT(q, cons), cmd, q->ent_dwords);
Will Deacon48ec83b2015-05-27 17:25:59 +0100908}
909
910static void arm_smmu_cmdq_issue_cmd(struct arm_smmu_device *smmu,
911 struct arm_smmu_cmdq_ent *ent)
912{
Will Deacon48ec83b2015-05-27 17:25:59 +0100913 u64 cmd[CMDQ_ENT_DWORDS];
Will Deacon8ded2902016-09-09 14:33:59 +0100914 unsigned long flags;
Will Deacon48ec83b2015-05-27 17:25:59 +0100915 bool wfe = !!(smmu->features & ARM_SMMU_FEAT_SEV);
916 struct arm_smmu_queue *q = &smmu->cmdq.q;
917
918 if (arm_smmu_cmdq_build_cmd(cmd, ent)) {
919 dev_warn(smmu->dev, "ignoring unknown CMDQ opcode 0x%x\n",
920 ent->opcode);
921 return;
922 }
923
Will Deacon8ded2902016-09-09 14:33:59 +0100924 spin_lock_irqsave(&smmu->cmdq.lock, flags);
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100925 while (queue_insert_raw(q, cmd) == -ENOSPC) {
926 if (queue_poll_cons(q, false, wfe))
Will Deacon48ec83b2015-05-27 17:25:59 +0100927 dev_err_ratelimited(smmu->dev, "CMDQ timeout\n");
928 }
929
Jean-Philippe Bruckerbcfced12016-09-05 14:09:53 +0100930 if (ent->opcode == CMDQ_OP_CMD_SYNC && queue_poll_cons(q, true, wfe))
Will Deacon48ec83b2015-05-27 17:25:59 +0100931 dev_err_ratelimited(smmu->dev, "CMD_SYNC timeout\n");
Will Deacon8ded2902016-09-09 14:33:59 +0100932 spin_unlock_irqrestore(&smmu->cmdq.lock, flags);
Will Deacon48ec83b2015-05-27 17:25:59 +0100933}
934
935/* Context descriptor manipulation functions */
936static u64 arm_smmu_cpu_tcr_to_cd(u64 tcr)
937{
938 u64 val = 0;
939
940 /* Repack the TCR. Just care about TTBR0 for now */
941 val |= ARM_SMMU_TCR2CD(tcr, T0SZ);
942 val |= ARM_SMMU_TCR2CD(tcr, TG0);
943 val |= ARM_SMMU_TCR2CD(tcr, IRGN0);
944 val |= ARM_SMMU_TCR2CD(tcr, ORGN0);
945 val |= ARM_SMMU_TCR2CD(tcr, SH0);
946 val |= ARM_SMMU_TCR2CD(tcr, EPD0);
947 val |= ARM_SMMU_TCR2CD(tcr, EPD1);
948 val |= ARM_SMMU_TCR2CD(tcr, IPS);
949 val |= ARM_SMMU_TCR2CD(tcr, TBI0);
950
951 return val;
952}
953
954static void arm_smmu_write_ctx_desc(struct arm_smmu_device *smmu,
955 struct arm_smmu_s1_cfg *cfg)
956{
957 u64 val;
958
959 /*
960 * We don't need to issue any invalidation here, as we'll invalidate
961 * the STE when installing the new entry anyway.
962 */
963 val = arm_smmu_cpu_tcr_to_cd(cfg->cd.tcr) |
964#ifdef __BIG_ENDIAN
965 CTXDESC_CD_0_ENDI |
966#endif
967 CTXDESC_CD_0_R | CTXDESC_CD_0_A | CTXDESC_CD_0_ASET_PRIVATE |
968 CTXDESC_CD_0_AA64 | (u64)cfg->cd.asid << CTXDESC_CD_0_ASID_SHIFT |
969 CTXDESC_CD_0_V;
970 cfg->cdptr[0] = cpu_to_le64(val);
971
972 val = cfg->cd.ttbr & CTXDESC_CD_1_TTB0_MASK << CTXDESC_CD_1_TTB0_SHIFT;
973 cfg->cdptr[1] = cpu_to_le64(val);
974
975 cfg->cdptr[3] = cpu_to_le64(cfg->cd.mair << CTXDESC_CD_3_MAIR_SHIFT);
976}
977
978/* Stream table manipulation functions */
979static void
980arm_smmu_write_strtab_l1_desc(__le64 *dst, struct arm_smmu_strtab_l1_desc *desc)
981{
982 u64 val = 0;
983
984 val |= (desc->span & STRTAB_L1_DESC_SPAN_MASK)
985 << STRTAB_L1_DESC_SPAN_SHIFT;
986 val |= desc->l2ptr_dma &
987 STRTAB_L1_DESC_L2PTR_MASK << STRTAB_L1_DESC_L2PTR_SHIFT;
988
989 *dst = cpu_to_le64(val);
990}
991
992static void arm_smmu_sync_ste_for_sid(struct arm_smmu_device *smmu, u32 sid)
993{
994 struct arm_smmu_cmdq_ent cmd = {
995 .opcode = CMDQ_OP_CFGI_STE,
996 .cfgi = {
997 .sid = sid,
998 .leaf = true,
999 },
1000 };
1001
1002 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1003 cmd.opcode = CMDQ_OP_CMD_SYNC;
1004 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1005}
1006
1007static void arm_smmu_write_strtab_ent(struct arm_smmu_device *smmu, u32 sid,
1008 __le64 *dst, struct arm_smmu_strtab_ent *ste)
1009{
1010 /*
1011 * This is hideously complicated, but we only really care about
1012 * three cases at the moment:
1013 *
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001014 * 1. Invalid (all zero) -> bypass/fault (init)
1015 * 2. Bypass/fault -> translation/bypass (attach)
1016 * 3. Translation/bypass -> bypass/fault (detach)
Will Deacon48ec83b2015-05-27 17:25:59 +01001017 *
1018 * Given that we can't update the STE atomically and the SMMU
1019 * doesn't read the thing in a defined order, that leaves us
1020 * with the following maintenance requirements:
1021 *
1022 * 1. Update Config, return (init time STEs aren't live)
1023 * 2. Write everything apart from dword 0, sync, write dword 0, sync
1024 * 3. Update Config, sync
1025 */
1026 u64 val = le64_to_cpu(dst[0]);
1027 bool ste_live = false;
1028 struct arm_smmu_cmdq_ent prefetch_cmd = {
1029 .opcode = CMDQ_OP_PREFETCH_CFG,
1030 .prefetch = {
1031 .sid = sid,
1032 },
1033 };
1034
1035 if (val & STRTAB_STE_0_V) {
1036 u64 cfg;
1037
1038 cfg = val & STRTAB_STE_0_CFG_MASK << STRTAB_STE_0_CFG_SHIFT;
1039 switch (cfg) {
1040 case STRTAB_STE_0_CFG_BYPASS:
1041 break;
1042 case STRTAB_STE_0_CFG_S1_TRANS:
1043 case STRTAB_STE_0_CFG_S2_TRANS:
1044 ste_live = true;
1045 break;
Will Deacon5bc0a112016-08-16 14:29:16 +01001046 case STRTAB_STE_0_CFG_ABORT:
1047 if (disable_bypass)
1048 break;
Will Deacon48ec83b2015-05-27 17:25:59 +01001049 default:
1050 BUG(); /* STE corruption */
1051 }
1052 }
1053
Nate Watterson810871c2016-12-20 23:11:48 -05001054 /* Nuke the existing STE_0 value, as we're going to rewrite it */
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001055 val = STRTAB_STE_0_V;
Will Deacon48ec83b2015-05-27 17:25:59 +01001056
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001057 /* Bypass/fault */
1058 if (!ste->assigned || !(ste->s1_cfg || ste->s2_cfg)) {
1059 if (!ste->assigned && disable_bypass)
1060 val |= STRTAB_STE_0_CFG_ABORT;
1061 else
1062 val |= STRTAB_STE_0_CFG_BYPASS;
1063
Will Deacon48ec83b2015-05-27 17:25:59 +01001064 dst[0] = cpu_to_le64(val);
Will Deacona0eacd82015-11-18 18:15:51 +00001065 dst[1] = cpu_to_le64(STRTAB_STE_1_SHCFG_INCOMING
1066 << STRTAB_STE_1_SHCFG_SHIFT);
Will Deacon48ec83b2015-05-27 17:25:59 +01001067 dst[2] = 0; /* Nuke the VMID */
1068 if (ste_live)
1069 arm_smmu_sync_ste_for_sid(smmu, sid);
1070 return;
1071 }
1072
1073 if (ste->s1_cfg) {
1074 BUG_ON(ste_live);
1075 dst[1] = cpu_to_le64(
1076 STRTAB_STE_1_S1C_CACHE_WBRA
1077 << STRTAB_STE_1_S1CIR_SHIFT |
1078 STRTAB_STE_1_S1C_CACHE_WBRA
1079 << STRTAB_STE_1_S1COR_SHIFT |
1080 STRTAB_STE_1_S1C_SH_ISH << STRTAB_STE_1_S1CSH_SHIFT |
Will Deacon48ec83b2015-05-27 17:25:59 +01001081#ifdef CONFIG_PCI_ATS
1082 STRTAB_STE_1_EATS_TRANS << STRTAB_STE_1_EATS_SHIFT |
1083#endif
Robin Murphy14b4dba2017-01-06 18:58:16 +05301084 STRTAB_STE_1_STRW_NSEL1 << STRTAB_STE_1_STRW_SHIFT);
Will Deacon48ec83b2015-05-27 17:25:59 +01001085
Prem Mallappa6380be02015-12-14 22:01:23 +05301086 if (smmu->features & ARM_SMMU_FEAT_STALLS)
1087 dst[1] |= cpu_to_le64(STRTAB_STE_1_S1STALLD);
1088
Will Deacon48ec83b2015-05-27 17:25:59 +01001089 val |= (ste->s1_cfg->cdptr_dma & STRTAB_STE_0_S1CTXPTR_MASK
1090 << STRTAB_STE_0_S1CTXPTR_SHIFT) |
1091 STRTAB_STE_0_CFG_S1_TRANS;
Will Deacon48ec83b2015-05-27 17:25:59 +01001092 }
1093
1094 if (ste->s2_cfg) {
1095 BUG_ON(ste_live);
1096 dst[2] = cpu_to_le64(
1097 ste->s2_cfg->vmid << STRTAB_STE_2_S2VMID_SHIFT |
1098 (ste->s2_cfg->vtcr & STRTAB_STE_2_VTCR_MASK)
1099 << STRTAB_STE_2_VTCR_SHIFT |
1100#ifdef __BIG_ENDIAN
1101 STRTAB_STE_2_S2ENDI |
1102#endif
1103 STRTAB_STE_2_S2PTW | STRTAB_STE_2_S2AA64 |
1104 STRTAB_STE_2_S2R);
1105
1106 dst[3] = cpu_to_le64(ste->s2_cfg->vttbr &
1107 STRTAB_STE_3_S2TTB_MASK << STRTAB_STE_3_S2TTB_SHIFT);
1108
1109 val |= STRTAB_STE_0_CFG_S2_TRANS;
1110 }
1111
1112 arm_smmu_sync_ste_for_sid(smmu, sid);
1113 dst[0] = cpu_to_le64(val);
1114 arm_smmu_sync_ste_for_sid(smmu, sid);
1115
1116 /* It's likely that we'll want to use the new STE soon */
Zhen Lei5e929462015-07-07 04:30:18 +01001117 if (!(smmu->options & ARM_SMMU_OPT_SKIP_PREFETCH))
1118 arm_smmu_cmdq_issue_cmd(smmu, &prefetch_cmd);
Will Deacon48ec83b2015-05-27 17:25:59 +01001119}
1120
1121static void arm_smmu_init_bypass_stes(u64 *strtab, unsigned int nent)
1122{
1123 unsigned int i;
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001124 struct arm_smmu_strtab_ent ste = { .assigned = false };
Will Deacon48ec83b2015-05-27 17:25:59 +01001125
1126 for (i = 0; i < nent; ++i) {
1127 arm_smmu_write_strtab_ent(NULL, -1, strtab, &ste);
1128 strtab += STRTAB_STE_DWORDS;
1129 }
1130}
1131
1132static int arm_smmu_init_l2_strtab(struct arm_smmu_device *smmu, u32 sid)
1133{
1134 size_t size;
1135 void *strtab;
1136 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
1137 struct arm_smmu_strtab_l1_desc *desc = &cfg->l1_desc[sid >> STRTAB_SPLIT];
1138
1139 if (desc->l2ptr)
1140 return 0;
1141
1142 size = 1 << (STRTAB_SPLIT + ilog2(STRTAB_STE_DWORDS) + 3);
Zhen Lei69146e72015-06-26 09:32:58 +01001143 strtab = &cfg->strtab[(sid >> STRTAB_SPLIT) * STRTAB_L1_DESC_DWORDS];
Will Deacon48ec83b2015-05-27 17:25:59 +01001144
1145 desc->span = STRTAB_SPLIT + 1;
Will Deacon04fa26c2015-10-30 18:12:41 +00001146 desc->l2ptr = dmam_alloc_coherent(smmu->dev, size, &desc->l2ptr_dma,
1147 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01001148 if (!desc->l2ptr) {
1149 dev_err(smmu->dev,
1150 "failed to allocate l2 stream table for SID %u\n",
1151 sid);
1152 return -ENOMEM;
1153 }
1154
1155 arm_smmu_init_bypass_stes(desc->l2ptr, 1 << STRTAB_SPLIT);
1156 arm_smmu_write_strtab_l1_desc(strtab, desc);
1157 return 0;
1158}
1159
1160/* IRQ and event handlers */
1161static irqreturn_t arm_smmu_evtq_thread(int irq, void *dev)
1162{
1163 int i;
1164 struct arm_smmu_device *smmu = dev;
1165 struct arm_smmu_queue *q = &smmu->evtq.q;
1166 u64 evt[EVTQ_ENT_DWORDS];
1167
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001168 do {
1169 while (!queue_remove_raw(q, evt)) {
1170 u8 id = evt[0] >> EVTQ_0_ID_SHIFT & EVTQ_0_ID_MASK;
Will Deacon48ec83b2015-05-27 17:25:59 +01001171
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001172 dev_info(smmu->dev, "event 0x%02x received:\n", id);
1173 for (i = 0; i < ARRAY_SIZE(evt); ++i)
1174 dev_info(smmu->dev, "\t0x%016llx\n",
1175 (unsigned long long)evt[i]);
1176
1177 }
1178
1179 /*
1180 * Not much we can do on overflow, so scream and pretend we're
1181 * trying harder.
1182 */
1183 if (queue_sync_prod(q) == -EOVERFLOW)
1184 dev_err(smmu->dev, "EVTQ overflow detected -- events lost\n");
1185 } while (!queue_empty(q));
Will Deacon48ec83b2015-05-27 17:25:59 +01001186
1187 /* Sync our overflow flag, as we believe we're up to speed */
1188 q->cons = Q_OVF(q, q->prod) | Q_WRP(q, q->cons) | Q_IDX(q, q->cons);
1189 return IRQ_HANDLED;
1190}
1191
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001192static void arm_smmu_handle_ppr(struct arm_smmu_device *smmu, u64 *evt)
Will Deacon48ec83b2015-05-27 17:25:59 +01001193{
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001194 u32 sid, ssid;
1195 u16 grpid;
1196 bool ssv, last;
Will Deacon48ec83b2015-05-27 17:25:59 +01001197
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001198 sid = evt[0] >> PRIQ_0_SID_SHIFT & PRIQ_0_SID_MASK;
1199 ssv = evt[0] & PRIQ_0_SSID_V;
1200 ssid = ssv ? evt[0] >> PRIQ_0_SSID_SHIFT & PRIQ_0_SSID_MASK : 0;
1201 last = evt[0] & PRIQ_0_PRG_LAST;
1202 grpid = evt[1] >> PRIQ_1_PRG_IDX_SHIFT & PRIQ_1_PRG_IDX_MASK;
Will Deacon48ec83b2015-05-27 17:25:59 +01001203
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001204 dev_info(smmu->dev, "unexpected PRI request received:\n");
1205 dev_info(smmu->dev,
1206 "\tsid 0x%08x.0x%05x: [%u%s] %sprivileged %s%s%s access at iova 0x%016llx\n",
1207 sid, ssid, grpid, last ? "L" : "",
1208 evt[0] & PRIQ_0_PERM_PRIV ? "" : "un",
1209 evt[0] & PRIQ_0_PERM_READ ? "R" : "",
1210 evt[0] & PRIQ_0_PERM_WRITE ? "W" : "",
1211 evt[0] & PRIQ_0_PERM_EXEC ? "X" : "",
1212 evt[1] & PRIQ_1_ADDR_MASK << PRIQ_1_ADDR_SHIFT);
1213
1214 if (last) {
1215 struct arm_smmu_cmdq_ent cmd = {
1216 .opcode = CMDQ_OP_PRI_RESP,
1217 .substream_valid = ssv,
1218 .pri = {
1219 .sid = sid,
1220 .ssid = ssid,
1221 .grpid = grpid,
1222 .resp = PRI_RESP_DENY,
1223 },
1224 };
1225
1226 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1227 }
Will Deacon48ec83b2015-05-27 17:25:59 +01001228}
1229
1230static irqreturn_t arm_smmu_priq_thread(int irq, void *dev)
1231{
1232 struct arm_smmu_device *smmu = dev;
1233 struct arm_smmu_queue *q = &smmu->priq.q;
1234 u64 evt[PRIQ_ENT_DWORDS];
1235
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001236 do {
1237 while (!queue_remove_raw(q, evt))
1238 arm_smmu_handle_ppr(smmu, evt);
Will Deacon48ec83b2015-05-27 17:25:59 +01001239
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001240 if (queue_sync_prod(q) == -EOVERFLOW)
1241 dev_err(smmu->dev, "PRIQ overflow detected -- requests lost\n");
1242 } while (!queue_empty(q));
Will Deacon48ec83b2015-05-27 17:25:59 +01001243
1244 /* Sync our overflow flag, as we believe we're up to speed */
1245 q->cons = Q_OVF(q, q->prod) | Q_WRP(q, q->cons) | Q_IDX(q, q->cons);
1246 return IRQ_HANDLED;
1247}
1248
Will Deacon48ec83b2015-05-27 17:25:59 +01001249static irqreturn_t arm_smmu_cmdq_sync_handler(int irq, void *dev)
1250{
1251 /* We don't actually use CMD_SYNC interrupts for anything */
1252 return IRQ_HANDLED;
1253}
1254
1255static int arm_smmu_device_disable(struct arm_smmu_device *smmu);
1256
1257static irqreturn_t arm_smmu_gerror_handler(int irq, void *dev)
1258{
Prem Mallappa324ba102015-12-14 22:01:14 +05301259 u32 gerror, gerrorn, active;
Will Deacon48ec83b2015-05-27 17:25:59 +01001260 struct arm_smmu_device *smmu = dev;
1261
1262 gerror = readl_relaxed(smmu->base + ARM_SMMU_GERROR);
1263 gerrorn = readl_relaxed(smmu->base + ARM_SMMU_GERRORN);
1264
Prem Mallappa324ba102015-12-14 22:01:14 +05301265 active = gerror ^ gerrorn;
1266 if (!(active & GERROR_ERR_MASK))
Will Deacon48ec83b2015-05-27 17:25:59 +01001267 return IRQ_NONE; /* No errors pending */
1268
1269 dev_warn(smmu->dev,
1270 "unexpected global error reported (0x%08x), this could be serious\n",
Prem Mallappa324ba102015-12-14 22:01:14 +05301271 active);
Will Deacon48ec83b2015-05-27 17:25:59 +01001272
Prem Mallappa324ba102015-12-14 22:01:14 +05301273 if (active & GERROR_SFM_ERR) {
Will Deacon48ec83b2015-05-27 17:25:59 +01001274 dev_err(smmu->dev, "device has entered Service Failure Mode!\n");
1275 arm_smmu_device_disable(smmu);
1276 }
1277
Prem Mallappa324ba102015-12-14 22:01:14 +05301278 if (active & GERROR_MSI_GERROR_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001279 dev_warn(smmu->dev, "GERROR MSI write aborted\n");
1280
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001281 if (active & GERROR_MSI_PRIQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001282 dev_warn(smmu->dev, "PRIQ MSI write aborted\n");
Will Deacon48ec83b2015-05-27 17:25:59 +01001283
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01001284 if (active & GERROR_MSI_EVTQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001285 dev_warn(smmu->dev, "EVTQ MSI write aborted\n");
Will Deacon48ec83b2015-05-27 17:25:59 +01001286
Prem Mallappa324ba102015-12-14 22:01:14 +05301287 if (active & GERROR_MSI_CMDQ_ABT_ERR) {
Will Deacon48ec83b2015-05-27 17:25:59 +01001288 dev_warn(smmu->dev, "CMDQ MSI write aborted\n");
1289 arm_smmu_cmdq_sync_handler(irq, smmu->dev);
1290 }
1291
Prem Mallappa324ba102015-12-14 22:01:14 +05301292 if (active & GERROR_PRIQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001293 dev_err(smmu->dev, "PRIQ write aborted -- events may have been lost\n");
1294
Prem Mallappa324ba102015-12-14 22:01:14 +05301295 if (active & GERROR_EVTQ_ABT_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001296 dev_err(smmu->dev, "EVTQ write aborted -- events may have been lost\n");
1297
Prem Mallappa324ba102015-12-14 22:01:14 +05301298 if (active & GERROR_CMDQ_ERR)
Will Deacon48ec83b2015-05-27 17:25:59 +01001299 arm_smmu_cmdq_skip_err(smmu);
1300
1301 writel(gerror, smmu->base + ARM_SMMU_GERRORN);
1302 return IRQ_HANDLED;
1303}
1304
1305/* IO_PGTABLE API */
1306static void __arm_smmu_tlb_sync(struct arm_smmu_device *smmu)
1307{
1308 struct arm_smmu_cmdq_ent cmd;
1309
1310 cmd.opcode = CMDQ_OP_CMD_SYNC;
1311 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1312}
1313
1314static void arm_smmu_tlb_sync(void *cookie)
1315{
1316 struct arm_smmu_domain *smmu_domain = cookie;
1317 __arm_smmu_tlb_sync(smmu_domain->smmu);
1318}
1319
1320static void arm_smmu_tlb_inv_context(void *cookie)
1321{
1322 struct arm_smmu_domain *smmu_domain = cookie;
1323 struct arm_smmu_device *smmu = smmu_domain->smmu;
1324 struct arm_smmu_cmdq_ent cmd;
1325
1326 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1327 cmd.opcode = CMDQ_OP_TLBI_NH_ASID;
1328 cmd.tlbi.asid = smmu_domain->s1_cfg.cd.asid;
1329 cmd.tlbi.vmid = 0;
1330 } else {
1331 cmd.opcode = CMDQ_OP_TLBI_S12_VMALL;
1332 cmd.tlbi.vmid = smmu_domain->s2_cfg.vmid;
1333 }
1334
1335 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1336 __arm_smmu_tlb_sync(smmu);
1337}
1338
1339static void arm_smmu_tlb_inv_range_nosync(unsigned long iova, size_t size,
Robin Murphy06c610e2015-12-07 18:18:53 +00001340 size_t granule, bool leaf, void *cookie)
Will Deacon48ec83b2015-05-27 17:25:59 +01001341{
1342 struct arm_smmu_domain *smmu_domain = cookie;
1343 struct arm_smmu_device *smmu = smmu_domain->smmu;
1344 struct arm_smmu_cmdq_ent cmd = {
1345 .tlbi = {
1346 .leaf = leaf,
1347 .addr = iova,
1348 },
1349 };
1350
1351 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1352 cmd.opcode = CMDQ_OP_TLBI_NH_VA;
1353 cmd.tlbi.asid = smmu_domain->s1_cfg.cd.asid;
1354 } else {
1355 cmd.opcode = CMDQ_OP_TLBI_S2_IPA;
1356 cmd.tlbi.vmid = smmu_domain->s2_cfg.vmid;
1357 }
1358
Robin Murphy75df1382015-12-07 18:18:52 +00001359 do {
1360 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
1361 cmd.tlbi.addr += granule;
1362 } while (size -= granule);
Will Deacon48ec83b2015-05-27 17:25:59 +01001363}
1364
Bhumika Goyalca297aa2016-10-25 23:36:11 +05301365static const struct iommu_gather_ops arm_smmu_gather_ops = {
Will Deacon48ec83b2015-05-27 17:25:59 +01001366 .tlb_flush_all = arm_smmu_tlb_inv_context,
1367 .tlb_add_flush = arm_smmu_tlb_inv_range_nosync,
1368 .tlb_sync = arm_smmu_tlb_sync,
Will Deacon48ec83b2015-05-27 17:25:59 +01001369};
1370
1371/* IOMMU API */
1372static bool arm_smmu_capable(enum iommu_cap cap)
1373{
1374 switch (cap) {
1375 case IOMMU_CAP_CACHE_COHERENCY:
1376 return true;
Will Deacon48ec83b2015-05-27 17:25:59 +01001377 case IOMMU_CAP_NOEXEC:
1378 return true;
1379 default:
1380 return false;
1381 }
1382}
1383
1384static struct iommu_domain *arm_smmu_domain_alloc(unsigned type)
1385{
1386 struct arm_smmu_domain *smmu_domain;
1387
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001388 if (type != IOMMU_DOMAIN_UNMANAGED &&
1389 type != IOMMU_DOMAIN_DMA &&
1390 type != IOMMU_DOMAIN_IDENTITY)
Will Deacon48ec83b2015-05-27 17:25:59 +01001391 return NULL;
1392
1393 /*
1394 * Allocate the domain and initialise some of its data structures.
1395 * We can't really do anything meaningful until we've added a
1396 * master.
1397 */
1398 smmu_domain = kzalloc(sizeof(*smmu_domain), GFP_KERNEL);
1399 if (!smmu_domain)
1400 return NULL;
1401
Robin Murphy9adb9592016-01-26 18:06:36 +00001402 if (type == IOMMU_DOMAIN_DMA &&
1403 iommu_get_dma_cookie(&smmu_domain->domain)) {
1404 kfree(smmu_domain);
1405 return NULL;
1406 }
1407
Will Deacon48ec83b2015-05-27 17:25:59 +01001408 mutex_init(&smmu_domain->init_mutex);
1409 spin_lock_init(&smmu_domain->pgtbl_lock);
1410 return &smmu_domain->domain;
1411}
1412
1413static int arm_smmu_bitmap_alloc(unsigned long *map, int span)
1414{
1415 int idx, size = 1 << span;
1416
1417 do {
1418 idx = find_first_zero_bit(map, size);
1419 if (idx == size)
1420 return -ENOSPC;
1421 } while (test_and_set_bit(idx, map));
1422
1423 return idx;
1424}
1425
1426static void arm_smmu_bitmap_free(unsigned long *map, int idx)
1427{
1428 clear_bit(idx, map);
1429}
1430
1431static void arm_smmu_domain_free(struct iommu_domain *domain)
1432{
1433 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1434 struct arm_smmu_device *smmu = smmu_domain->smmu;
1435
Robin Murphy9adb9592016-01-26 18:06:36 +00001436 iommu_put_dma_cookie(domain);
Markus Elfringa6e08fb2015-06-29 17:47:43 +01001437 free_io_pgtable_ops(smmu_domain->pgtbl_ops);
Will Deacon48ec83b2015-05-27 17:25:59 +01001438
1439 /* Free the CD and ASID, if we allocated them */
1440 if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
1441 struct arm_smmu_s1_cfg *cfg = &smmu_domain->s1_cfg;
1442
1443 if (cfg->cdptr) {
Will Deacon04fa26c2015-10-30 18:12:41 +00001444 dmam_free_coherent(smmu_domain->smmu->dev,
1445 CTXDESC_CD_DWORDS << 3,
1446 cfg->cdptr,
1447 cfg->cdptr_dma);
Will Deacon48ec83b2015-05-27 17:25:59 +01001448
1449 arm_smmu_bitmap_free(smmu->asid_map, cfg->cd.asid);
1450 }
1451 } else {
1452 struct arm_smmu_s2_cfg *cfg = &smmu_domain->s2_cfg;
1453 if (cfg->vmid)
1454 arm_smmu_bitmap_free(smmu->vmid_map, cfg->vmid);
1455 }
1456
1457 kfree(smmu_domain);
1458}
1459
1460static int arm_smmu_domain_finalise_s1(struct arm_smmu_domain *smmu_domain,
1461 struct io_pgtable_cfg *pgtbl_cfg)
1462{
1463 int ret;
Will Deaconc0733a22015-10-13 17:51:14 +01001464 int asid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001465 struct arm_smmu_device *smmu = smmu_domain->smmu;
1466 struct arm_smmu_s1_cfg *cfg = &smmu_domain->s1_cfg;
1467
1468 asid = arm_smmu_bitmap_alloc(smmu->asid_map, smmu->asid_bits);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001469 if (asid < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01001470 return asid;
1471
Will Deacon04fa26c2015-10-30 18:12:41 +00001472 cfg->cdptr = dmam_alloc_coherent(smmu->dev, CTXDESC_CD_DWORDS << 3,
1473 &cfg->cdptr_dma,
1474 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01001475 if (!cfg->cdptr) {
1476 dev_warn(smmu->dev, "failed to allocate context descriptor\n");
Will Deaconc0733a22015-10-13 17:51:14 +01001477 ret = -ENOMEM;
Will Deacon48ec83b2015-05-27 17:25:59 +01001478 goto out_free_asid;
1479 }
1480
Will Deaconc0733a22015-10-13 17:51:14 +01001481 cfg->cd.asid = (u16)asid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001482 cfg->cd.ttbr = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[0];
1483 cfg->cd.tcr = pgtbl_cfg->arm_lpae_s1_cfg.tcr;
1484 cfg->cd.mair = pgtbl_cfg->arm_lpae_s1_cfg.mair[0];
1485 return 0;
1486
1487out_free_asid:
1488 arm_smmu_bitmap_free(smmu->asid_map, asid);
1489 return ret;
1490}
1491
1492static int arm_smmu_domain_finalise_s2(struct arm_smmu_domain *smmu_domain,
1493 struct io_pgtable_cfg *pgtbl_cfg)
1494{
Will Deaconc0733a22015-10-13 17:51:14 +01001495 int vmid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001496 struct arm_smmu_device *smmu = smmu_domain->smmu;
1497 struct arm_smmu_s2_cfg *cfg = &smmu_domain->s2_cfg;
1498
1499 vmid = arm_smmu_bitmap_alloc(smmu->vmid_map, smmu->vmid_bits);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001500 if (vmid < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01001501 return vmid;
1502
Will Deaconc0733a22015-10-13 17:51:14 +01001503 cfg->vmid = (u16)vmid;
Will Deacon48ec83b2015-05-27 17:25:59 +01001504 cfg->vttbr = pgtbl_cfg->arm_lpae_s2_cfg.vttbr;
1505 cfg->vtcr = pgtbl_cfg->arm_lpae_s2_cfg.vtcr;
1506 return 0;
1507}
1508
Will Deacon48ec83b2015-05-27 17:25:59 +01001509static int arm_smmu_domain_finalise(struct iommu_domain *domain)
1510{
1511 int ret;
1512 unsigned long ias, oas;
1513 enum io_pgtable_fmt fmt;
1514 struct io_pgtable_cfg pgtbl_cfg;
1515 struct io_pgtable_ops *pgtbl_ops;
1516 int (*finalise_stage_fn)(struct arm_smmu_domain *,
1517 struct io_pgtable_cfg *);
1518 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1519 struct arm_smmu_device *smmu = smmu_domain->smmu;
1520
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001521 if (domain->type == IOMMU_DOMAIN_IDENTITY) {
1522 smmu_domain->stage = ARM_SMMU_DOMAIN_BYPASS;
1523 return 0;
1524 }
1525
Will Deacon48ec83b2015-05-27 17:25:59 +01001526 /* Restrict the stage to what we can actually support */
1527 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S1))
1528 smmu_domain->stage = ARM_SMMU_DOMAIN_S2;
1529 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S2))
1530 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
1531
1532 switch (smmu_domain->stage) {
1533 case ARM_SMMU_DOMAIN_S1:
1534 ias = VA_BITS;
1535 oas = smmu->ias;
1536 fmt = ARM_64_LPAE_S1;
1537 finalise_stage_fn = arm_smmu_domain_finalise_s1;
1538 break;
1539 case ARM_SMMU_DOMAIN_NESTED:
1540 case ARM_SMMU_DOMAIN_S2:
1541 ias = smmu->ias;
1542 oas = smmu->oas;
1543 fmt = ARM_64_LPAE_S2;
1544 finalise_stage_fn = arm_smmu_domain_finalise_s2;
1545 break;
1546 default:
1547 return -EINVAL;
1548 }
1549
1550 pgtbl_cfg = (struct io_pgtable_cfg) {
Robin Murphyd5466352016-05-09 17:20:09 +01001551 .pgsize_bitmap = smmu->pgsize_bitmap,
Will Deacon48ec83b2015-05-27 17:25:59 +01001552 .ias = ias,
1553 .oas = oas,
1554 .tlb = &arm_smmu_gather_ops,
Robin Murphybdc6d972015-07-29 19:46:07 +01001555 .iommu_dev = smmu->dev,
Will Deacon48ec83b2015-05-27 17:25:59 +01001556 };
1557
1558 pgtbl_ops = alloc_io_pgtable_ops(fmt, &pgtbl_cfg, smmu_domain);
1559 if (!pgtbl_ops)
1560 return -ENOMEM;
1561
Robin Murphyd5466352016-05-09 17:20:09 +01001562 domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap;
Robin Murphy455eb7d2016-09-12 17:13:58 +01001563 domain->geometry.aperture_end = (1UL << ias) - 1;
1564 domain->geometry.force_aperture = true;
Will Deacon48ec83b2015-05-27 17:25:59 +01001565 smmu_domain->pgtbl_ops = pgtbl_ops;
1566
1567 ret = finalise_stage_fn(smmu_domain, &pgtbl_cfg);
Arnd Bergmann287980e2016-05-27 23:23:25 +02001568 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01001569 free_io_pgtable_ops(pgtbl_ops);
1570
1571 return ret;
1572}
1573
Will Deacon48ec83b2015-05-27 17:25:59 +01001574static __le64 *arm_smmu_get_step_for_sid(struct arm_smmu_device *smmu, u32 sid)
1575{
1576 __le64 *step;
1577 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
1578
1579 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB) {
1580 struct arm_smmu_strtab_l1_desc *l1_desc;
1581 int idx;
1582
1583 /* Two-level walk */
1584 idx = (sid >> STRTAB_SPLIT) * STRTAB_L1_DESC_DWORDS;
1585 l1_desc = &cfg->l1_desc[idx];
1586 idx = (sid & ((1 << STRTAB_SPLIT) - 1)) * STRTAB_STE_DWORDS;
1587 step = &l1_desc->l2ptr[idx];
1588 } else {
1589 /* Simple linear lookup */
1590 step = &cfg->strtab[sid * STRTAB_STE_DWORDS];
1591 }
1592
1593 return step;
1594}
1595
Will Deacon67560ed2017-03-01 21:11:29 +00001596static void arm_smmu_install_ste_for_dev(struct iommu_fwspec *fwspec)
Will Deacon48ec83b2015-05-27 17:25:59 +01001597{
1598 int i;
Robin Murphy8f785152016-09-12 17:13:45 +01001599 struct arm_smmu_master_data *master = fwspec->iommu_priv;
1600 struct arm_smmu_device *smmu = master->smmu;
Will Deacon48ec83b2015-05-27 17:25:59 +01001601
Robin Murphy8f785152016-09-12 17:13:45 +01001602 for (i = 0; i < fwspec->num_ids; ++i) {
1603 u32 sid = fwspec->ids[i];
Will Deacon48ec83b2015-05-27 17:25:59 +01001604 __le64 *step = arm_smmu_get_step_for_sid(smmu, sid);
1605
Robin Murphy8f785152016-09-12 17:13:45 +01001606 arm_smmu_write_strtab_ent(smmu, sid, step, &master->ste);
Will Deacon48ec83b2015-05-27 17:25:59 +01001607 }
Will Deacon48ec83b2015-05-27 17:25:59 +01001608}
1609
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001610static void arm_smmu_detach_dev(struct device *dev)
1611{
Robin Murphy8f785152016-09-12 17:13:45 +01001612 struct arm_smmu_master_data *master = dev->iommu_fwspec->iommu_priv;
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001613
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001614 master->ste.assigned = false;
Will Deacon67560ed2017-03-01 21:11:29 +00001615 arm_smmu_install_ste_for_dev(dev->iommu_fwspec);
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001616}
1617
Will Deacon48ec83b2015-05-27 17:25:59 +01001618static int arm_smmu_attach_dev(struct iommu_domain *domain, struct device *dev)
1619{
1620 int ret = 0;
1621 struct arm_smmu_device *smmu;
1622 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
Robin Murphy8f785152016-09-12 17:13:45 +01001623 struct arm_smmu_master_data *master;
1624 struct arm_smmu_strtab_ent *ste;
Will Deacon48ec83b2015-05-27 17:25:59 +01001625
Robin Murphy8f785152016-09-12 17:13:45 +01001626 if (!dev->iommu_fwspec)
Will Deacon48ec83b2015-05-27 17:25:59 +01001627 return -ENOENT;
1628
Robin Murphy8f785152016-09-12 17:13:45 +01001629 master = dev->iommu_fwspec->iommu_priv;
1630 smmu = master->smmu;
1631 ste = &master->ste;
1632
Will Deacon48ec83b2015-05-27 17:25:59 +01001633 /* Already attached to a different domain? */
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001634 if (ste->assigned)
Will Deaconbc7f2ce2016-02-17 17:41:57 +00001635 arm_smmu_detach_dev(dev);
Will Deacon48ec83b2015-05-27 17:25:59 +01001636
Will Deacon48ec83b2015-05-27 17:25:59 +01001637 mutex_lock(&smmu_domain->init_mutex);
1638
1639 if (!smmu_domain->smmu) {
1640 smmu_domain->smmu = smmu;
1641 ret = arm_smmu_domain_finalise(domain);
1642 if (ret) {
1643 smmu_domain->smmu = NULL;
1644 goto out_unlock;
1645 }
1646 } else if (smmu_domain->smmu != smmu) {
1647 dev_err(dev,
1648 "cannot attach to SMMU %s (upstream of %s)\n",
1649 dev_name(smmu_domain->smmu->dev),
1650 dev_name(smmu->dev));
1651 ret = -ENXIO;
1652 goto out_unlock;
1653 }
1654
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001655 ste->assigned = true;
Will Deacon48ec83b2015-05-27 17:25:59 +01001656
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001657 if (smmu_domain->stage == ARM_SMMU_DOMAIN_BYPASS) {
1658 ste->s1_cfg = NULL;
1659 ste->s2_cfg = NULL;
1660 } else if (smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
Robin Murphy8f785152016-09-12 17:13:45 +01001661 ste->s1_cfg = &smmu_domain->s1_cfg;
1662 ste->s2_cfg = NULL;
1663 arm_smmu_write_ctx_desc(smmu, ste->s1_cfg);
1664 } else {
1665 ste->s1_cfg = NULL;
1666 ste->s2_cfg = &smmu_domain->s2_cfg;
1667 }
Will Deaconcbf82772016-02-18 12:05:57 +00001668
Will Deacon67560ed2017-03-01 21:11:29 +00001669 arm_smmu_install_ste_for_dev(dev->iommu_fwspec);
Will Deacon48ec83b2015-05-27 17:25:59 +01001670out_unlock:
1671 mutex_unlock(&smmu_domain->init_mutex);
1672 return ret;
1673}
1674
Will Deacon48ec83b2015-05-27 17:25:59 +01001675static int arm_smmu_map(struct iommu_domain *domain, unsigned long iova,
1676 phys_addr_t paddr, size_t size, int prot)
1677{
1678 int ret;
1679 unsigned long flags;
1680 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1681 struct io_pgtable_ops *ops = smmu_domain->pgtbl_ops;
1682
1683 if (!ops)
1684 return -ENODEV;
1685
1686 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1687 ret = ops->map(ops, iova, paddr, size, prot);
1688 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1689 return ret;
1690}
1691
1692static size_t
1693arm_smmu_unmap(struct iommu_domain *domain, unsigned long iova, size_t size)
1694{
1695 size_t ret;
1696 unsigned long flags;
1697 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1698 struct io_pgtable_ops *ops = smmu_domain->pgtbl_ops;
1699
1700 if (!ops)
1701 return 0;
1702
1703 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1704 ret = ops->unmap(ops, iova, size);
1705 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1706 return ret;
1707}
1708
1709static phys_addr_t
1710arm_smmu_iova_to_phys(struct iommu_domain *domain, dma_addr_t iova)
1711{
1712 phys_addr_t ret;
1713 unsigned long flags;
1714 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1715 struct io_pgtable_ops *ops = smmu_domain->pgtbl_ops;
1716
Sunil Gouthambdf95922017-04-25 15:27:52 +05301717 if (domain->type == IOMMU_DOMAIN_IDENTITY)
1718 return iova;
1719
Will Deacon48ec83b2015-05-27 17:25:59 +01001720 if (!ops)
1721 return 0;
1722
1723 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1724 ret = ops->iova_to_phys(ops, iova);
1725 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1726
1727 return ret;
1728}
1729
Robin Murphy8f785152016-09-12 17:13:45 +01001730static struct platform_driver arm_smmu_driver;
1731
1732static int arm_smmu_match_node(struct device *dev, void *data)
Will Deacon48ec83b2015-05-27 17:25:59 +01001733{
Lorenzo Pieralisi778de072016-11-21 10:01:38 +00001734 return dev->fwnode == data;
Will Deacon48ec83b2015-05-27 17:25:59 +01001735}
1736
Lorenzo Pieralisi778de072016-11-21 10:01:38 +00001737static
1738struct arm_smmu_device *arm_smmu_get_by_fwnode(struct fwnode_handle *fwnode)
Will Deacon48ec83b2015-05-27 17:25:59 +01001739{
Robin Murphy8f785152016-09-12 17:13:45 +01001740 struct device *dev = driver_find_device(&arm_smmu_driver.driver, NULL,
Lorenzo Pieralisi778de072016-11-21 10:01:38 +00001741 fwnode, arm_smmu_match_node);
Robin Murphy8f785152016-09-12 17:13:45 +01001742 put_device(dev);
1743 return dev ? dev_get_drvdata(dev) : NULL;
Will Deacon48ec83b2015-05-27 17:25:59 +01001744}
1745
1746static bool arm_smmu_sid_in_range(struct arm_smmu_device *smmu, u32 sid)
1747{
1748 unsigned long limit = smmu->strtab_cfg.num_l1_ents;
1749
1750 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB)
1751 limit *= 1UL << STRTAB_SPLIT;
1752
1753 return sid < limit;
1754}
1755
Robin Murphy8f785152016-09-12 17:13:45 +01001756static struct iommu_ops arm_smmu_ops;
1757
Will Deacon48ec83b2015-05-27 17:25:59 +01001758static int arm_smmu_add_device(struct device *dev)
1759{
1760 int i, ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01001761 struct arm_smmu_device *smmu;
Robin Murphy8f785152016-09-12 17:13:45 +01001762 struct arm_smmu_master_data *master;
1763 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1764 struct iommu_group *group;
Will Deacon48ec83b2015-05-27 17:25:59 +01001765
Robin Murphy8f785152016-09-12 17:13:45 +01001766 if (!fwspec || fwspec->ops != &arm_smmu_ops)
Will Deacon48ec83b2015-05-27 17:25:59 +01001767 return -ENODEV;
Robin Murphy8f785152016-09-12 17:13:45 +01001768 /*
1769 * We _can_ actually withstand dodgy bus code re-calling add_device()
1770 * without an intervening remove_device()/of_xlate() sequence, but
1771 * we're not going to do so quietly...
1772 */
1773 if (WARN_ON_ONCE(fwspec->iommu_priv)) {
1774 master = fwspec->iommu_priv;
1775 smmu = master->smmu;
Will Deacon48ec83b2015-05-27 17:25:59 +01001776 } else {
Lorenzo Pieralisi778de072016-11-21 10:01:38 +00001777 smmu = arm_smmu_get_by_fwnode(fwspec->iommu_fwnode);
Robin Murphy8f785152016-09-12 17:13:45 +01001778 if (!smmu)
1779 return -ENODEV;
1780 master = kzalloc(sizeof(*master), GFP_KERNEL);
1781 if (!master)
1782 return -ENOMEM;
1783
1784 master->smmu = smmu;
1785 fwspec->iommu_priv = master;
Will Deacon48ec83b2015-05-27 17:25:59 +01001786 }
1787
Robin Murphy8f785152016-09-12 17:13:45 +01001788 /* Check the SIDs are in range of the SMMU and our stream table */
1789 for (i = 0; i < fwspec->num_ids; i++) {
1790 u32 sid = fwspec->ids[i];
1791
1792 if (!arm_smmu_sid_in_range(smmu, sid))
1793 return -ERANGE;
1794
1795 /* Ensure l2 strtab is initialised */
1796 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB) {
1797 ret = arm_smmu_init_l2_strtab(smmu, sid);
1798 if (ret)
1799 return ret;
1800 }
Will Deacon48ec83b2015-05-27 17:25:59 +01001801 }
1802
Robin Murphy8f785152016-09-12 17:13:45 +01001803 group = iommu_group_get_for_dev(dev);
Joerg Roedel9648cbc2017-02-01 18:11:36 +01001804 if (!IS_ERR(group)) {
Robin Murphy8f785152016-09-12 17:13:45 +01001805 iommu_group_put(group);
Joerg Roedel9648cbc2017-02-01 18:11:36 +01001806 iommu_device_link(&smmu->iommu, dev);
1807 }
Will Deacon48ec83b2015-05-27 17:25:59 +01001808
Robin Murphy8f785152016-09-12 17:13:45 +01001809 return PTR_ERR_OR_ZERO(group);
Will Deacon48ec83b2015-05-27 17:25:59 +01001810}
1811
1812static void arm_smmu_remove_device(struct device *dev)
1813{
Robin Murphy8f785152016-09-12 17:13:45 +01001814 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
1815 struct arm_smmu_master_data *master;
Joerg Roedel9648cbc2017-02-01 18:11:36 +01001816 struct arm_smmu_device *smmu;
Robin Murphy8f785152016-09-12 17:13:45 +01001817
1818 if (!fwspec || fwspec->ops != &arm_smmu_ops)
1819 return;
1820
1821 master = fwspec->iommu_priv;
Joerg Roedel9648cbc2017-02-01 18:11:36 +01001822 smmu = master->smmu;
Will Deaconbeb3c6a2017-01-06 16:27:30 +00001823 if (master && master->ste.assigned)
Robin Murphy8f785152016-09-12 17:13:45 +01001824 arm_smmu_detach_dev(dev);
Will Deacon48ec83b2015-05-27 17:25:59 +01001825 iommu_group_remove_device(dev);
Joerg Roedel9648cbc2017-02-01 18:11:36 +01001826 iommu_device_unlink(&smmu->iommu, dev);
Robin Murphy8f785152016-09-12 17:13:45 +01001827 kfree(master);
1828 iommu_fwspec_free(dev);
Will Deacon48ec83b2015-05-27 17:25:59 +01001829}
1830
Robin Murphy08d4ca22016-09-12 17:13:46 +01001831static struct iommu_group *arm_smmu_device_group(struct device *dev)
1832{
1833 struct iommu_group *group;
1834
1835 /*
1836 * We don't support devices sharing stream IDs other than PCI RID
1837 * aliases, since the necessary ID-to-device lookup becomes rather
1838 * impractical given a potential sparse 32-bit stream ID space.
1839 */
1840 if (dev_is_pci(dev))
1841 group = pci_device_group(dev);
1842 else
1843 group = generic_device_group(dev);
1844
1845 return group;
1846}
1847
Will Deacon48ec83b2015-05-27 17:25:59 +01001848static int arm_smmu_domain_get_attr(struct iommu_domain *domain,
1849 enum iommu_attr attr, void *data)
1850{
1851 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1852
Will Deacon0834cc22017-01-06 16:28:17 +00001853 if (domain->type != IOMMU_DOMAIN_UNMANAGED)
1854 return -EINVAL;
1855
Will Deacon48ec83b2015-05-27 17:25:59 +01001856 switch (attr) {
1857 case DOMAIN_ATTR_NESTING:
1858 *(int *)data = (smmu_domain->stage == ARM_SMMU_DOMAIN_NESTED);
1859 return 0;
1860 default:
1861 return -ENODEV;
1862 }
1863}
1864
1865static int arm_smmu_domain_set_attr(struct iommu_domain *domain,
1866 enum iommu_attr attr, void *data)
1867{
1868 int ret = 0;
1869 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1870
Will Deacon0834cc22017-01-06 16:28:17 +00001871 if (domain->type != IOMMU_DOMAIN_UNMANAGED)
1872 return -EINVAL;
1873
Will Deacon48ec83b2015-05-27 17:25:59 +01001874 mutex_lock(&smmu_domain->init_mutex);
1875
1876 switch (attr) {
1877 case DOMAIN_ATTR_NESTING:
1878 if (smmu_domain->smmu) {
1879 ret = -EPERM;
1880 goto out_unlock;
1881 }
1882
1883 if (*(int *)data)
1884 smmu_domain->stage = ARM_SMMU_DOMAIN_NESTED;
1885 else
1886 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
1887
1888 break;
1889 default:
1890 ret = -ENODEV;
1891 }
1892
1893out_unlock:
1894 mutex_unlock(&smmu_domain->init_mutex);
1895 return ret;
1896}
1897
Robin Murphy8f785152016-09-12 17:13:45 +01001898static int arm_smmu_of_xlate(struct device *dev, struct of_phandle_args *args)
1899{
Robin Murphy8f785152016-09-12 17:13:45 +01001900 return iommu_fwspec_add_ids(dev, args->args, 1);
1901}
1902
Eric Auger50019f02017-01-19 20:57:56 +00001903static void arm_smmu_get_resv_regions(struct device *dev,
1904 struct list_head *head)
1905{
1906 struct iommu_resv_region *region;
1907 int prot = IOMMU_WRITE | IOMMU_NOEXEC | IOMMU_MMIO;
1908
1909 region = iommu_alloc_resv_region(MSI_IOVA_BASE, MSI_IOVA_LENGTH,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00001910 prot, IOMMU_RESV_SW_MSI);
Eric Auger50019f02017-01-19 20:57:56 +00001911 if (!region)
1912 return;
1913
1914 list_add_tail(&region->list, head);
1915}
1916
1917static void arm_smmu_put_resv_regions(struct device *dev,
1918 struct list_head *head)
1919{
1920 struct iommu_resv_region *entry, *next;
1921
1922 list_for_each_entry_safe(entry, next, head, list)
1923 kfree(entry);
1924}
1925
Will Deacon48ec83b2015-05-27 17:25:59 +01001926static struct iommu_ops arm_smmu_ops = {
1927 .capable = arm_smmu_capable,
1928 .domain_alloc = arm_smmu_domain_alloc,
1929 .domain_free = arm_smmu_domain_free,
1930 .attach_dev = arm_smmu_attach_dev,
Will Deacon48ec83b2015-05-27 17:25:59 +01001931 .map = arm_smmu_map,
1932 .unmap = arm_smmu_unmap,
Jean-Philippe Brucker9aeb26c2016-06-03 11:50:30 +01001933 .map_sg = default_iommu_map_sg,
Will Deacon48ec83b2015-05-27 17:25:59 +01001934 .iova_to_phys = arm_smmu_iova_to_phys,
1935 .add_device = arm_smmu_add_device,
1936 .remove_device = arm_smmu_remove_device,
Robin Murphy08d4ca22016-09-12 17:13:46 +01001937 .device_group = arm_smmu_device_group,
Will Deacon48ec83b2015-05-27 17:25:59 +01001938 .domain_get_attr = arm_smmu_domain_get_attr,
1939 .domain_set_attr = arm_smmu_domain_set_attr,
Robin Murphy8f785152016-09-12 17:13:45 +01001940 .of_xlate = arm_smmu_of_xlate,
Eric Auger50019f02017-01-19 20:57:56 +00001941 .get_resv_regions = arm_smmu_get_resv_regions,
1942 .put_resv_regions = arm_smmu_put_resv_regions,
Will Deacon48ec83b2015-05-27 17:25:59 +01001943 .pgsize_bitmap = -1UL, /* Restricted during device attach */
1944};
1945
1946/* Probing and initialisation functions */
1947static int arm_smmu_init_one_queue(struct arm_smmu_device *smmu,
1948 struct arm_smmu_queue *q,
1949 unsigned long prod_off,
1950 unsigned long cons_off,
1951 size_t dwords)
1952{
1953 size_t qsz = ((1 << q->max_n_shift) * dwords) << 3;
1954
Will Deacon04fa26c2015-10-30 18:12:41 +00001955 q->base = dmam_alloc_coherent(smmu->dev, qsz, &q->base_dma, GFP_KERNEL);
Will Deacon48ec83b2015-05-27 17:25:59 +01001956 if (!q->base) {
1957 dev_err(smmu->dev, "failed to allocate queue (0x%zx bytes)\n",
1958 qsz);
1959 return -ENOMEM;
1960 }
1961
1962 q->prod_reg = smmu->base + prod_off;
1963 q->cons_reg = smmu->base + cons_off;
1964 q->ent_dwords = dwords;
1965
1966 q->q_base = Q_BASE_RWA;
1967 q->q_base |= q->base_dma & Q_BASE_ADDR_MASK << Q_BASE_ADDR_SHIFT;
1968 q->q_base |= (q->max_n_shift & Q_BASE_LOG2SIZE_MASK)
1969 << Q_BASE_LOG2SIZE_SHIFT;
1970
1971 q->prod = q->cons = 0;
1972 return 0;
1973}
1974
Will Deacon48ec83b2015-05-27 17:25:59 +01001975static int arm_smmu_init_queues(struct arm_smmu_device *smmu)
1976{
1977 int ret;
1978
1979 /* cmdq */
1980 spin_lock_init(&smmu->cmdq.lock);
1981 ret = arm_smmu_init_one_queue(smmu, &smmu->cmdq.q, ARM_SMMU_CMDQ_PROD,
1982 ARM_SMMU_CMDQ_CONS, CMDQ_ENT_DWORDS);
1983 if (ret)
Will Deacon04fa26c2015-10-30 18:12:41 +00001984 return ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01001985
1986 /* evtq */
1987 ret = arm_smmu_init_one_queue(smmu, &smmu->evtq.q, ARM_SMMU_EVTQ_PROD,
1988 ARM_SMMU_EVTQ_CONS, EVTQ_ENT_DWORDS);
1989 if (ret)
Will Deacon04fa26c2015-10-30 18:12:41 +00001990 return ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01001991
1992 /* priq */
1993 if (!(smmu->features & ARM_SMMU_FEAT_PRI))
1994 return 0;
1995
Will Deacon04fa26c2015-10-30 18:12:41 +00001996 return arm_smmu_init_one_queue(smmu, &smmu->priq.q, ARM_SMMU_PRIQ_PROD,
1997 ARM_SMMU_PRIQ_CONS, PRIQ_ENT_DWORDS);
Will Deacon48ec83b2015-05-27 17:25:59 +01001998}
1999
2000static int arm_smmu_init_l1_strtab(struct arm_smmu_device *smmu)
2001{
2002 unsigned int i;
2003 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
2004 size_t size = sizeof(*cfg->l1_desc) * cfg->num_l1_ents;
2005 void *strtab = smmu->strtab_cfg.strtab;
2006
2007 cfg->l1_desc = devm_kzalloc(smmu->dev, size, GFP_KERNEL);
2008 if (!cfg->l1_desc) {
2009 dev_err(smmu->dev, "failed to allocate l1 stream table desc\n");
2010 return -ENOMEM;
2011 }
2012
2013 for (i = 0; i < cfg->num_l1_ents; ++i) {
2014 arm_smmu_write_strtab_l1_desc(strtab, &cfg->l1_desc[i]);
2015 strtab += STRTAB_L1_DESC_DWORDS << 3;
2016 }
2017
2018 return 0;
2019}
2020
2021static int arm_smmu_init_strtab_2lvl(struct arm_smmu_device *smmu)
2022{
2023 void *strtab;
2024 u64 reg;
Will Deacond2e88e72015-06-30 10:02:28 +01002025 u32 size, l1size;
Will Deacon48ec83b2015-05-27 17:25:59 +01002026 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
2027
Nate Watterson692c4e42017-01-10 14:47:13 -05002028 /* Calculate the L1 size, capped to the SIDSIZE. */
2029 size = STRTAB_L1_SZ_SHIFT - (ilog2(STRTAB_L1_DESC_DWORDS) + 3);
2030 size = min(size, smmu->sid_bits - STRTAB_SPLIT);
Will Deacond2e88e72015-06-30 10:02:28 +01002031 cfg->num_l1_ents = 1 << size;
2032
2033 size += STRTAB_SPLIT;
2034 if (size < smmu->sid_bits)
Will Deacon48ec83b2015-05-27 17:25:59 +01002035 dev_warn(smmu->dev,
2036 "2-level strtab only covers %u/%u bits of SID\n",
Will Deacond2e88e72015-06-30 10:02:28 +01002037 size, smmu->sid_bits);
Will Deacon48ec83b2015-05-27 17:25:59 +01002038
Will Deacond2e88e72015-06-30 10:02:28 +01002039 l1size = cfg->num_l1_ents * (STRTAB_L1_DESC_DWORDS << 3);
Will Deacon04fa26c2015-10-30 18:12:41 +00002040 strtab = dmam_alloc_coherent(smmu->dev, l1size, &cfg->strtab_dma,
2041 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01002042 if (!strtab) {
2043 dev_err(smmu->dev,
2044 "failed to allocate l1 stream table (%u bytes)\n",
2045 size);
2046 return -ENOMEM;
2047 }
2048 cfg->strtab = strtab;
2049
2050 /* Configure strtab_base_cfg for 2 levels */
2051 reg = STRTAB_BASE_CFG_FMT_2LVL;
2052 reg |= (size & STRTAB_BASE_CFG_LOG2SIZE_MASK)
2053 << STRTAB_BASE_CFG_LOG2SIZE_SHIFT;
2054 reg |= (STRTAB_SPLIT & STRTAB_BASE_CFG_SPLIT_MASK)
2055 << STRTAB_BASE_CFG_SPLIT_SHIFT;
2056 cfg->strtab_base_cfg = reg;
2057
Will Deacon04fa26c2015-10-30 18:12:41 +00002058 return arm_smmu_init_l1_strtab(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002059}
2060
2061static int arm_smmu_init_strtab_linear(struct arm_smmu_device *smmu)
2062{
2063 void *strtab;
2064 u64 reg;
2065 u32 size;
2066 struct arm_smmu_strtab_cfg *cfg = &smmu->strtab_cfg;
2067
2068 size = (1 << smmu->sid_bits) * (STRTAB_STE_DWORDS << 3);
Will Deacon04fa26c2015-10-30 18:12:41 +00002069 strtab = dmam_alloc_coherent(smmu->dev, size, &cfg->strtab_dma,
2070 GFP_KERNEL | __GFP_ZERO);
Will Deacon48ec83b2015-05-27 17:25:59 +01002071 if (!strtab) {
2072 dev_err(smmu->dev,
2073 "failed to allocate linear stream table (%u bytes)\n",
2074 size);
2075 return -ENOMEM;
2076 }
2077 cfg->strtab = strtab;
2078 cfg->num_l1_ents = 1 << smmu->sid_bits;
2079
2080 /* Configure strtab_base_cfg for a linear table covering all SIDs */
2081 reg = STRTAB_BASE_CFG_FMT_LINEAR;
2082 reg |= (smmu->sid_bits & STRTAB_BASE_CFG_LOG2SIZE_MASK)
2083 << STRTAB_BASE_CFG_LOG2SIZE_SHIFT;
2084 cfg->strtab_base_cfg = reg;
2085
2086 arm_smmu_init_bypass_stes(strtab, cfg->num_l1_ents);
2087 return 0;
2088}
2089
2090static int arm_smmu_init_strtab(struct arm_smmu_device *smmu)
2091{
2092 u64 reg;
2093 int ret;
2094
2095 if (smmu->features & ARM_SMMU_FEAT_2_LVL_STRTAB)
2096 ret = arm_smmu_init_strtab_2lvl(smmu);
2097 else
2098 ret = arm_smmu_init_strtab_linear(smmu);
2099
2100 if (ret)
2101 return ret;
2102
2103 /* Set the strtab base address */
2104 reg = smmu->strtab_cfg.strtab_dma &
2105 STRTAB_BASE_ADDR_MASK << STRTAB_BASE_ADDR_SHIFT;
2106 reg |= STRTAB_BASE_RA;
2107 smmu->strtab_cfg.strtab_base = reg;
2108
2109 /* Allocate the first VMID for stage-2 bypass STEs */
2110 set_bit(0, smmu->vmid_map);
2111 return 0;
2112}
2113
Will Deacon48ec83b2015-05-27 17:25:59 +01002114static int arm_smmu_init_structures(struct arm_smmu_device *smmu)
2115{
2116 int ret;
2117
2118 ret = arm_smmu_init_queues(smmu);
2119 if (ret)
2120 return ret;
2121
Will Deacon04fa26c2015-10-30 18:12:41 +00002122 return arm_smmu_init_strtab(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002123}
2124
2125static int arm_smmu_write_reg_sync(struct arm_smmu_device *smmu, u32 val,
2126 unsigned int reg_off, unsigned int ack_off)
2127{
2128 u32 reg;
2129
2130 writel_relaxed(val, smmu->base + reg_off);
2131 return readl_relaxed_poll_timeout(smmu->base + ack_off, reg, reg == val,
2132 1, ARM_SMMU_POLL_TIMEOUT_US);
2133}
2134
Robin Murphydc87a982016-09-12 17:13:44 +01002135/* GBPA is "special" */
2136static int arm_smmu_update_gbpa(struct arm_smmu_device *smmu, u32 set, u32 clr)
2137{
2138 int ret;
2139 u32 reg, __iomem *gbpa = smmu->base + ARM_SMMU_GBPA;
2140
2141 ret = readl_relaxed_poll_timeout(gbpa, reg, !(reg & GBPA_UPDATE),
2142 1, ARM_SMMU_POLL_TIMEOUT_US);
2143 if (ret)
2144 return ret;
2145
2146 reg &= ~clr;
2147 reg |= set;
2148 writel_relaxed(reg | GBPA_UPDATE, gbpa);
2149 return readl_relaxed_poll_timeout(gbpa, reg, !(reg & GBPA_UPDATE),
2150 1, ARM_SMMU_POLL_TIMEOUT_US);
2151}
2152
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002153static void arm_smmu_free_msis(void *data)
2154{
2155 struct device *dev = data;
2156 platform_msi_domain_free_irqs(dev);
2157}
2158
2159static void arm_smmu_write_msi_msg(struct msi_desc *desc, struct msi_msg *msg)
2160{
2161 phys_addr_t doorbell;
2162 struct device *dev = msi_desc_to_dev(desc);
2163 struct arm_smmu_device *smmu = dev_get_drvdata(dev);
2164 phys_addr_t *cfg = arm_smmu_msi_cfg[desc->platform.msi_index];
2165
2166 doorbell = (((u64)msg->address_hi) << 32) | msg->address_lo;
2167 doorbell &= MSI_CFG0_ADDR_MASK << MSI_CFG0_ADDR_SHIFT;
2168
2169 writeq_relaxed(doorbell, smmu->base + cfg[0]);
2170 writel_relaxed(msg->data, smmu->base + cfg[1]);
2171 writel_relaxed(MSI_CFG2_MEMATTR_DEVICE_nGnRE, smmu->base + cfg[2]);
2172}
2173
2174static void arm_smmu_setup_msis(struct arm_smmu_device *smmu)
2175{
2176 struct msi_desc *desc;
2177 int ret, nvec = ARM_SMMU_MAX_MSIS;
2178 struct device *dev = smmu->dev;
2179
2180 /* Clear the MSI address regs */
2181 writeq_relaxed(0, smmu->base + ARM_SMMU_GERROR_IRQ_CFG0);
2182 writeq_relaxed(0, smmu->base + ARM_SMMU_EVTQ_IRQ_CFG0);
2183
2184 if (smmu->features & ARM_SMMU_FEAT_PRI)
2185 writeq_relaxed(0, smmu->base + ARM_SMMU_PRIQ_IRQ_CFG0);
2186 else
2187 nvec--;
2188
2189 if (!(smmu->features & ARM_SMMU_FEAT_MSI))
2190 return;
2191
2192 /* Allocate MSIs for evtq, gerror and priq. Ignore cmdq */
2193 ret = platform_msi_domain_alloc_irqs(dev, nvec, arm_smmu_write_msi_msg);
2194 if (ret) {
2195 dev_warn(dev, "failed to allocate MSIs\n");
2196 return;
2197 }
2198
2199 for_each_msi_entry(desc, dev) {
2200 switch (desc->platform.msi_index) {
2201 case EVTQ_MSI_INDEX:
2202 smmu->evtq.q.irq = desc->irq;
2203 break;
2204 case GERROR_MSI_INDEX:
2205 smmu->gerr_irq = desc->irq;
2206 break;
2207 case PRIQ_MSI_INDEX:
2208 smmu->priq.q.irq = desc->irq;
2209 break;
2210 default: /* Unknown */
2211 continue;
2212 }
2213 }
2214
2215 /* Add callback to free MSIs on teardown */
2216 devm_add_action(dev, arm_smmu_free_msis, dev);
2217}
2218
Will Deacon48ec83b2015-05-27 17:25:59 +01002219static int arm_smmu_setup_irqs(struct arm_smmu_device *smmu)
2220{
2221 int ret, irq;
Marc Zyngierccd63852015-07-15 11:55:18 +01002222 u32 irqen_flags = IRQ_CTRL_EVTQ_IRQEN | IRQ_CTRL_GERROR_IRQEN;
Will Deacon48ec83b2015-05-27 17:25:59 +01002223
2224 /* Disable IRQs first */
2225 ret = arm_smmu_write_reg_sync(smmu, 0, ARM_SMMU_IRQ_CTRL,
2226 ARM_SMMU_IRQ_CTRLACK);
2227 if (ret) {
2228 dev_err(smmu->dev, "failed to disable irqs\n");
2229 return ret;
2230 }
2231
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002232 arm_smmu_setup_msis(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002233
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002234 /* Request interrupt lines */
Will Deacon48ec83b2015-05-27 17:25:59 +01002235 irq = smmu->evtq.q.irq;
2236 if (irq) {
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002237 ret = devm_request_threaded_irq(smmu->dev, irq, NULL,
Will Deacon48ec83b2015-05-27 17:25:59 +01002238 arm_smmu_evtq_thread,
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002239 IRQF_ONESHOT,
2240 "arm-smmu-v3-evtq", smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002241 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002242 dev_warn(smmu->dev, "failed to enable evtq irq\n");
2243 }
2244
2245 irq = smmu->cmdq.q.irq;
2246 if (irq) {
2247 ret = devm_request_irq(smmu->dev, irq,
2248 arm_smmu_cmdq_sync_handler, 0,
2249 "arm-smmu-v3-cmdq-sync", smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002250 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002251 dev_warn(smmu->dev, "failed to enable cmdq-sync irq\n");
2252 }
2253
2254 irq = smmu->gerr_irq;
2255 if (irq) {
2256 ret = devm_request_irq(smmu->dev, irq, arm_smmu_gerror_handler,
2257 0, "arm-smmu-v3-gerror", smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002258 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002259 dev_warn(smmu->dev, "failed to enable gerror irq\n");
2260 }
2261
2262 if (smmu->features & ARM_SMMU_FEAT_PRI) {
Will Deacon48ec83b2015-05-27 17:25:59 +01002263 irq = smmu->priq.q.irq;
2264 if (irq) {
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002265 ret = devm_request_threaded_irq(smmu->dev, irq, NULL,
Will Deacon48ec83b2015-05-27 17:25:59 +01002266 arm_smmu_priq_thread,
Jean-Philippe Bruckerb4163fb2016-08-22 14:42:24 +01002267 IRQF_ONESHOT,
2268 "arm-smmu-v3-priq",
Will Deacon48ec83b2015-05-27 17:25:59 +01002269 smmu);
Arnd Bergmann287980e2016-05-27 23:23:25 +02002270 if (ret < 0)
Will Deacon48ec83b2015-05-27 17:25:59 +01002271 dev_warn(smmu->dev,
2272 "failed to enable priq irq\n");
Marc Zyngierccd63852015-07-15 11:55:18 +01002273 else
2274 irqen_flags |= IRQ_CTRL_PRIQ_IRQEN;
Will Deacon48ec83b2015-05-27 17:25:59 +01002275 }
2276 }
2277
2278 /* Enable interrupt generation on the SMMU */
Marc Zyngierccd63852015-07-15 11:55:18 +01002279 ret = arm_smmu_write_reg_sync(smmu, irqen_flags,
Will Deacon48ec83b2015-05-27 17:25:59 +01002280 ARM_SMMU_IRQ_CTRL, ARM_SMMU_IRQ_CTRLACK);
2281 if (ret)
2282 dev_warn(smmu->dev, "failed to enable irqs\n");
2283
2284 return 0;
2285}
2286
2287static int arm_smmu_device_disable(struct arm_smmu_device *smmu)
2288{
2289 int ret;
2290
2291 ret = arm_smmu_write_reg_sync(smmu, 0, ARM_SMMU_CR0, ARM_SMMU_CR0ACK);
2292 if (ret)
2293 dev_err(smmu->dev, "failed to clear cr0\n");
2294
2295 return ret;
2296}
2297
Robin Murphydc87a982016-09-12 17:13:44 +01002298static int arm_smmu_device_reset(struct arm_smmu_device *smmu, bool bypass)
Will Deacon48ec83b2015-05-27 17:25:59 +01002299{
2300 int ret;
2301 u32 reg, enables;
2302 struct arm_smmu_cmdq_ent cmd;
2303
2304 /* Clear CR0 and sync (disables SMMU and queue processing) */
2305 reg = readl_relaxed(smmu->base + ARM_SMMU_CR0);
2306 if (reg & CR0_SMMUEN)
2307 dev_warn(smmu->dev, "SMMU currently enabled! Resetting...\n");
2308
2309 ret = arm_smmu_device_disable(smmu);
2310 if (ret)
2311 return ret;
2312
2313 /* CR1 (table and queue memory attributes) */
2314 reg = (CR1_SH_ISH << CR1_TABLE_SH_SHIFT) |
2315 (CR1_CACHE_WB << CR1_TABLE_OC_SHIFT) |
2316 (CR1_CACHE_WB << CR1_TABLE_IC_SHIFT) |
2317 (CR1_SH_ISH << CR1_QUEUE_SH_SHIFT) |
2318 (CR1_CACHE_WB << CR1_QUEUE_OC_SHIFT) |
2319 (CR1_CACHE_WB << CR1_QUEUE_IC_SHIFT);
2320 writel_relaxed(reg, smmu->base + ARM_SMMU_CR1);
2321
2322 /* CR2 (random crap) */
2323 reg = CR2_PTM | CR2_RECINVSID | CR2_E2H;
2324 writel_relaxed(reg, smmu->base + ARM_SMMU_CR2);
2325
2326 /* Stream table */
2327 writeq_relaxed(smmu->strtab_cfg.strtab_base,
2328 smmu->base + ARM_SMMU_STRTAB_BASE);
2329 writel_relaxed(smmu->strtab_cfg.strtab_base_cfg,
2330 smmu->base + ARM_SMMU_STRTAB_BASE_CFG);
2331
2332 /* Command queue */
2333 writeq_relaxed(smmu->cmdq.q.q_base, smmu->base + ARM_SMMU_CMDQ_BASE);
2334 writel_relaxed(smmu->cmdq.q.prod, smmu->base + ARM_SMMU_CMDQ_PROD);
2335 writel_relaxed(smmu->cmdq.q.cons, smmu->base + ARM_SMMU_CMDQ_CONS);
2336
2337 enables = CR0_CMDQEN;
2338 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2339 ARM_SMMU_CR0ACK);
2340 if (ret) {
2341 dev_err(smmu->dev, "failed to enable command queue\n");
2342 return ret;
2343 }
2344
2345 /* Invalidate any cached configuration */
2346 cmd.opcode = CMDQ_OP_CFGI_ALL;
2347 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2348 cmd.opcode = CMDQ_OP_CMD_SYNC;
2349 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2350
2351 /* Invalidate any stale TLB entries */
2352 if (smmu->features & ARM_SMMU_FEAT_HYP) {
2353 cmd.opcode = CMDQ_OP_TLBI_EL2_ALL;
2354 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2355 }
2356
2357 cmd.opcode = CMDQ_OP_TLBI_NSNH_ALL;
2358 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2359 cmd.opcode = CMDQ_OP_CMD_SYNC;
2360 arm_smmu_cmdq_issue_cmd(smmu, &cmd);
2361
2362 /* Event queue */
2363 writeq_relaxed(smmu->evtq.q.q_base, smmu->base + ARM_SMMU_EVTQ_BASE);
2364 writel_relaxed(smmu->evtq.q.prod, smmu->base + ARM_SMMU_EVTQ_PROD);
2365 writel_relaxed(smmu->evtq.q.cons, smmu->base + ARM_SMMU_EVTQ_CONS);
2366
2367 enables |= CR0_EVTQEN;
2368 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2369 ARM_SMMU_CR0ACK);
2370 if (ret) {
2371 dev_err(smmu->dev, "failed to enable event queue\n");
2372 return ret;
2373 }
2374
2375 /* PRI queue */
2376 if (smmu->features & ARM_SMMU_FEAT_PRI) {
2377 writeq_relaxed(smmu->priq.q.q_base,
2378 smmu->base + ARM_SMMU_PRIQ_BASE);
2379 writel_relaxed(smmu->priq.q.prod,
2380 smmu->base + ARM_SMMU_PRIQ_PROD);
2381 writel_relaxed(smmu->priq.q.cons,
2382 smmu->base + ARM_SMMU_PRIQ_CONS);
2383
2384 enables |= CR0_PRIQEN;
2385 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2386 ARM_SMMU_CR0ACK);
2387 if (ret) {
2388 dev_err(smmu->dev, "failed to enable PRI queue\n");
2389 return ret;
2390 }
2391 }
2392
2393 ret = arm_smmu_setup_irqs(smmu);
2394 if (ret) {
2395 dev_err(smmu->dev, "failed to setup irqs\n");
2396 return ret;
2397 }
2398
Robin Murphydc87a982016-09-12 17:13:44 +01002399
2400 /* Enable the SMMU interface, or ensure bypass */
2401 if (!bypass || disable_bypass) {
2402 enables |= CR0_SMMUEN;
2403 } else {
2404 ret = arm_smmu_update_gbpa(smmu, 0, GBPA_ABORT);
2405 if (ret) {
2406 dev_err(smmu->dev, "GBPA not responding to update\n");
2407 return ret;
2408 }
2409 }
Will Deacon48ec83b2015-05-27 17:25:59 +01002410 ret = arm_smmu_write_reg_sync(smmu, enables, ARM_SMMU_CR0,
2411 ARM_SMMU_CR0ACK);
2412 if (ret) {
2413 dev_err(smmu->dev, "failed to enable SMMU interface\n");
2414 return ret;
2415 }
2416
2417 return 0;
2418}
2419
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002420static int arm_smmu_device_hw_probe(struct arm_smmu_device *smmu)
Will Deacon48ec83b2015-05-27 17:25:59 +01002421{
2422 u32 reg;
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002423 bool coherent = smmu->features & ARM_SMMU_FEAT_COHERENCY;
Will Deacon48ec83b2015-05-27 17:25:59 +01002424
2425 /* IDR0 */
2426 reg = readl_relaxed(smmu->base + ARM_SMMU_IDR0);
2427
2428 /* 2-level structures */
2429 if ((reg & IDR0_ST_LVL_MASK << IDR0_ST_LVL_SHIFT) == IDR0_ST_LVL_2LVL)
2430 smmu->features |= ARM_SMMU_FEAT_2_LVL_STRTAB;
2431
2432 if (reg & IDR0_CD2L)
2433 smmu->features |= ARM_SMMU_FEAT_2_LVL_CDTAB;
2434
2435 /*
2436 * Translation table endianness.
2437 * We currently require the same endianness as the CPU, but this
2438 * could be changed later by adding a new IO_PGTABLE_QUIRK.
2439 */
2440 switch (reg & IDR0_TTENDIAN_MASK << IDR0_TTENDIAN_SHIFT) {
2441 case IDR0_TTENDIAN_MIXED:
2442 smmu->features |= ARM_SMMU_FEAT_TT_LE | ARM_SMMU_FEAT_TT_BE;
2443 break;
2444#ifdef __BIG_ENDIAN
2445 case IDR0_TTENDIAN_BE:
2446 smmu->features |= ARM_SMMU_FEAT_TT_BE;
2447 break;
2448#else
2449 case IDR0_TTENDIAN_LE:
2450 smmu->features |= ARM_SMMU_FEAT_TT_LE;
2451 break;
2452#endif
2453 default:
2454 dev_err(smmu->dev, "unknown/unsupported TT endianness!\n");
2455 return -ENXIO;
2456 }
2457
2458 /* Boolean feature flags */
2459 if (IS_ENABLED(CONFIG_PCI_PRI) && reg & IDR0_PRI)
2460 smmu->features |= ARM_SMMU_FEAT_PRI;
2461
2462 if (IS_ENABLED(CONFIG_PCI_ATS) && reg & IDR0_ATS)
2463 smmu->features |= ARM_SMMU_FEAT_ATS;
2464
2465 if (reg & IDR0_SEV)
2466 smmu->features |= ARM_SMMU_FEAT_SEV;
2467
2468 if (reg & IDR0_MSI)
2469 smmu->features |= ARM_SMMU_FEAT_MSI;
2470
2471 if (reg & IDR0_HYP)
2472 smmu->features |= ARM_SMMU_FEAT_HYP;
2473
2474 /*
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002475 * The coherency feature as set by FW is used in preference to the ID
Will Deacon48ec83b2015-05-27 17:25:59 +01002476 * register, but warn on mismatch.
2477 */
Will Deacon48ec83b2015-05-27 17:25:59 +01002478 if (!!(reg & IDR0_COHACC) != coherent)
2479 dev_warn(smmu->dev, "IDR0.COHACC overridden by dma-coherent property (%s)\n",
2480 coherent ? "true" : "false");
2481
Prem Mallappa6380be02015-12-14 22:01:23 +05302482 switch (reg & IDR0_STALL_MODEL_MASK << IDR0_STALL_MODEL_SHIFT) {
2483 case IDR0_STALL_MODEL_STALL:
2484 /* Fallthrough */
2485 case IDR0_STALL_MODEL_FORCE:
Will Deacon48ec83b2015-05-27 17:25:59 +01002486 smmu->features |= ARM_SMMU_FEAT_STALLS;
Prem Mallappa6380be02015-12-14 22:01:23 +05302487 }
Will Deacon48ec83b2015-05-27 17:25:59 +01002488
2489 if (reg & IDR0_S1P)
2490 smmu->features |= ARM_SMMU_FEAT_TRANS_S1;
2491
2492 if (reg & IDR0_S2P)
2493 smmu->features |= ARM_SMMU_FEAT_TRANS_S2;
2494
2495 if (!(reg & (IDR0_S1P | IDR0_S2P))) {
2496 dev_err(smmu->dev, "no translation support!\n");
2497 return -ENXIO;
2498 }
2499
2500 /* We only support the AArch64 table format at present */
Will Deaconf0c453d2015-08-20 12:12:32 +01002501 switch (reg & IDR0_TTF_MASK << IDR0_TTF_SHIFT) {
2502 case IDR0_TTF_AARCH32_64:
2503 smmu->ias = 40;
2504 /* Fallthrough */
2505 case IDR0_TTF_AARCH64:
2506 break;
2507 default:
Will Deacon48ec83b2015-05-27 17:25:59 +01002508 dev_err(smmu->dev, "AArch64 table format not supported!\n");
2509 return -ENXIO;
2510 }
2511
2512 /* ASID/VMID sizes */
2513 smmu->asid_bits = reg & IDR0_ASID16 ? 16 : 8;
2514 smmu->vmid_bits = reg & IDR0_VMID16 ? 16 : 8;
2515
2516 /* IDR1 */
2517 reg = readl_relaxed(smmu->base + ARM_SMMU_IDR1);
2518 if (reg & (IDR1_TABLES_PRESET | IDR1_QUEUES_PRESET | IDR1_REL)) {
2519 dev_err(smmu->dev, "embedded implementation not supported\n");
2520 return -ENXIO;
2521 }
2522
2523 /* Queue sizes, capped at 4k */
2524 smmu->cmdq.q.max_n_shift = min((u32)CMDQ_MAX_SZ_SHIFT,
2525 reg >> IDR1_CMDQ_SHIFT & IDR1_CMDQ_MASK);
2526 if (!smmu->cmdq.q.max_n_shift) {
2527 /* Odd alignment restrictions on the base, so ignore for now */
2528 dev_err(smmu->dev, "unit-length command queue not supported\n");
2529 return -ENXIO;
2530 }
2531
2532 smmu->evtq.q.max_n_shift = min((u32)EVTQ_MAX_SZ_SHIFT,
2533 reg >> IDR1_EVTQ_SHIFT & IDR1_EVTQ_MASK);
2534 smmu->priq.q.max_n_shift = min((u32)PRIQ_MAX_SZ_SHIFT,
2535 reg >> IDR1_PRIQ_SHIFT & IDR1_PRIQ_MASK);
2536
2537 /* SID/SSID sizes */
2538 smmu->ssid_bits = reg >> IDR1_SSID_SHIFT & IDR1_SSID_MASK;
2539 smmu->sid_bits = reg >> IDR1_SID_SHIFT & IDR1_SID_MASK;
2540
Nate Watterson692c4e42017-01-10 14:47:13 -05002541 /*
2542 * If the SMMU supports fewer bits than would fill a single L2 stream
2543 * table, use a linear table instead.
2544 */
2545 if (smmu->sid_bits <= STRTAB_SPLIT)
2546 smmu->features &= ~ARM_SMMU_FEAT_2_LVL_STRTAB;
2547
Will Deacon48ec83b2015-05-27 17:25:59 +01002548 /* IDR5 */
2549 reg = readl_relaxed(smmu->base + ARM_SMMU_IDR5);
2550
2551 /* Maximum number of outstanding stalls */
2552 smmu->evtq.max_stalls = reg >> IDR5_STALL_MAX_SHIFT
2553 & IDR5_STALL_MAX_MASK;
2554
2555 /* Page sizes */
2556 if (reg & IDR5_GRAN64K)
Robin Murphyd5466352016-05-09 17:20:09 +01002557 smmu->pgsize_bitmap |= SZ_64K | SZ_512M;
Will Deacon48ec83b2015-05-27 17:25:59 +01002558 if (reg & IDR5_GRAN16K)
Robin Murphyd5466352016-05-09 17:20:09 +01002559 smmu->pgsize_bitmap |= SZ_16K | SZ_32M;
Will Deacon48ec83b2015-05-27 17:25:59 +01002560 if (reg & IDR5_GRAN4K)
Robin Murphyd5466352016-05-09 17:20:09 +01002561 smmu->pgsize_bitmap |= SZ_4K | SZ_2M | SZ_1G;
Will Deacon48ec83b2015-05-27 17:25:59 +01002562
Robin Murphyd5466352016-05-09 17:20:09 +01002563 if (arm_smmu_ops.pgsize_bitmap == -1UL)
2564 arm_smmu_ops.pgsize_bitmap = smmu->pgsize_bitmap;
2565 else
2566 arm_smmu_ops.pgsize_bitmap |= smmu->pgsize_bitmap;
Will Deacon48ec83b2015-05-27 17:25:59 +01002567
2568 /* Output address size */
2569 switch (reg & IDR5_OAS_MASK << IDR5_OAS_SHIFT) {
2570 case IDR5_OAS_32_BIT:
2571 smmu->oas = 32;
2572 break;
2573 case IDR5_OAS_36_BIT:
2574 smmu->oas = 36;
2575 break;
2576 case IDR5_OAS_40_BIT:
2577 smmu->oas = 40;
2578 break;
2579 case IDR5_OAS_42_BIT:
2580 smmu->oas = 42;
2581 break;
2582 case IDR5_OAS_44_BIT:
2583 smmu->oas = 44;
2584 break;
Will Deacon85430962015-08-03 10:35:40 +01002585 default:
2586 dev_info(smmu->dev,
2587 "unknown output address size. Truncating to 48-bit\n");
2588 /* Fallthrough */
Will Deacon48ec83b2015-05-27 17:25:59 +01002589 case IDR5_OAS_48_BIT:
2590 smmu->oas = 48;
Will Deacon48ec83b2015-05-27 17:25:59 +01002591 }
2592
2593 /* Set the DMA mask for our table walker */
2594 if (dma_set_mask_and_coherent(smmu->dev, DMA_BIT_MASK(smmu->oas)))
2595 dev_warn(smmu->dev,
2596 "failed to set DMA mask for table walker\n");
2597
Will Deaconf0c453d2015-08-20 12:12:32 +01002598 smmu->ias = max(smmu->ias, smmu->oas);
Will Deacon48ec83b2015-05-27 17:25:59 +01002599
2600 dev_info(smmu->dev, "ias %lu-bit, oas %lu-bit (features 0x%08x)\n",
2601 smmu->ias, smmu->oas, smmu->features);
2602 return 0;
2603}
2604
Lorenzo Pieralisie4dadfa2016-11-21 10:01:43 +00002605#ifdef CONFIG_ACPI
2606static int arm_smmu_device_acpi_probe(struct platform_device *pdev,
2607 struct arm_smmu_device *smmu)
2608{
2609 struct acpi_iort_smmu_v3 *iort_smmu;
2610 struct device *dev = smmu->dev;
2611 struct acpi_iort_node *node;
2612
2613 node = *(struct acpi_iort_node **)dev_get_platdata(dev);
2614
2615 /* Retrieve SMMUv3 specific data */
2616 iort_smmu = (struct acpi_iort_smmu_v3 *)node->node_data;
2617
2618 if (iort_smmu->flags & ACPI_IORT_SMMU_V3_COHACC_OVERRIDE)
2619 smmu->features |= ARM_SMMU_FEAT_COHERENCY;
2620
2621 return 0;
2622}
2623#else
2624static inline int arm_smmu_device_acpi_probe(struct platform_device *pdev,
2625 struct arm_smmu_device *smmu)
2626{
2627 return -ENODEV;
2628}
2629#endif
2630
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002631static int arm_smmu_device_dt_probe(struct platform_device *pdev,
2632 struct arm_smmu_device *smmu)
Will Deacon48ec83b2015-05-27 17:25:59 +01002633{
Will Deacon48ec83b2015-05-27 17:25:59 +01002634 struct device *dev = &pdev->dev;
Robin Murphydc87a982016-09-12 17:13:44 +01002635 u32 cells;
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002636 int ret = -EINVAL;
Robin Murphydc87a982016-09-12 17:13:44 +01002637
2638 if (of_property_read_u32(dev->of_node, "#iommu-cells", &cells))
2639 dev_err(dev, "missing #iommu-cells property\n");
2640 else if (cells != 1)
2641 dev_err(dev, "invalid #iommu-cells value (%d)\n", cells);
2642 else
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002643 ret = 0;
2644
2645 parse_driver_options(smmu);
2646
2647 if (of_dma_is_coherent(dev->of_node))
2648 smmu->features |= ARM_SMMU_FEAT_COHERENCY;
2649
2650 return ret;
2651}
2652
2653static int arm_smmu_device_probe(struct platform_device *pdev)
2654{
2655 int irq, ret;
2656 struct resource *res;
Joerg Roedel9648cbc2017-02-01 18:11:36 +01002657 resource_size_t ioaddr;
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002658 struct arm_smmu_device *smmu;
2659 struct device *dev = &pdev->dev;
2660 bool bypass;
Will Deacon48ec83b2015-05-27 17:25:59 +01002661
2662 smmu = devm_kzalloc(dev, sizeof(*smmu), GFP_KERNEL);
2663 if (!smmu) {
2664 dev_err(dev, "failed to allocate arm_smmu_device\n");
2665 return -ENOMEM;
2666 }
2667 smmu->dev = dev;
2668
2669 /* Base address */
2670 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2671 if (resource_size(res) + 1 < SZ_128K) {
2672 dev_err(dev, "MMIO region too small (%pr)\n", res);
2673 return -EINVAL;
2674 }
Joerg Roedel9648cbc2017-02-01 18:11:36 +01002675 ioaddr = res->start;
Will Deacon48ec83b2015-05-27 17:25:59 +01002676
2677 smmu->base = devm_ioremap_resource(dev, res);
2678 if (IS_ERR(smmu->base))
2679 return PTR_ERR(smmu->base);
2680
2681 /* Interrupt lines */
2682 irq = platform_get_irq_byname(pdev, "eventq");
2683 if (irq > 0)
2684 smmu->evtq.q.irq = irq;
2685
2686 irq = platform_get_irq_byname(pdev, "priq");
2687 if (irq > 0)
2688 smmu->priq.q.irq = irq;
2689
2690 irq = platform_get_irq_byname(pdev, "cmdq-sync");
2691 if (irq > 0)
2692 smmu->cmdq.q.irq = irq;
2693
2694 irq = platform_get_irq_byname(pdev, "gerror");
2695 if (irq > 0)
2696 smmu->gerr_irq = irq;
2697
Lorenzo Pieralisie4dadfa2016-11-21 10:01:43 +00002698 if (dev->of_node) {
2699 ret = arm_smmu_device_dt_probe(pdev, smmu);
2700 } else {
2701 ret = arm_smmu_device_acpi_probe(pdev, smmu);
2702 if (ret == -ENODEV)
2703 return ret;
2704 }
2705
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002706 /* Set bypass mode according to firmware probing result */
Lorenzo Pieralisie4dadfa2016-11-21 10:01:43 +00002707 bypass = !!ret;
Zhen Lei5e929462015-07-07 04:30:18 +01002708
Will Deacon48ec83b2015-05-27 17:25:59 +01002709 /* Probe the h/w */
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002710 ret = arm_smmu_device_hw_probe(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002711 if (ret)
2712 return ret;
2713
2714 /* Initialise in-memory data structures */
2715 ret = arm_smmu_init_structures(smmu);
2716 if (ret)
2717 return ret;
2718
Marc Zyngier166bdbd2015-10-13 18:32:30 +01002719 /* Record our private device structure */
2720 platform_set_drvdata(pdev, smmu);
2721
Will Deacon48ec83b2015-05-27 17:25:59 +01002722 /* Reset the device */
Robin Murphy8f785152016-09-12 17:13:45 +01002723 ret = arm_smmu_device_reset(smmu, bypass);
2724 if (ret)
2725 return ret;
2726
2727 /* And we're up. Go go go! */
Joerg Roedel9648cbc2017-02-01 18:11:36 +01002728 ret = iommu_device_sysfs_add(&smmu->iommu, dev, NULL,
2729 "smmu3.%pa", &ioaddr);
Robin Murphy08d4ca22016-09-12 17:13:46 +01002730 if (ret)
2731 return ret;
Joerg Roedel9648cbc2017-02-01 18:11:36 +01002732
2733 iommu_device_set_ops(&smmu->iommu, &arm_smmu_ops);
2734 iommu_device_set_fwnode(&smmu->iommu, dev->fwnode);
2735
2736 ret = iommu_device_register(&smmu->iommu);
Lorenzo Pieralisi778de072016-11-21 10:01:38 +00002737
Robin Murphy8f785152016-09-12 17:13:45 +01002738#ifdef CONFIG_PCI
Robin Murphyec615f42016-11-03 17:39:07 +00002739 if (pci_bus_type.iommu_ops != &arm_smmu_ops) {
2740 pci_request_acs();
2741 ret = bus_set_iommu(&pci_bus_type, &arm_smmu_ops);
2742 if (ret)
2743 return ret;
2744 }
Robin Murphy08d4ca22016-09-12 17:13:46 +01002745#endif
2746#ifdef CONFIG_ARM_AMBA
Robin Murphyec615f42016-11-03 17:39:07 +00002747 if (amba_bustype.iommu_ops != &arm_smmu_ops) {
2748 ret = bus_set_iommu(&amba_bustype, &arm_smmu_ops);
2749 if (ret)
2750 return ret;
2751 }
Robin Murphy08d4ca22016-09-12 17:13:46 +01002752#endif
Robin Murphyec615f42016-11-03 17:39:07 +00002753 if (platform_bus_type.iommu_ops != &arm_smmu_ops) {
2754 ret = bus_set_iommu(&platform_bus_type, &arm_smmu_ops);
2755 if (ret)
2756 return ret;
2757 }
2758 return 0;
Will Deacon48ec83b2015-05-27 17:25:59 +01002759}
2760
2761static int arm_smmu_device_remove(struct platform_device *pdev)
2762{
Will Deacon941a8022015-08-11 16:25:10 +01002763 struct arm_smmu_device *smmu = platform_get_drvdata(pdev);
Will Deacon48ec83b2015-05-27 17:25:59 +01002764
2765 arm_smmu_device_disable(smmu);
Will Deacon48ec83b2015-05-27 17:25:59 +01002766 return 0;
2767}
2768
2769static struct of_device_id arm_smmu_of_match[] = {
2770 { .compatible = "arm,smmu-v3", },
2771 { },
2772};
2773MODULE_DEVICE_TABLE(of, arm_smmu_of_match);
2774
2775static struct platform_driver arm_smmu_driver = {
2776 .driver = {
2777 .name = "arm-smmu-v3",
2778 .of_match_table = of_match_ptr(arm_smmu_of_match),
2779 },
Lorenzo Pieralisi2985b522016-11-21 10:01:42 +00002780 .probe = arm_smmu_device_probe,
Will Deacon48ec83b2015-05-27 17:25:59 +01002781 .remove = arm_smmu_device_remove,
2782};
2783
2784static int __init arm_smmu_init(void)
2785{
Robin Murphy8f785152016-09-12 17:13:45 +01002786 static bool registered;
2787 int ret = 0;
Will Deacon48ec83b2015-05-27 17:25:59 +01002788
Robin Murphy8f785152016-09-12 17:13:45 +01002789 if (!registered) {
2790 ret = platform_driver_register(&arm_smmu_driver);
2791 registered = !ret;
2792 }
2793 return ret;
Will Deacon48ec83b2015-05-27 17:25:59 +01002794}
2795
2796static void __exit arm_smmu_exit(void)
2797{
2798 return platform_driver_unregister(&arm_smmu_driver);
2799}
2800
2801subsys_initcall(arm_smmu_init);
2802module_exit(arm_smmu_exit);
2803
Robin Murphy8f785152016-09-12 17:13:45 +01002804static int __init arm_smmu_of_init(struct device_node *np)
2805{
2806 int ret = arm_smmu_init();
2807
2808 if (ret)
2809 return ret;
2810
2811 if (!of_platform_device_create(np, NULL, platform_bus_type.dev_root))
2812 return -ENODEV;
2813
2814 return 0;
2815}
2816IOMMU_OF_DECLARE(arm_smmuv3, "arm,smmu-v3", arm_smmu_of_init);
2817
Lorenzo Pieralisie4dadfa2016-11-21 10:01:43 +00002818#ifdef CONFIG_ACPI
2819static int __init acpi_smmu_v3_init(struct acpi_table_header *table)
2820{
2821 if (iort_node_match(ACPI_IORT_NODE_SMMU_V3))
2822 return arm_smmu_init();
2823
2824 return 0;
2825}
2826IORT_ACPI_DECLARE(arm_smmu_v3, ACPI_SIG_IORT, acpi_smmu_v3_init);
2827#endif
2828
Will Deacon48ec83b2015-05-27 17:25:59 +01002829MODULE_DESCRIPTION("IOMMU API for ARM architected SMMUv3 implementations");
2830MODULE_AUTHOR("Will Deacon <will.deacon@arm.com>");
2831MODULE_LICENSE("GPL v2");