Greg Kroah-Hartman | 5fd54ac | 2017-11-03 11:28:30 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 2 | /* |
| 3 | * xHCI host controller driver PCI Bus Glue. |
| 4 | * |
| 5 | * Copyright (C) 2008 Intel Corp. |
| 6 | * |
| 7 | * Author: Sarah Sharp |
| 8 | * Some code borrowed from the Linux EHCI driver. |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #include <linux/pci.h> |
Ben Hutchings | 7fc2a61 | 2011-04-25 16:54:28 +0100 | [diff] [blame] | 12 | #include <linux/slab.h> |
Paul Gortmaker | 6eb0de8 | 2011-07-03 16:09:31 -0400 | [diff] [blame] | 13 | #include <linux/module.h> |
Mathias Nyman | c3c5819 | 2015-07-21 17:20:25 +0300 | [diff] [blame] | 14 | #include <linux/acpi.h> |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 15 | |
| 16 | #include "xhci.h" |
Xenia Ragiadakou | 4bdfe4c | 2013-08-06 07:52:45 +0300 | [diff] [blame] | 17 | #include "xhci-trace.h" |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 18 | |
Lu Baolu | fa89537 | 2016-01-26 17:50:05 +0200 | [diff] [blame] | 19 | #define SSIC_PORT_NUM 2 |
| 20 | #define SSIC_PORT_CFG2 0x880c |
| 21 | #define SSIC_PORT_CFG2_OFFSET 0x30 |
Rajmohan Mani | abce329 | 2015-07-21 17:20:26 +0300 | [diff] [blame] | 22 | #define PROG_DONE (1 << 30) |
| 23 | #define SSIC_PORT_UNUSED (1 << 31) |
| 24 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 25 | /* Device for a quirk */ |
| 26 | #define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73 |
| 27 | #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000 |
Hans de Goede | d95815b | 2016-06-01 21:01:29 +0200 | [diff] [blame] | 28 | #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009 |
Sarah Sharp | bba18e3 | 2012-10-17 13:44:06 -0700 | [diff] [blame] | 29 | #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400 |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 30 | |
Maarten Lankhorst | c877b3b | 2011-06-15 23:47:21 +0200 | [diff] [blame] | 31 | #define PCI_VENDOR_ID_ETRON 0x1b6f |
Hans de Goede | 170625e | 2014-07-25 22:01:19 +0200 | [diff] [blame] | 32 | #define PCI_DEVICE_ID_EJ168 0x7023 |
Maarten Lankhorst | c877b3b | 2011-06-15 23:47:21 +0200 | [diff] [blame] | 33 | |
Takashi Iwai | 638298d | 2013-09-12 08:11:06 +0200 | [diff] [blame] | 34 | #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31 |
| 35 | #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31 |
Mathias Nyman | 4c39135 | 2016-10-20 18:09:18 +0300 | [diff] [blame] | 36 | #define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1 |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 37 | #define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5 |
| 38 | #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f |
| 39 | #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f |
Lu Baolu | ccc04af | 2016-01-26 17:50:08 +0200 | [diff] [blame] | 40 | #define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8 |
Rafal Redzimski | 0d46fac | 2016-04-08 16:25:05 +0300 | [diff] [blame] | 41 | #define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8 |
Mathias Nyman | 346e9973 | 2016-10-20 18:09:19 +0300 | [diff] [blame] | 42 | #define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8 |
Mathias Nyman | a0c1663 | 2017-05-17 18:32:00 +0300 | [diff] [blame] | 43 | #define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0 |
Mathias Nyman | 2815ef7 | 2018-09-20 19:13:38 +0300 | [diff] [blame] | 44 | #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_2C_XHCI 0x15b5 |
| 45 | #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_4C_XHCI 0x15b6 |
| 46 | #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_XHCI 0x15db |
| 47 | #define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_XHCI 0x15d4 |
| 48 | #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_XHCI 0x15e9 |
| 49 | #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_XHCI 0x15ec |
| 50 | #define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_XHCI 0x15f0 |
Takashi Iwai | 638298d | 2013-09-12 08:11:06 +0200 | [diff] [blame] | 51 | |
Joe Lee | bde0716 | 2018-02-12 14:24:46 +0200 | [diff] [blame] | 52 | #define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9 |
| 53 | #define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba |
| 54 | #define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb |
| 55 | #define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc |
Jiahau Chang | 9da5a10 | 2017-07-20 14:48:27 +0300 | [diff] [blame] | 56 | #define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142 |
| 57 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 58 | static const char hcd_name[] = "xhci_hcd"; |
| 59 | |
Andrew Bresticker | 1885d9a | 2014-10-03 11:35:26 +0300 | [diff] [blame] | 60 | static struct hc_driver __read_mostly xhci_pci_hc_driver; |
| 61 | |
Roger Quadros | cd33a32 | 2015-05-29 17:01:46 +0300 | [diff] [blame] | 62 | static int xhci_pci_setup(struct usb_hcd *hcd); |
| 63 | |
| 64 | static const struct xhci_driver_overrides xhci_pci_overrides __initconst = { |
Roger Quadros | cd33a32 | 2015-05-29 17:01:46 +0300 | [diff] [blame] | 65 | .reset = xhci_pci_setup, |
| 66 | }; |
| 67 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 68 | /* called after powerup, by probe or system-pm "wakeup" */ |
| 69 | static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev) |
| 70 | { |
| 71 | /* |
| 72 | * TODO: Implement finding debug ports later. |
| 73 | * TODO: see if there are any quirks that need to be added to handle |
| 74 | * new extended capabilities. |
| 75 | */ |
| 76 | |
| 77 | /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */ |
| 78 | if (!pci_set_mwi(pdev)) |
| 79 | xhci_dbg(xhci, "MWI active\n"); |
| 80 | |
| 81 | xhci_dbg(xhci, "Finished xhci_pci_reinit\n"); |
| 82 | return 0; |
| 83 | } |
| 84 | |
Sebastian Andrzej Siewior | da3c9c4 | 2011-09-23 14:20:00 -0700 | [diff] [blame] | 85 | static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci) |
| 86 | { |
| 87 | struct pci_dev *pdev = to_pci_dev(dev); |
| 88 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 89 | /* Look for vendor-specific quirks */ |
| 90 | if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC && |
Sarah Sharp | bba18e3 | 2012-10-17 13:44:06 -0700 | [diff] [blame] | 91 | (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK || |
| 92 | pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) { |
| 93 | if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK && |
| 94 | pdev->revision == 0x0) { |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 95 | xhci->quirks |= XHCI_RESET_EP_QUIRK; |
Xenia Ragiadakou | 4bdfe4c | 2013-08-06 07:52:45 +0300 | [diff] [blame] | 96 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 97 | "QUIRK: Fresco Logic xHC needs configure" |
| 98 | " endpoint cmd after reset endpoint"); |
Sarah Sharp | f5182b4 | 2011-06-02 11:33:02 -0700 | [diff] [blame] | 99 | } |
Oliver Neukum | 455f589 | 2013-09-30 15:50:54 +0200 | [diff] [blame] | 100 | if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK && |
| 101 | pdev->revision == 0x4) { |
| 102 | xhci->quirks |= XHCI_SLOW_SUSPEND; |
| 103 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 104 | "QUIRK: Fresco Logic xHC revision %u" |
| 105 | "must be suspended extra slowly", |
| 106 | pdev->revision); |
| 107 | } |
Hans de Goede | 7f5c4d6 | 2014-12-05 11:11:28 +0100 | [diff] [blame] | 108 | if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK) |
| 109 | xhci->quirks |= XHCI_BROKEN_STREAMS; |
Sarah Sharp | f5182b4 | 2011-06-02 11:33:02 -0700 | [diff] [blame] | 110 | /* Fresco Logic confirms: all revisions of this chip do not |
| 111 | * support MSI, even though some of them claim to in their PCI |
| 112 | * capabilities. |
| 113 | */ |
| 114 | xhci->quirks |= XHCI_BROKEN_MSI; |
Xenia Ragiadakou | 4bdfe4c | 2013-08-06 07:52:45 +0300 | [diff] [blame] | 115 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 116 | "QUIRK: Fresco Logic revision %u " |
| 117 | "has broken MSI implementation", |
Sarah Sharp | f5182b4 | 2011-06-02 11:33:02 -0700 | [diff] [blame] | 118 | pdev->revision); |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 119 | xhci->quirks |= XHCI_TRUST_TX_LENGTH; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 120 | } |
Sarah Sharp | f5182b4 | 2011-06-02 11:33:02 -0700 | [diff] [blame] | 121 | |
Hans de Goede | d95815b | 2016-06-01 21:01:29 +0200 | [diff] [blame] | 122 | if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC && |
| 123 | pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009) |
| 124 | xhci->quirks |= XHCI_BROKEN_STREAMS; |
| 125 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 126 | if (pdev->vendor == PCI_VENDOR_ID_NEC) |
| 127 | xhci->quirks |= XHCI_NEC_HOST; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 128 | |
Andiry Xu | 7e393a8 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 129 | if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96) |
| 130 | xhci->quirks |= XHCI_AMD_0x96_HOST; |
| 131 | |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 132 | /* AMD PLL quirk */ |
| 133 | if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info()) |
| 134 | xhci->quirks |= XHCI_AMD_PLL_FIX; |
Huang Rui | 2597fe9 | 2014-08-19 15:17:57 +0300 | [diff] [blame] | 135 | |
Kai-Heng Feng | 621faf4 | 2018-04-20 16:52:50 +0300 | [diff] [blame] | 136 | if (pdev->vendor == PCI_VENDOR_ID_AMD && |
| 137 | (pdev->device == 0x15e0 || |
| 138 | pdev->device == 0x15e1 || |
| 139 | pdev->device == 0x43bb)) |
Kai-Heng Feng | 191edc5 | 2018-03-08 17:17:17 +0200 | [diff] [blame] | 140 | xhci->quirks |= XHCI_SUSPEND_DELAY; |
| 141 | |
Sandeep Singh | a7d57ab | 2018-12-05 14:22:38 +0200 | [diff] [blame] | 142 | if (pdev->vendor == PCI_VENDOR_ID_AMD && |
| 143 | (pdev->device == 0x15e0 || pdev->device == 0x15e1)) |
| 144 | xhci->quirks |= XHCI_SNPS_BROKEN_SUSPEND; |
| 145 | |
Huang Rui | 2597fe9 | 2014-08-19 15:17:57 +0300 | [diff] [blame] | 146 | if (pdev->vendor == PCI_VENDOR_ID_AMD) |
| 147 | xhci->quirks |= XHCI_TRUST_TX_LENGTH; |
| 148 | |
Joe Lee | bde0716 | 2018-02-12 14:24:46 +0200 | [diff] [blame] | 149 | if ((pdev->vendor == PCI_VENDOR_ID_AMD) && |
| 150 | ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) || |
| 151 | (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) || |
| 152 | (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) || |
| 153 | (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1))) |
| 154 | xhci->quirks |= XHCI_U2_DISABLE_WAKE; |
| 155 | |
Sarah Sharp | e3567d2 | 2012-05-16 13:36:24 -0700 | [diff] [blame] | 156 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) { |
| 157 | xhci->quirks |= XHCI_LPM_SUPPORT; |
| 158 | xhci->quirks |= XHCI_INTEL_HOST; |
Lu Baolu | 227a4fd | 2015-03-23 18:27:42 +0200 | [diff] [blame] | 159 | xhci->quirks |= XHCI_AVOID_BEI; |
Sarah Sharp | e3567d2 | 2012-05-16 13:36:24 -0700 | [diff] [blame] | 160 | } |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 161 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
| 162 | pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) { |
Sarah Sharp | 2cf95c1 | 2011-05-11 16:14:58 -0700 | [diff] [blame] | 163 | xhci->quirks |= XHCI_EP_LIMIT_QUIRK; |
| 164 | xhci->limit_active_eps = 64; |
Sarah Sharp | 86cc558 | 2011-09-02 11:05:54 -0700 | [diff] [blame] | 165 | xhci->quirks |= XHCI_SW_BW_CHECKING; |
Sarah Sharp | e95829f | 2012-07-23 18:59:30 +0300 | [diff] [blame] | 166 | /* |
| 167 | * PPT desktop boards DH77EB and DH77DF will power back on after |
| 168 | * a few seconds of being shutdown. The fix for this is to |
| 169 | * switch the ports from xHCI to EHCI on shutdown. We can't use |
| 170 | * DMI information to find those particular boards (since each |
| 171 | * vendor will change the board name), so we have to key off all |
| 172 | * PPT chipsets. |
| 173 | */ |
| 174 | xhci->quirks |= XHCI_SPURIOUS_REBOOT; |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 175 | } |
Takashi Iwai | 638298d | 2013-09-12 08:11:06 +0200 | [diff] [blame] | 176 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
Mathias Nyman | 4c39135 | 2016-10-20 18:09:18 +0300 | [diff] [blame] | 177 | (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI || |
| 178 | pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) { |
Denis Turischev | c09ec25 | 2014-04-25 19:20:14 +0300 | [diff] [blame] | 179 | xhci->quirks |= XHCI_SPURIOUS_REBOOT; |
Laura Abbott | fd7cd06 | 2015-10-12 11:30:13 +0300 | [diff] [blame] | 180 | xhci->quirks |= XHCI_SPURIOUS_WAKEUP; |
Takashi Iwai | 638298d | 2013-09-12 08:11:06 +0200 | [diff] [blame] | 181 | } |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 182 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
| 183 | (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI || |
| 184 | pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI || |
Lu Baolu | ccc04af | 2016-01-26 17:50:08 +0200 | [diff] [blame] | 185 | pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI || |
Rafal Redzimski | 0d46fac | 2016-04-08 16:25:05 +0300 | [diff] [blame] | 186 | pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI || |
Wan Ahmad Zainie | 6c97cfc | 2017-01-03 18:28:52 +0200 | [diff] [blame] | 187 | pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI || |
Mathias Nyman | a0c1663 | 2017-05-17 18:32:00 +0300 | [diff] [blame] | 188 | pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI || |
| 189 | pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) { |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 190 | xhci->quirks |= XHCI_PME_STUCK_QUIRK; |
| 191 | } |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 192 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
Heikki Krogerus | c02588a | 2018-10-01 18:53:05 +0300 | [diff] [blame] | 193 | pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 194 | xhci->quirks |= XHCI_SSIC_PORT_UNUSED; |
Heikki Krogerus | c02588a | 2018-10-01 18:53:05 +0300 | [diff] [blame] | 195 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
| 196 | (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI || |
| 197 | pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI)) |
Hans de Goede | fa31b3c | 2018-03-20 15:57:09 +0300 | [diff] [blame] | 198 | xhci->quirks |= XHCI_INTEL_USB_ROLE_SW; |
Mathias Nyman | 346e9973 | 2016-10-20 18:09:19 +0300 | [diff] [blame] | 199 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
| 200 | (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI || |
Mathias Nyman | ffe84e0 | 2018-10-01 18:36:07 +0300 | [diff] [blame] | 201 | pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI || |
| 202 | pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI || |
Mathias Nyman | a0c1663 | 2017-05-17 18:32:00 +0300 | [diff] [blame] | 203 | pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI || |
| 204 | pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) |
Mathias Nyman | 346e9973 | 2016-10-20 18:09:19 +0300 | [diff] [blame] | 205 | xhci->quirks |= XHCI_MISSING_CAS; |
| 206 | |
Mathias Nyman | 2815ef7 | 2018-09-20 19:13:38 +0300 | [diff] [blame] | 207 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && |
| 208 | (pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_2C_XHCI || |
| 209 | pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_4C_XHCI || |
| 210 | pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_XHCI || |
| 211 | pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_XHCI || |
| 212 | pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_XHCI || |
| 213 | pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_XHCI || |
| 214 | pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_XHCI)) |
| 215 | xhci->quirks |= XHCI_DEFAULT_PM_RUNTIME_ALLOW; |
| 216 | |
Maarten Lankhorst | c877b3b | 2011-06-15 23:47:21 +0200 | [diff] [blame] | 217 | if (pdev->vendor == PCI_VENDOR_ID_ETRON && |
Hans de Goede | 170625e | 2014-07-25 22:01:19 +0200 | [diff] [blame] | 218 | pdev->device == PCI_DEVICE_ID_EJ168) { |
Maarten Lankhorst | c877b3b | 2011-06-15 23:47:21 +0200 | [diff] [blame] | 219 | xhci->quirks |= XHCI_RESET_ON_RESUME; |
Sarah Sharp | 5cb7df2 | 2012-07-02 13:36:23 -0700 | [diff] [blame] | 220 | xhci->quirks |= XHCI_TRUST_TX_LENGTH; |
Hans de Goede | 8f873c1 | 2014-07-25 22:01:18 +0200 | [diff] [blame] | 221 | xhci->quirks |= XHCI_BROKEN_STREAMS; |
Maarten Lankhorst | c877b3b | 2011-06-15 23:47:21 +0200 | [diff] [blame] | 222 | } |
Sarah Sharp | 1aa9578 | 2014-01-17 15:38:12 -0800 | [diff] [blame] | 223 | if (pdev->vendor == PCI_VENDOR_ID_RENESAS && |
Marc Zyngier | 12de0a3 | 2018-05-23 18:41:37 +0100 | [diff] [blame] | 224 | pdev->device == 0x0014) { |
Daniel Thompson | da99706 | 2017-12-21 15:06:15 +0200 | [diff] [blame] | 225 | xhci->quirks |= XHCI_TRUST_TX_LENGTH; |
Marc Zyngier | 12de0a3 | 2018-05-23 18:41:37 +0100 | [diff] [blame] | 226 | xhci->quirks |= XHCI_ZERO_64B_REGS; |
| 227 | } |
Daniel Thompson | da99706 | 2017-12-21 15:06:15 +0200 | [diff] [blame] | 228 | if (pdev->vendor == PCI_VENDOR_ID_RENESAS && |
Marc Zyngier | 12de0a3 | 2018-05-23 18:41:37 +0100 | [diff] [blame] | 229 | pdev->device == 0x0015) { |
Sarah Sharp | 1aa9578 | 2014-01-17 15:38:12 -0800 | [diff] [blame] | 230 | xhci->quirks |= XHCI_RESET_ON_RESUME; |
Marc Zyngier | 12de0a3 | 2018-05-23 18:41:37 +0100 | [diff] [blame] | 231 | xhci->quirks |= XHCI_ZERO_64B_REGS; |
| 232 | } |
Elric Fu | 457a4f6 | 2012-03-29 15:47:50 +0800 | [diff] [blame] | 233 | if (pdev->vendor == PCI_VENDOR_ID_VIA) |
| 234 | xhci->quirks |= XHCI_RESET_ON_RESUME; |
Oliver Neukum | 85f4e45b | 2014-05-14 14:00:23 +0200 | [diff] [blame] | 235 | |
Hans de Goede | e21eba0 | 2014-08-25 12:21:56 +0200 | [diff] [blame] | 236 | /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */ |
| 237 | if (pdev->vendor == PCI_VENDOR_ID_VIA && |
| 238 | pdev->device == 0x3432) |
| 239 | xhci->quirks |= XHCI_BROKEN_STREAMS; |
| 240 | |
Hans de Goede | 2391eac | 2014-10-28 11:05:29 +0100 | [diff] [blame] | 241 | if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA && |
| 242 | pdev->device == 0x1042) |
| 243 | xhci->quirks |= XHCI_BROKEN_STREAMS; |
Corentin Labbe | d2f48f0 | 2017-06-09 14:48:41 +0300 | [diff] [blame] | 244 | if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA && |
| 245 | pdev->device == 0x1142) |
| 246 | xhci->quirks |= XHCI_TRUST_TX_LENGTH; |
Hans de Goede | 2391eac | 2014-10-28 11:05:29 +0100 | [diff] [blame] | 247 | |
Jiahau Chang | 9da5a10 | 2017-07-20 14:48:27 +0300 | [diff] [blame] | 248 | if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA && |
| 249 | pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI) |
| 250 | xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL; |
| 251 | |
Roger Quadros | 69307cc | 2017-04-07 17:57:12 +0300 | [diff] [blame] | 252 | if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241) |
| 253 | xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7; |
| 254 | |
Cherian, George | 11644a7 | 2018-11-09 17:21:22 +0200 | [diff] [blame] | 255 | if ((pdev->vendor == PCI_VENDOR_ID_BROADCOM || |
| 256 | pdev->vendor == PCI_VENDOR_ID_CAVIUM) && |
| 257 | pdev->device == 0x9026) |
| 258 | xhci->quirks |= XHCI_RESET_PLL_ON_DISCONNECT; |
| 259 | |
Oliver Neukum | 85f4e45b | 2014-05-14 14:00:23 +0200 | [diff] [blame] | 260 | if (xhci->quirks & XHCI_RESET_ON_RESUME) |
| 261 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 262 | "QUIRK: Resetting on resume"); |
Sebastian Andrzej Siewior | da3c9c4 | 2011-09-23 14:20:00 -0700 | [diff] [blame] | 263 | } |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 264 | |
Mathias Nyman | c3c5819 | 2015-07-21 17:20:25 +0300 | [diff] [blame] | 265 | #ifdef CONFIG_ACPI |
| 266 | static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) |
| 267 | { |
Andy Shevchenko | 94116f8 | 2017-06-05 19:40:46 +0300 | [diff] [blame] | 268 | static const guid_t intel_dsm_guid = |
| 269 | GUID_INIT(0xac340cb7, 0xe901, 0x45bf, |
| 270 | 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23); |
Mika Westerberg | 84ed915 | 2015-12-04 15:53:42 +0200 | [diff] [blame] | 271 | union acpi_object *obj; |
| 272 | |
Andy Shevchenko | 94116f8 | 2017-06-05 19:40:46 +0300 | [diff] [blame] | 273 | obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1, |
Mika Westerberg | 84ed915 | 2015-12-04 15:53:42 +0200 | [diff] [blame] | 274 | NULL); |
| 275 | ACPI_FREE(obj); |
Mathias Nyman | c3c5819 | 2015-07-21 17:20:25 +0300 | [diff] [blame] | 276 | } |
| 277 | #else |
Mika Westerberg | 84ed915 | 2015-12-04 15:53:42 +0200 | [diff] [blame] | 278 | static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { } |
Mathias Nyman | c3c5819 | 2015-07-21 17:20:25 +0300 | [diff] [blame] | 279 | #endif /* CONFIG_ACPI */ |
| 280 | |
Sebastian Andrzej Siewior | da3c9c4 | 2011-09-23 14:20:00 -0700 | [diff] [blame] | 281 | /* called during probe() after chip reset completes */ |
| 282 | static int xhci_pci_setup(struct usb_hcd *hcd) |
| 283 | { |
| 284 | struct xhci_hcd *xhci; |
| 285 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
| 286 | int retval; |
| 287 | |
Mathias Nyman | b50107b | 2015-10-01 18:40:38 +0300 | [diff] [blame] | 288 | xhci = hcd_to_xhci(hcd); |
| 289 | if (!xhci->sbrn) |
| 290 | pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn); |
| 291 | |
Adam Wallis | ab725cb | 2017-12-08 17:59:13 +0200 | [diff] [blame] | 292 | /* imod_interval is the interrupt moderation value in nanoseconds. */ |
| 293 | xhci->imod_interval = 40000; |
| 294 | |
Sebastian Andrzej Siewior | da3c9c4 | 2011-09-23 14:20:00 -0700 | [diff] [blame] | 295 | retval = xhci_gen_setup(hcd, xhci_pci_quirks); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 296 | if (retval) |
Sebastian Andrzej Siewior | da3c9c4 | 2011-09-23 14:20:00 -0700 | [diff] [blame] | 297 | return retval; |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 298 | |
Sebastian Andrzej Siewior | da3c9c4 | 2011-09-23 14:20:00 -0700 | [diff] [blame] | 299 | if (!usb_hcd_is_primary_hcd(hcd)) |
| 300 | return 0; |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 301 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 302 | xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn); |
| 303 | |
| 304 | /* Find any debug ports */ |
Lu Baolu | 989bad1 | 2017-01-23 14:20:03 +0200 | [diff] [blame] | 305 | return xhci_pci_reinit(xhci, pdev); |
Sarah Sharp | b02d0ed | 2010-10-26 11:03:44 -0700 | [diff] [blame] | 306 | } |
| 307 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 308 | /* |
| 309 | * We need to register our own PCI probe function (instead of the USB core's |
| 310 | * function) in order to create a second roothub under xHCI. |
| 311 | */ |
| 312 | static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id) |
| 313 | { |
| 314 | int retval; |
| 315 | struct xhci_hcd *xhci; |
| 316 | struct hc_driver *driver; |
| 317 | struct usb_hcd *hcd; |
| 318 | |
| 319 | driver = (struct hc_driver *)id->driver_data; |
Mathias Nyman | bcffae7 | 2014-03-03 19:30:17 +0200 | [diff] [blame] | 320 | |
| 321 | /* Prevent runtime suspending between USB-2 and USB-3 initialization */ |
| 322 | pm_runtime_get_noresume(&dev->dev); |
| 323 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 324 | /* Register the USB 2.0 roothub. |
| 325 | * FIXME: USB core must know to register the USB 2.0 roothub first. |
| 326 | * This is sort of silly, because we could just set the HCD driver flags |
| 327 | * to say USB 2.0, but I'm not sure what the implications would be in |
| 328 | * the other parts of the HCD code. |
| 329 | */ |
| 330 | retval = usb_hcd_pci_probe(dev, id); |
| 331 | |
| 332 | if (retval) |
Mathias Nyman | bcffae7 | 2014-03-03 19:30:17 +0200 | [diff] [blame] | 333 | goto put_runtime_pm; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 334 | |
| 335 | /* USB 2.0 roothub is stored in the PCI device now. */ |
| 336 | hcd = dev_get_drvdata(&dev->dev); |
| 337 | xhci = hcd_to_xhci(hcd); |
| 338 | xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev, |
| 339 | pci_name(dev), hcd); |
| 340 | if (!xhci->shared_hcd) { |
| 341 | retval = -ENOMEM; |
| 342 | goto dealloc_usb2_hcd; |
| 343 | } |
| 344 | |
Hans de Goede | fa31b3c | 2018-03-20 15:57:09 +0300 | [diff] [blame] | 345 | retval = xhci_ext_cap_init(xhci); |
| 346 | if (retval) |
| 347 | goto put_usb3_hcd; |
| 348 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 349 | retval = usb_add_hcd(xhci->shared_hcd, dev->irq, |
Yong Zhang | b5dd18d | 2011-09-07 16:10:52 +0800 | [diff] [blame] | 350 | IRQF_SHARED); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 351 | if (retval) |
| 352 | goto put_usb3_hcd; |
| 353 | /* Roothub already marked as USB 3.0 speed */ |
Sarah Sharp | 3b3db02 | 2012-05-09 10:55:03 -0700 | [diff] [blame] | 354 | |
Hans de Goede | 8f873c1 | 2014-07-25 22:01:18 +0200 | [diff] [blame] | 355 | if (!(xhci->quirks & XHCI_BROKEN_STREAMS) && |
| 356 | HCC_MAX_PSA(xhci->hcc_params) >= 4) |
Oliver Neukum | 14aec58 | 2014-02-11 20:36:04 +0100 | [diff] [blame] | 357 | xhci->shared_hcd->can_do_streams = 1; |
| 358 | |
Mathias Nyman | c3c5819 | 2015-07-21 17:20:25 +0300 | [diff] [blame] | 359 | if (xhci->quirks & XHCI_PME_STUCK_QUIRK) |
| 360 | xhci_pme_acpi_rtd3_enable(dev); |
| 361 | |
Mathias Nyman | bcffae7 | 2014-03-03 19:30:17 +0200 | [diff] [blame] | 362 | /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */ |
| 363 | pm_runtime_put_noidle(&dev->dev); |
| 364 | |
Mathias Nyman | 2815ef7 | 2018-09-20 19:13:38 +0300 | [diff] [blame] | 365 | if (xhci->quirks & XHCI_DEFAULT_PM_RUNTIME_ALLOW) |
| 366 | pm_runtime_allow(&dev->dev); |
| 367 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 368 | return 0; |
| 369 | |
| 370 | put_usb3_hcd: |
| 371 | usb_put_hcd(xhci->shared_hcd); |
| 372 | dealloc_usb2_hcd: |
| 373 | usb_hcd_pci_remove(dev); |
Mathias Nyman | bcffae7 | 2014-03-03 19:30:17 +0200 | [diff] [blame] | 374 | put_runtime_pm: |
| 375 | pm_runtime_put_noidle(&dev->dev); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 376 | return retval; |
| 377 | } |
| 378 | |
Sarah Sharp | b02d0ed | 2010-10-26 11:03:44 -0700 | [diff] [blame] | 379 | static void xhci_pci_remove(struct pci_dev *dev) |
| 380 | { |
| 381 | struct xhci_hcd *xhci; |
| 382 | |
| 383 | xhci = hcd_to_xhci(pci_get_drvdata(dev)); |
Mathias Nyman | 98d74f9 | 2016-04-08 16:25:10 +0300 | [diff] [blame] | 384 | xhci->xhc_state |= XHCI_STATE_REMOVING; |
Mathias Nyman | 2815ef7 | 2018-09-20 19:13:38 +0300 | [diff] [blame] | 385 | |
| 386 | if (xhci->quirks & XHCI_DEFAULT_PM_RUNTIME_ALLOW) |
| 387 | pm_runtime_forbid(&dev->dev); |
| 388 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 389 | if (xhci->shared_hcd) { |
| 390 | usb_remove_hcd(xhci->shared_hcd); |
| 391 | usb_put_hcd(xhci->shared_hcd); |
Mathias Nyman | f068090 | 2018-11-09 17:21:17 +0200 | [diff] [blame] | 392 | xhci->shared_hcd = NULL; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 393 | } |
Takashi Iwai | 638298d | 2013-09-12 08:11:06 +0200 | [diff] [blame] | 394 | |
| 395 | /* Workaround for spurious wakeups at shutdown with HSW */ |
| 396 | if (xhci->quirks & XHCI_SPURIOUS_WAKEUP) |
| 397 | pci_set_power_state(dev, PCI_D3hot); |
Mathias Nyman | f1f6d9a | 2016-08-16 10:18:06 +0300 | [diff] [blame] | 398 | |
| 399 | usb_hcd_pci_remove(dev); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 400 | } |
| 401 | |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 402 | #ifdef CONFIG_PM |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 403 | /* |
| 404 | * In some Intel xHCI controllers, in order to get D3 working, |
| 405 | * through a vendor specific SSIC CONFIG register at offset 0x883c, |
| 406 | * SSIC PORT need to be marked as "unused" before putting xHCI |
| 407 | * into D3. After D3 exit, the SSIC port need to be marked as "used". |
| 408 | * Without this change, xHCI might not enter D3 state. |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 409 | */ |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 410 | static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend) |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 411 | { |
| 412 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 413 | u32 val; |
| 414 | void __iomem *reg; |
Lu Baolu | fa89537 | 2016-01-26 17:50:05 +0200 | [diff] [blame] | 415 | int i; |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 416 | |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 417 | for (i = 0; i < SSIC_PORT_NUM; i++) { |
| 418 | reg = (void __iomem *) xhci->cap_regs + |
| 419 | SSIC_PORT_CFG2 + |
| 420 | i * SSIC_PORT_CFG2_OFFSET; |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 421 | |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 422 | /* Notify SSIC that SSIC profile programming is not done. */ |
| 423 | val = readl(reg) & ~PROG_DONE; |
| 424 | writel(val, reg); |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 425 | |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 426 | /* Mark SSIC port as unused(suspend) or used(resume) */ |
| 427 | val = readl(reg); |
| 428 | if (suspend) |
| 429 | val |= SSIC_PORT_UNUSED; |
| 430 | else |
| 431 | val &= ~SSIC_PORT_UNUSED; |
| 432 | writel(val, reg); |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 433 | |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 434 | /* Notify SSIC that SSIC profile programming is done */ |
| 435 | val = readl(reg) | PROG_DONE; |
| 436 | writel(val, reg); |
| 437 | readl(reg); |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 438 | } |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 439 | } |
| 440 | |
| 441 | /* |
| 442 | * Make sure PME works on some Intel xHCI controllers by writing 1 to clear |
| 443 | * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4 |
| 444 | */ |
| 445 | static void xhci_pme_quirk(struct usb_hcd *hcd) |
| 446 | { |
| 447 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
| 448 | void __iomem *reg; |
| 449 | u32 val; |
Tomer Barletz | 2b7627b | 2015-09-21 17:46:11 +0300 | [diff] [blame] | 450 | |
| 451 | reg = (void __iomem *) xhci->cap_regs + 0x80a4; |
| 452 | val = readl(reg); |
| 453 | writel(val | BIT(28), reg); |
| 454 | readl(reg); |
| 455 | } |
| 456 | |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 457 | static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup) |
| 458 | { |
| 459 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Sarah Sharp | c3897aa | 2013-04-18 10:02:03 -0700 | [diff] [blame] | 460 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
Lu Baolu | 92149c9 | 2016-01-26 17:50:07 +0200 | [diff] [blame] | 461 | int ret; |
Sarah Sharp | c3897aa | 2013-04-18 10:02:03 -0700 | [diff] [blame] | 462 | |
| 463 | /* |
| 464 | * Systems with the TI redriver that loses port status change events |
| 465 | * need to have the registers polled during D3, so avoid D3cold. |
| 466 | */ |
Andrew Bresticker | e1cd972 | 2014-10-03 11:35:27 +0300 | [diff] [blame] | 467 | if (xhci->quirks & XHCI_COMP_MODE_QUIRK) |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 468 | pci_d3cold_disable(pdev); |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 469 | |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 470 | if (xhci->quirks & XHCI_PME_STUCK_QUIRK) |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 471 | xhci_pme_quirk(hcd); |
| 472 | |
| 473 | if (xhci->quirks & XHCI_SSIC_PORT_UNUSED) |
| 474 | xhci_ssic_port_unused_quirk(hcd, true); |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 475 | |
Lu Baolu | 92149c9 | 2016-01-26 17:50:07 +0200 | [diff] [blame] | 476 | ret = xhci_suspend(xhci, do_wakeup); |
| 477 | if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED)) |
| 478 | xhci_ssic_port_unused_quirk(hcd, false); |
| 479 | |
| 480 | return ret; |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 481 | } |
| 482 | |
| 483 | static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated) |
| 484 | { |
| 485 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 486 | struct pci_dev *pdev = to_pci_dev(hcd->self.controller); |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 487 | int retval = 0; |
| 488 | |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 489 | /* The BIOS on systems with the Intel Panther Point chipset may or may |
| 490 | * not support xHCI natively. That means that during system resume, it |
| 491 | * may switch the ports back to EHCI so that users can use their |
| 492 | * keyboard to select a kernel from GRUB after resume from hibernate. |
| 493 | * |
| 494 | * The BIOS is supposed to remember whether the OS had xHCI ports |
| 495 | * enabled before resume, and switch the ports back to xHCI when the |
| 496 | * BIOS/OS semaphore is written, but we all know we can't trust BIOS |
| 497 | * writers. |
| 498 | * |
| 499 | * Unconditionally switch the ports back to xHCI after a system resume. |
Mathias Nyman | 26b7679 | 2013-07-23 11:35:47 +0300 | [diff] [blame] | 500 | * It should not matter whether the EHCI or xHCI controller is |
| 501 | * resumed first. It's enough to do the switchover in xHCI because |
| 502 | * USB core won't notice anything as the hub driver doesn't start |
| 503 | * running again until after all the devices (including both EHCI and |
| 504 | * xHCI host controllers) have been resumed. |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 505 | */ |
Mathias Nyman | 26b7679 | 2013-07-23 11:35:47 +0300 | [diff] [blame] | 506 | |
| 507 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) |
| 508 | usb_enable_intel_xhci_ports(pdev); |
Sarah Sharp | 69e848c | 2011-02-22 09:57:15 -0800 | [diff] [blame] | 509 | |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 510 | if (xhci->quirks & XHCI_SSIC_PORT_UNUSED) |
| 511 | xhci_ssic_port_unused_quirk(hcd, false); |
| 512 | |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 513 | if (xhci->quirks & XHCI_PME_STUCK_QUIRK) |
Lu Baolu | 7e70cbf | 2016-01-26 17:50:06 +0200 | [diff] [blame] | 514 | xhci_pme_quirk(hcd); |
Mathias Nyman | b8cb91e | 2015-03-06 17:23:19 +0200 | [diff] [blame] | 515 | |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 516 | retval = xhci_resume(xhci, hibernated); |
| 517 | return retval; |
| 518 | } |
| 519 | #endif /* CONFIG_PM */ |
| 520 | |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 521 | /*-------------------------------------------------------------------------*/ |
| 522 | |
| 523 | /* PCI driver selection metadata; PCI hotplugging uses this */ |
| 524 | static const struct pci_device_id pci_ids[] = { { |
| 525 | /* handle any USB 3.0 xHCI controller */ |
| 526 | PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0), |
| 527 | .driver_data = (unsigned long) &xhci_pci_hc_driver, |
| 528 | }, |
| 529 | { /* end: all zeroes */ } |
| 530 | }; |
| 531 | MODULE_DEVICE_TABLE(pci, pci_ids); |
| 532 | |
| 533 | /* pci driver glue; this is a "new style" PCI driver module */ |
| 534 | static struct pci_driver xhci_pci_driver = { |
| 535 | .name = (char *) hcd_name, |
| 536 | .id_table = pci_ids, |
| 537 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 538 | .probe = xhci_pci_probe, |
Sarah Sharp | b02d0ed | 2010-10-26 11:03:44 -0700 | [diff] [blame] | 539 | .remove = xhci_pci_remove, |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 540 | /* suspend and resume implemented later */ |
| 541 | |
| 542 | .shutdown = usb_hcd_pci_shutdown, |
Alan Stern | f875fdb | 2013-09-24 15:45:25 -0400 | [diff] [blame] | 543 | #ifdef CONFIG_PM |
Andiry Xu | 5535b1d5 | 2010-10-14 07:23:06 -0700 | [diff] [blame] | 544 | .driver = { |
| 545 | .pm = &usb_hcd_pci_pm_ops |
| 546 | }, |
| 547 | #endif |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 548 | }; |
| 549 | |
Andrew Bresticker | 29e409f | 2014-10-03 11:35:29 +0300 | [diff] [blame] | 550 | static int __init xhci_pci_init(void) |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 551 | { |
Roger Quadros | cd33a32 | 2015-05-29 17:01:46 +0300 | [diff] [blame] | 552 | xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides); |
Andrew Bresticker | 1885d9a | 2014-10-03 11:35:26 +0300 | [diff] [blame] | 553 | #ifdef CONFIG_PM |
| 554 | xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend; |
| 555 | xhci_pci_hc_driver.pci_resume = xhci_pci_resume; |
| 556 | #endif |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 557 | return pci_register_driver(&xhci_pci_driver); |
| 558 | } |
Andrew Bresticker | 29e409f | 2014-10-03 11:35:29 +0300 | [diff] [blame] | 559 | module_init(xhci_pci_init); |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 560 | |
Andrew Bresticker | 29e409f | 2014-10-03 11:35:29 +0300 | [diff] [blame] | 561 | static void __exit xhci_pci_exit(void) |
Sarah Sharp | 66d4ead | 2009-04-27 19:52:28 -0700 | [diff] [blame] | 562 | { |
| 563 | pci_unregister_driver(&xhci_pci_driver); |
| 564 | } |
Andrew Bresticker | 29e409f | 2014-10-03 11:35:29 +0300 | [diff] [blame] | 565 | module_exit(xhci_pci_exit); |
| 566 | |
| 567 | MODULE_DESCRIPTION("xHCI PCI Host Controller Driver"); |
| 568 | MODULE_LICENSE("GPL"); |