Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 2 | /* |
Grant Likely | c103de2 | 2011-06-04 18:38:28 -0600 | [diff] [blame] | 3 | * Copyright (C) 2008, 2009 Provigent Ltd. |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 4 | * |
Paul Gortmaker | ef3e710 | 2016-03-27 11:44:46 -0400 | [diff] [blame] | 5 | * Author: Baruch Siach <baruch@tkos.co.il> |
| 6 | * |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 7 | * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061) |
| 8 | * |
| 9 | * Data sheet: ARM DDI 0190B, September 2000 |
| 10 | */ |
| 11 | #include <linux/spinlock.h> |
| 12 | #include <linux/errno.h> |
Paul Gortmaker | ef3e710 | 2016-03-27 11:44:46 -0400 | [diff] [blame] | 13 | #include <linux/init.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 14 | #include <linux/io.h> |
| 15 | #include <linux/ioport.h> |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 16 | #include <linux/interrupt.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 17 | #include <linux/irq.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 18 | #include <linux/irqchip/chained_irq.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 19 | #include <linux/bitops.h> |
Linus Walleij | dcc6cee | 2018-05-24 14:30:26 +0200 | [diff] [blame] | 20 | #include <linux/gpio/driver.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 21 | #include <linux/device.h> |
| 22 | #include <linux/amba/bus.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 23 | #include <linux/slab.h> |
Haojian Zhuang | 39b70ee | 2013-02-17 19:42:51 +0800 | [diff] [blame] | 24 | #include <linux/pinctrl/consumer.h> |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 25 | #include <linux/pm.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 26 | |
| 27 | #define GPIODIR 0x400 |
| 28 | #define GPIOIS 0x404 |
| 29 | #define GPIOIBE 0x408 |
| 30 | #define GPIOIEV 0x40C |
| 31 | #define GPIOIE 0x410 |
| 32 | #define GPIORIS 0x414 |
| 33 | #define GPIOMIS 0x418 |
| 34 | #define GPIOIC 0x41C |
| 35 | |
| 36 | #define PL061_GPIO_NR 8 |
| 37 | |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 38 | #ifdef CONFIG_PM |
| 39 | struct pl061_context_save_regs { |
| 40 | u8 gpio_data; |
| 41 | u8 gpio_dir; |
| 42 | u8 gpio_is; |
| 43 | u8 gpio_ibe; |
| 44 | u8 gpio_iev; |
| 45 | u8 gpio_ie; |
| 46 | }; |
| 47 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 48 | |
Linus Walleij | 538f76c | 2016-11-25 10:43:15 +0100 | [diff] [blame] | 49 | struct pl061 { |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 50 | raw_spinlock_t lock; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 51 | |
| 52 | void __iomem *base; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 53 | struct gpio_chip gc; |
Manivannan Sadhasivam | ed8dce4 | 2018-10-24 22:59:15 +0530 | [diff] [blame] | 54 | struct irq_chip irq_chip; |
Linus Walleij | 9c18be8 | 2016-11-25 10:41:37 +0100 | [diff] [blame] | 55 | int parent_irq; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 56 | |
| 57 | #ifdef CONFIG_PM |
| 58 | struct pl061_context_save_regs csave_regs; |
| 59 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 60 | }; |
| 61 | |
Linus Walleij | 3484f1b | 2016-04-28 13:18:59 +0200 | [diff] [blame] | 62 | static int pl061_get_direction(struct gpio_chip *gc, unsigned offset) |
| 63 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 64 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Linus Walleij | 3484f1b | 2016-04-28 13:18:59 +0200 | [diff] [blame] | 65 | |
Matti Vaittinen | e42615e | 2019-11-06 10:54:12 +0200 | [diff] [blame] | 66 | if (readb(pl061->base + GPIODIR) & BIT(offset)) |
| 67 | return GPIO_LINE_DIRECTION_OUT; |
| 68 | |
| 69 | return GPIO_LINE_DIRECTION_IN; |
Linus Walleij | 3484f1b | 2016-04-28 13:18:59 +0200 | [diff] [blame] | 70 | } |
| 71 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 72 | static int pl061_direction_input(struct gpio_chip *gc, unsigned offset) |
| 73 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 74 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 75 | unsigned long flags; |
| 76 | unsigned char gpiodir; |
| 77 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 78 | raw_spin_lock_irqsave(&pl061->lock, flags); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 79 | gpiodir = readb(pl061->base + GPIODIR); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 80 | gpiodir &= ~(BIT(offset)); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 81 | writeb(gpiodir, pl061->base + GPIODIR); |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 82 | raw_spin_unlock_irqrestore(&pl061->lock, flags); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 83 | |
| 84 | return 0; |
| 85 | } |
| 86 | |
| 87 | static int pl061_direction_output(struct gpio_chip *gc, unsigned offset, |
| 88 | int value) |
| 89 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 90 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 91 | unsigned long flags; |
| 92 | unsigned char gpiodir; |
| 93 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 94 | raw_spin_lock_irqsave(&pl061->lock, flags); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 95 | writeb(!!value << offset, pl061->base + (BIT(offset + 2))); |
| 96 | gpiodir = readb(pl061->base + GPIODIR); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 97 | gpiodir |= BIT(offset); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 98 | writeb(gpiodir, pl061->base + GPIODIR); |
viresh kumar | 64b997c5 | 2010-04-21 09:42:05 +0100 | [diff] [blame] | 99 | |
| 100 | /* |
| 101 | * gpio value is set again, because pl061 doesn't allow to set value of |
| 102 | * a gpio pin before configuring it in OUT mode. |
| 103 | */ |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 104 | writeb(!!value << offset, pl061->base + (BIT(offset + 2))); |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 105 | raw_spin_unlock_irqrestore(&pl061->lock, flags); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 106 | |
| 107 | return 0; |
| 108 | } |
| 109 | |
| 110 | static int pl061_get_value(struct gpio_chip *gc, unsigned offset) |
| 111 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 112 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 113 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 114 | return !!readb(pl061->base + (BIT(offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 115 | } |
| 116 | |
| 117 | static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value) |
| 118 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 119 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 120 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 121 | writeb(!!value << offset, pl061->base + (BIT(offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 122 | } |
| 123 | |
Lennert Buytenhek | b222186 | 2011-01-12 17:00:16 -0800 | [diff] [blame] | 124 | static int pl061_irq_type(struct irq_data *d, unsigned trigger) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 125 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 126 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 127 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 128 | int offset = irqd_to_hwirq(d); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 129 | unsigned long flags; |
| 130 | u8 gpiois, gpioibe, gpioiev; |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 131 | u8 bit = BIT(offset); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 132 | |
Axel Lin | c1cc9b9 | 2010-05-26 14:42:19 -0700 | [diff] [blame] | 133 | if (offset < 0 || offset >= PL061_GPIO_NR) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 134 | return -EINVAL; |
| 135 | |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 136 | if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) && |
| 137 | (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))) |
| 138 | { |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 139 | dev_err(gc->parent, |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 140 | "trying to configure line %d for both level and edge " |
| 141 | "detection, choose one!\n", |
| 142 | offset); |
| 143 | return -EINVAL; |
| 144 | } |
| 145 | |
Dan Carpenter | 21d4de1 | 2015-10-08 10:12:01 +0300 | [diff] [blame] | 146 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 147 | raw_spin_lock_irqsave(&pl061->lock, flags); |
Dan Carpenter | 21d4de1 | 2015-10-08 10:12:01 +0300 | [diff] [blame] | 148 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 149 | gpioiev = readb(pl061->base + GPIOIEV); |
| 150 | gpiois = readb(pl061->base + GPIOIS); |
| 151 | gpioibe = readb(pl061->base + GPIOIBE); |
Dan Carpenter | 21d4de1 | 2015-10-08 10:12:01 +0300 | [diff] [blame] | 152 | |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 153 | if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 154 | bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH; |
| 155 | |
| 156 | /* Disable edge detection */ |
| 157 | gpioibe &= ~bit; |
| 158 | /* Enable level detection */ |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 159 | gpiois |= bit; |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 160 | /* Select polarity */ |
| 161 | if (polarity) |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 162 | gpioiev |= bit; |
| 163 | else |
| 164 | gpioiev &= ~bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 165 | irq_set_handler_locked(d, handle_level_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 166 | dev_dbg(gc->parent, "line %d: IRQ on %s level\n", |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 167 | offset, |
| 168 | polarity ? "HIGH" : "LOW"); |
| 169 | } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { |
| 170 | /* Disable level detection */ |
| 171 | gpiois &= ~bit; |
| 172 | /* Select both edges, setting this makes GPIOEV be ignored */ |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 173 | gpioibe |= bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 174 | irq_set_handler_locked(d, handle_edge_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 175 | dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset); |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 176 | } else if ((trigger & IRQ_TYPE_EDGE_RISING) || |
| 177 | (trigger & IRQ_TYPE_EDGE_FALLING)) { |
| 178 | bool rising = trigger & IRQ_TYPE_EDGE_RISING; |
| 179 | |
| 180 | /* Disable level detection */ |
| 181 | gpiois &= ~bit; |
| 182 | /* Clear detection on both edges */ |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 183 | gpioibe &= ~bit; |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 184 | /* Select edge */ |
| 185 | if (rising) |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 186 | gpioiev |= bit; |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 187 | else |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 188 | gpioiev &= ~bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 189 | irq_set_handler_locked(d, handle_edge_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 190 | dev_dbg(gc->parent, "line %d: IRQ on %s edge\n", |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 191 | offset, |
| 192 | rising ? "RISING" : "FALLING"); |
| 193 | } else { |
| 194 | /* No trigger: disable everything */ |
| 195 | gpiois &= ~bit; |
| 196 | gpioibe &= ~bit; |
| 197 | gpioiev &= ~bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 198 | irq_set_handler_locked(d, handle_bad_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 199 | dev_warn(gc->parent, "no trigger selected for line %d\n", |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 200 | offset); |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 201 | } |
| 202 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 203 | writeb(gpiois, pl061->base + GPIOIS); |
| 204 | writeb(gpioibe, pl061->base + GPIOIBE); |
| 205 | writeb(gpioiev, pl061->base + GPIOIEV); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 206 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 207 | raw_spin_unlock_irqrestore(&pl061->lock, flags); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 208 | |
| 209 | return 0; |
| 210 | } |
| 211 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 212 | static void pl061_irq_handler(struct irq_desc *desc) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 213 | { |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 214 | unsigned long pending; |
| 215 | int offset; |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 216 | struct gpio_chip *gc = irq_desc_get_handler_data(desc); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 217 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 218 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 219 | |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 220 | chained_irq_enter(irqchip, desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 221 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 222 | pending = readb(pl061->base + GPIOMIS); |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 223 | if (pending) { |
Akinobu Mita | 984b3f5 | 2010-03-05 13:41:37 -0800 | [diff] [blame] | 224 | for_each_set_bit(offset, &pending, PL061_GPIO_NR) |
Thierry Reding | f0fbe7b | 2017-11-07 19:15:47 +0100 | [diff] [blame] | 225 | generic_handle_irq(irq_find_mapping(gc->irq.domain, |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 226 | offset)); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 227 | } |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 228 | |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 229 | chained_irq_exit(irqchip, desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 230 | } |
| 231 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 232 | static void pl061_irq_mask(struct irq_data *d) |
Rob Herring | 3ab5247 | 2011-10-21 08:05:53 -0500 | [diff] [blame] | 233 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 234 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 235 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 236 | u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 237 | u8 gpioie; |
Rob Herring | 3ab5247 | 2011-10-21 08:05:53 -0500 | [diff] [blame] | 238 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 239 | raw_spin_lock(&pl061->lock); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 240 | gpioie = readb(pl061->base + GPIOIE) & ~mask; |
| 241 | writeb(gpioie, pl061->base + GPIOIE); |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 242 | raw_spin_unlock(&pl061->lock); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 243 | } |
| 244 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 245 | static void pl061_irq_unmask(struct irq_data *d) |
| 246 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 247 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 248 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 249 | u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 250 | u8 gpioie; |
| 251 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 252 | raw_spin_lock(&pl061->lock); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 253 | gpioie = readb(pl061->base + GPIOIE) | mask; |
| 254 | writeb(gpioie, pl061->base + GPIOIE); |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 255 | raw_spin_unlock(&pl061->lock); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 256 | } |
| 257 | |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 258 | /** |
| 259 | * pl061_irq_ack() - ACK an edge IRQ |
| 260 | * @d: IRQ data for this IRQ |
| 261 | * |
| 262 | * This gets called from the edge IRQ handler to ACK the edge IRQ |
| 263 | * in the GPIOIC (interrupt-clear) register. For level IRQs this is |
| 264 | * not needed: these go away when the level signal goes away. |
| 265 | */ |
| 266 | static void pl061_irq_ack(struct irq_data *d) |
| 267 | { |
| 268 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 269 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 270 | u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); |
| 271 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 272 | raw_spin_lock(&pl061->lock); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 273 | writeb(mask, pl061->base + GPIOIC); |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 274 | raw_spin_unlock(&pl061->lock); |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 275 | } |
| 276 | |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 277 | static int pl061_irq_set_wake(struct irq_data *d, unsigned int state) |
| 278 | { |
| 279 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 280 | struct pl061 *pl061 = gpiochip_get_data(gc); |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 281 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 282 | return irq_set_irq_wake(pl061->parent_irq, state); |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 283 | } |
| 284 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 285 | static int pl061_probe(struct amba_device *adev, const struct amba_id *id) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 286 | { |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 287 | struct device *dev = &adev->dev; |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 288 | struct pl061 *pl061; |
Linus Walleij | 04ce935 | 2019-06-25 13:15:02 +0200 | [diff] [blame] | 289 | struct gpio_irq_chip *girq; |
Linus Walleij | 6da7b0d | 2016-11-25 11:02:19 +0100 | [diff] [blame] | 290 | int ret, irq; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 291 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 292 | pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL); |
| 293 | if (pl061 == NULL) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 294 | return -ENOMEM; |
| 295 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 296 | pl061->base = devm_ioremap_resource(dev, &adev->res); |
| 297 | if (IS_ERR(pl061->base)) |
| 298 | return PTR_ERR(pl061->base); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 299 | |
Julia Cartwright | 99b9b45 | 2017-03-09 10:21:56 -0600 | [diff] [blame] | 300 | raw_spin_lock_init(&pl061->lock); |
Thierry Reding | f0254b5 | 2020-04-01 22:05:26 +0200 | [diff] [blame] | 301 | pl061->gc.request = gpiochip_generic_request; |
| 302 | pl061->gc.free = gpiochip_generic_free; |
Linus Walleij | 6da7b0d | 2016-11-25 11:02:19 +0100 | [diff] [blame] | 303 | pl061->gc.base = -1; |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 304 | pl061->gc.get_direction = pl061_get_direction; |
| 305 | pl061->gc.direction_input = pl061_direction_input; |
| 306 | pl061->gc.direction_output = pl061_direction_output; |
| 307 | pl061->gc.get = pl061_get_value; |
| 308 | pl061->gc.set = pl061_set_value; |
| 309 | pl061->gc.ngpio = PL061_GPIO_NR; |
| 310 | pl061->gc.label = dev_name(dev); |
| 311 | pl061->gc.parent = dev; |
| 312 | pl061->gc.owner = THIS_MODULE; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 313 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 314 | /* |
| 315 | * irq_chip support |
| 316 | */ |
Manivannan Sadhasivam | ed8dce4 | 2018-10-24 22:59:15 +0530 | [diff] [blame] | 317 | pl061->irq_chip.name = dev_name(dev); |
| 318 | pl061->irq_chip.irq_ack = pl061_irq_ack; |
| 319 | pl061->irq_chip.irq_mask = pl061_irq_mask; |
| 320 | pl061->irq_chip.irq_unmask = pl061_irq_unmask; |
| 321 | pl061->irq_chip.irq_set_type = pl061_irq_type; |
| 322 | pl061->irq_chip.irq_set_wake = pl061_irq_set_wake; |
| 323 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 324 | writeb(0, pl061->base + GPIOIE); /* disable irqs */ |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 325 | irq = adev->irq[0]; |
Alexander Sverdlin | 1a55571 | 2020-03-03 10:28:28 +0100 | [diff] [blame] | 326 | if (!irq) |
| 327 | dev_warn(&adev->dev, "IRQ support disabled\n"); |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 328 | pl061->parent_irq = irq; |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 329 | |
Linus Walleij | 04ce935 | 2019-06-25 13:15:02 +0200 | [diff] [blame] | 330 | girq = &pl061->gc.irq; |
| 331 | girq->chip = &pl061->irq_chip; |
| 332 | girq->parent_handler = pl061_irq_handler; |
| 333 | girq->num_parents = 1; |
| 334 | girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents), |
| 335 | GFP_KERNEL); |
| 336 | if (!girq->parents) |
| 337 | return -ENOMEM; |
| 338 | girq->parents[0] = irq; |
| 339 | girq->default_type = IRQ_TYPE_NONE; |
| 340 | girq->handler = handle_bad_irq; |
| 341 | |
| 342 | ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061); |
| 343 | if (ret) |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 344 | return ret; |
Linus Walleij | 2ba3154 | 2013-11-27 08:47:02 +0100 | [diff] [blame] | 345 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 346 | amba_set_drvdata(adev, pl061); |
Enrico Weigelt | 4d19add | 2019-07-03 11:42:24 +0200 | [diff] [blame] | 347 | dev_info(dev, "PL061 GPIO chip registered\n"); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 348 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 349 | return 0; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 350 | } |
| 351 | |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 352 | #ifdef CONFIG_PM |
| 353 | static int pl061_suspend(struct device *dev) |
| 354 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 355 | struct pl061 *pl061 = dev_get_drvdata(dev); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 356 | int offset; |
| 357 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 358 | pl061->csave_regs.gpio_data = 0; |
| 359 | pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR); |
| 360 | pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS); |
| 361 | pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE); |
| 362 | pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV); |
| 363 | pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 364 | |
| 365 | for (offset = 0; offset < PL061_GPIO_NR; offset++) { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 366 | if (pl061->csave_regs.gpio_dir & (BIT(offset))) |
| 367 | pl061->csave_regs.gpio_data |= |
| 368 | pl061_get_value(&pl061->gc, offset) << offset; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 369 | } |
| 370 | |
| 371 | return 0; |
| 372 | } |
| 373 | |
| 374 | static int pl061_resume(struct device *dev) |
| 375 | { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 376 | struct pl061 *pl061 = dev_get_drvdata(dev); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 377 | int offset; |
| 378 | |
| 379 | for (offset = 0; offset < PL061_GPIO_NR; offset++) { |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 380 | if (pl061->csave_regs.gpio_dir & (BIT(offset))) |
| 381 | pl061_direction_output(&pl061->gc, offset, |
| 382 | pl061->csave_regs.gpio_data & |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 383 | (BIT(offset))); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 384 | else |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 385 | pl061_direction_input(&pl061->gc, offset); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 386 | } |
| 387 | |
Linus Walleij | 2796325 | 2016-11-25 10:48:40 +0100 | [diff] [blame] | 388 | writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS); |
| 389 | writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE); |
| 390 | writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV); |
| 391 | writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 392 | |
| 393 | return 0; |
| 394 | } |
| 395 | |
Viresh Kumar | 6e33ace | 2012-01-11 15:25:20 +0530 | [diff] [blame] | 396 | static const struct dev_pm_ops pl061_dev_pm_ops = { |
| 397 | .suspend = pl061_suspend, |
| 398 | .resume = pl061_resume, |
| 399 | .freeze = pl061_suspend, |
| 400 | .restore = pl061_resume, |
| 401 | }; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 402 | #endif |
| 403 | |
Arvind Yadav | 72c7c78 | 2017-08-23 21:45:09 +0530 | [diff] [blame] | 404 | static const struct amba_id pl061_ids[] = { |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 405 | { |
| 406 | .id = 0x00041061, |
| 407 | .mask = 0x000fffff, |
| 408 | }, |
| 409 | { 0, 0 }, |
| 410 | }; |
| 411 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 412 | static struct amba_driver pl061_gpio_driver = { |
| 413 | .drv = { |
| 414 | .name = "pl061_gpio", |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 415 | #ifdef CONFIG_PM |
| 416 | .pm = &pl061_dev_pm_ops, |
| 417 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 418 | }, |
| 419 | .id_table = pl061_ids, |
| 420 | .probe = pl061_probe, |
| 421 | }; |
| 422 | |
| 423 | static int __init pl061_gpio_init(void) |
| 424 | { |
| 425 | return amba_driver_register(&pl061_gpio_driver); |
| 426 | } |
Paul Gortmaker | ef3e710 | 2016-03-27 11:44:46 -0400 | [diff] [blame] | 427 | device_initcall(pl061_gpio_init); |