blob: 1b72720b36e26ab3d0fbaa72358869f16a0e5eb9 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
18
Sujith55624202010-01-08 10:36:02 +053019#include "ath9k.h"
20
21static char *dev_info = "ath9k";
22
23MODULE_AUTHOR("Atheros Communications");
24MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
25MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
26MODULE_LICENSE("Dual BSD/GPL");
27
28static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
29module_param_named(debug, ath9k_debug, uint, 0);
30MODULE_PARM_DESC(debug, "Debugging mask");
31
32int modparam_nohwcrypt;
33module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
34MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
35
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053036int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053037module_param_named(blink, led_blink, int, 0444);
38MODULE_PARM_DESC(blink, "Enable LED blink on activity");
39
Sujith55624202010-01-08 10:36:02 +053040/* We use the hw_value as an index into our private channel structure */
41
42#define CHAN2G(_freq, _idx) { \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 20, \
46}
47
48#define CHAN5G(_freq, _idx) { \
49 .band = IEEE80211_BAND_5GHZ, \
50 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55/* Some 2 GHz radios are actually tunable on 2312-2732
56 * on 5 MHz steps, we support the channels which we know
57 * we have calibration data for all cards though to make
58 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020059static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053060 CHAN2G(2412, 0), /* Channel 1 */
61 CHAN2G(2417, 1), /* Channel 2 */
62 CHAN2G(2422, 2), /* Channel 3 */
63 CHAN2G(2427, 3), /* Channel 4 */
64 CHAN2G(2432, 4), /* Channel 5 */
65 CHAN2G(2437, 5), /* Channel 6 */
66 CHAN2G(2442, 6), /* Channel 7 */
67 CHAN2G(2447, 7), /* Channel 8 */
68 CHAN2G(2452, 8), /* Channel 9 */
69 CHAN2G(2457, 9), /* Channel 10 */
70 CHAN2G(2462, 10), /* Channel 11 */
71 CHAN2G(2467, 11), /* Channel 12 */
72 CHAN2G(2472, 12), /* Channel 13 */
73 CHAN2G(2484, 13), /* Channel 14 */
74};
75
76/* Some 5 GHz radios are actually tunable on XXXX-YYYY
77 * on 5 MHz steps, we support the channels which we know
78 * we have calibration data for all cards though to make
79 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020080static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053081 /* _We_ call this UNII 1 */
82 CHAN5G(5180, 14), /* Channel 36 */
83 CHAN5G(5200, 15), /* Channel 40 */
84 CHAN5G(5220, 16), /* Channel 44 */
85 CHAN5G(5240, 17), /* Channel 48 */
86 /* _We_ call this UNII 2 */
87 CHAN5G(5260, 18), /* Channel 52 */
88 CHAN5G(5280, 19), /* Channel 56 */
89 CHAN5G(5300, 20), /* Channel 60 */
90 CHAN5G(5320, 21), /* Channel 64 */
91 /* _We_ call this "Middle band" */
92 CHAN5G(5500, 22), /* Channel 100 */
93 CHAN5G(5520, 23), /* Channel 104 */
94 CHAN5G(5540, 24), /* Channel 108 */
95 CHAN5G(5560, 25), /* Channel 112 */
96 CHAN5G(5580, 26), /* Channel 116 */
97 CHAN5G(5600, 27), /* Channel 120 */
98 CHAN5G(5620, 28), /* Channel 124 */
99 CHAN5G(5640, 29), /* Channel 128 */
100 CHAN5G(5660, 30), /* Channel 132 */
101 CHAN5G(5680, 31), /* Channel 136 */
102 CHAN5G(5700, 32), /* Channel 140 */
103 /* _We_ call this UNII 3 */
104 CHAN5G(5745, 33), /* Channel 149 */
105 CHAN5G(5765, 34), /* Channel 153 */
106 CHAN5G(5785, 35), /* Channel 157 */
107 CHAN5G(5805, 36), /* Channel 161 */
108 CHAN5G(5825, 37), /* Channel 165 */
109};
110
111/* Atheros hardware rate code addition for short premble */
112#define SHPCHECK(__hw_rate, __flags) \
113 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
114
115#define RATE(_bitrate, _hw_rate, _flags) { \
116 .bitrate = (_bitrate), \
117 .flags = (_flags), \
118 .hw_value = (_hw_rate), \
119 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
120}
121
122static struct ieee80211_rate ath9k_legacy_rates[] = {
123 RATE(10, 0x1b, 0),
124 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
126 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
127 RATE(60, 0x0b, 0),
128 RATE(90, 0x0f, 0),
129 RATE(120, 0x0a, 0),
130 RATE(180, 0x0e, 0),
131 RATE(240, 0x09, 0),
132 RATE(360, 0x0d, 0),
133 RATE(480, 0x08, 0),
134 RATE(540, 0x0c, 0),
135};
136
Sujith285f2dd2010-01-08 10:36:07 +0530137static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530138
139/*
140 * Read and write, they both share the same lock. We do this to serialize
141 * reads and writes on Atheros 802.11n PCI devices only. This is required
142 * as the FIFO on these devices can only accept sanely 2 requests.
143 */
144
145static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
146{
147 struct ath_hw *ah = (struct ath_hw *) hw_priv;
148 struct ath_common *common = ath9k_hw_common(ah);
149 struct ath_softc *sc = (struct ath_softc *) common->priv;
150
151 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
152 unsigned long flags;
153 spin_lock_irqsave(&sc->sc_serial_rw, flags);
154 iowrite32(val, sc->mem + reg_offset);
155 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
156 } else
157 iowrite32(val, sc->mem + reg_offset);
158}
159
160static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
161{
162 struct ath_hw *ah = (struct ath_hw *) hw_priv;
163 struct ath_common *common = ath9k_hw_common(ah);
164 struct ath_softc *sc = (struct ath_softc *) common->priv;
165 u32 val;
166
167 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
168 unsigned long flags;
169 spin_lock_irqsave(&sc->sc_serial_rw, flags);
170 val = ioread32(sc->mem + reg_offset);
171 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
172 } else
173 val = ioread32(sc->mem + reg_offset);
174 return val;
175}
176
177static const struct ath_ops ath9k_common_ops = {
178 .read = ath9k_ioread32,
179 .write = ath9k_iowrite32,
180};
181
182/**************************/
183/* Initialization */
184/**************************/
185
186static void setup_ht_cap(struct ath_softc *sc,
187 struct ieee80211_sta_ht_cap *ht_info)
188{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200189 struct ath_hw *ah = sc->sc_ah;
190 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530191 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200192 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530193
194 ht_info->ht_supported = true;
195 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
196 IEEE80211_HT_CAP_SM_PS |
197 IEEE80211_HT_CAP_SGI_40 |
198 IEEE80211_HT_CAP_DSSSCCK40;
199
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400200 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
201 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
202
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700203 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
204 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
205
Sujith55624202010-01-08 10:36:02 +0530206 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
207 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
208
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200209 if (AR_SREV_9300_20_OR_LATER(ah))
210 max_streams = 3;
211 else
212 max_streams = 2;
213
Felix Fietkau7a370812010-09-22 12:34:52 +0200214 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200215 if (max_streams >= 2)
216 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
217 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
218 }
219
Sujith55624202010-01-08 10:36:02 +0530220 /* set up supported mcs set */
221 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530222 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
223 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200224
225 ath_print(common, ATH_DBG_CONFIG,
226 "TX streams %d, RX streams: %d\n",
227 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530228
229 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530230 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
231 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
232 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
233 }
234
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200235 for (i = 0; i < rx_streams; i++)
236 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530237
238 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
239}
240
241static int ath9k_reg_notifier(struct wiphy *wiphy,
242 struct regulatory_request *request)
243{
244 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
245 struct ath_wiphy *aphy = hw->priv;
246 struct ath_softc *sc = aphy->sc;
247 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
248
249 return ath_reg_notifier_apply(wiphy, request, reg);
250}
251
252/*
253 * This function will allocate both the DMA descriptor structure, and the
254 * buffers it contains. These are used to contain the descriptors used
255 * by the system.
256*/
257int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
258 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400259 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530260{
261#define DS2PHYS(_dd, _ds) \
262 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
263#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
264#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
265 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400266 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530267 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400268 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530269
270 ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
271 name, nbuf, ndesc);
272
273 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400274
275 if (is_tx)
276 desc_len = sc->sc_ah->caps.tx_desc_len;
277 else
278 desc_len = sizeof(struct ath_desc);
279
Sujith55624202010-01-08 10:36:02 +0530280 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400281 if ((desc_len % 4) != 0) {
Sujith55624202010-01-08 10:36:02 +0530282 ath_print(common, ATH_DBG_FATAL,
283 "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400284 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530285 error = -ENOMEM;
286 goto fail;
287 }
288
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400289 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530290
291 /*
292 * Need additional DMA memory because we can't use
293 * descriptors that cross the 4K page boundary. Assume
294 * one skipped descriptor per 4K page.
295 */
296 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
297 u32 ndesc_skipped =
298 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
299 u32 dma_len;
300
301 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400302 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530303 dd->dd_desc_len += dma_len;
304
305 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700306 }
Sujith55624202010-01-08 10:36:02 +0530307 }
308
309 /* allocate descriptors */
310 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
311 &dd->dd_desc_paddr, GFP_KERNEL);
312 if (dd->dd_desc == NULL) {
313 error = -ENOMEM;
314 goto fail;
315 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400316 ds = (u8 *) dd->dd_desc;
Sujith55624202010-01-08 10:36:02 +0530317 ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
318 name, ds, (u32) dd->dd_desc_len,
319 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
320
321 /* allocate buffers */
322 bsize = sizeof(struct ath_buf) * nbuf;
323 bf = kzalloc(bsize, GFP_KERNEL);
324 if (bf == NULL) {
325 error = -ENOMEM;
326 goto fail2;
327 }
328 dd->dd_bufptr = bf;
329
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400330 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530331 bf->bf_desc = ds;
332 bf->bf_daddr = DS2PHYS(dd, ds);
333
334 if (!(sc->sc_ah->caps.hw_caps &
335 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
336 /*
337 * Skip descriptor addresses which can cause 4KB
338 * boundary crossing (addr + length) with a 32 dword
339 * descriptor fetch.
340 */
341 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
342 BUG_ON((caddr_t) bf->bf_desc >=
343 ((caddr_t) dd->dd_desc +
344 dd->dd_desc_len));
345
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400346 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530347 bf->bf_desc = ds;
348 bf->bf_daddr = DS2PHYS(dd, ds);
349 }
350 }
351 list_add_tail(&bf->list, head);
352 }
353 return 0;
354fail2:
355 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
356 dd->dd_desc_paddr);
357fail:
358 memset(dd, 0, sizeof(*dd));
359 return error;
360#undef ATH_DESC_4KB_BOUND_CHECK
361#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
362#undef DS2PHYS
363}
364
Sujith285f2dd2010-01-08 10:36:07 +0530365static void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530366{
Sujith285f2dd2010-01-08 10:36:07 +0530367 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
368 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530369
370 /* Get the hardware key cache size. */
Sujith285f2dd2010-01-08 10:36:07 +0530371 common->keymax = sc->sc_ah->caps.keycache_size;
Sujith55624202010-01-08 10:36:02 +0530372 if (common->keymax > ATH_KEYMAX) {
373 ath_print(common, ATH_DBG_ANY,
374 "Warning, using only %u entries in %u key cache\n",
375 ATH_KEYMAX, common->keymax);
376 common->keymax = ATH_KEYMAX;
377 }
378
379 /*
380 * Reset the key cache since some parts do not
381 * reset the contents on initial power up.
382 */
383 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900384 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530385
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200386 /*
Sujith55624202010-01-08 10:36:02 +0530387 * Check whether the separate key cache entries
388 * are required to handle both tx+rx MIC keys.
389 * With split mic keys the number of stations is limited
390 * to 27 otherwise 59.
391 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900392 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
393 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530394}
Sujith55624202010-01-08 10:36:02 +0530395
Sujith285f2dd2010-01-08 10:36:07 +0530396static int ath9k_init_btcoex(struct ath_softc *sc)
397{
398 int r, qnum;
399
400 switch (sc->sc_ah->btcoex_hw.scheme) {
401 case ATH_BTCOEX_CFG_NONE:
402 break;
403 case ATH_BTCOEX_CFG_2WIRE:
404 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
405 break;
406 case ATH_BTCOEX_CFG_3WIRE:
407 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
408 r = ath_init_btcoex_timer(sc);
409 if (r)
410 return -1;
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400411 qnum = sc->tx.hwq_map[WME_AC_BE];
Sujith285f2dd2010-01-08 10:36:07 +0530412 ath9k_hw_init_btcoex_hw(sc->sc_ah, qnum);
413 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
414 break;
415 default:
416 WARN_ON(1);
417 break;
Sujith55624202010-01-08 10:36:02 +0530418 }
419
Sujith285f2dd2010-01-08 10:36:07 +0530420 return 0;
421}
Sujith55624202010-01-08 10:36:02 +0530422
Sujith285f2dd2010-01-08 10:36:07 +0530423static int ath9k_init_queues(struct ath_softc *sc)
424{
425 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
426 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530427
Sujith285f2dd2010-01-08 10:36:07 +0530428 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
429 sc->tx.hwq_map[i] = -1;
Sujith55624202010-01-08 10:36:02 +0530430
Sujith285f2dd2010-01-08 10:36:07 +0530431 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
432 if (sc->beacon.beaconq == -1) {
433 ath_print(common, ATH_DBG_FATAL,
434 "Unable to setup a beacon xmit queue\n");
435 goto err;
Sujith55624202010-01-08 10:36:02 +0530436 }
437
Sujith285f2dd2010-01-08 10:36:07 +0530438 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
439 if (sc->beacon.cabq == NULL) {
440 ath_print(common, ATH_DBG_FATAL,
441 "Unable to setup CAB xmit queue\n");
442 goto err;
443 }
Sujith55624202010-01-08 10:36:02 +0530444
Sujith285f2dd2010-01-08 10:36:07 +0530445 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
446 ath_cabq_update(sc);
447
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400448 if (!ath_tx_setup(sc, WME_AC_BK)) {
Sujith285f2dd2010-01-08 10:36:07 +0530449 ath_print(common, ATH_DBG_FATAL,
450 "Unable to setup xmit queue for BK traffic\n");
451 goto err;
452 }
453
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400454 if (!ath_tx_setup(sc, WME_AC_BE)) {
Sujith285f2dd2010-01-08 10:36:07 +0530455 ath_print(common, ATH_DBG_FATAL,
456 "Unable to setup xmit queue for BE traffic\n");
457 goto err;
458 }
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400459 if (!ath_tx_setup(sc, WME_AC_VI)) {
Sujith285f2dd2010-01-08 10:36:07 +0530460 ath_print(common, ATH_DBG_FATAL,
461 "Unable to setup xmit queue for VI traffic\n");
462 goto err;
463 }
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400464 if (!ath_tx_setup(sc, WME_AC_VO)) {
Sujith285f2dd2010-01-08 10:36:07 +0530465 ath_print(common, ATH_DBG_FATAL,
466 "Unable to setup xmit queue for VO traffic\n");
467 goto err;
468 }
469
470 return 0;
471
472err:
473 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
474 if (ATH_TXQ_SETUP(sc, i))
475 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
476
477 return -EIO;
478}
479
Felix Fietkauf209f522010-10-01 01:06:53 +0200480static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530481{
Felix Fietkauf209f522010-10-01 01:06:53 +0200482 void *channels;
483
Felix Fietkaucac42202010-10-09 02:39:30 +0200484 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
485 ARRAY_SIZE(ath9k_5ghz_chantable) !=
486 ATH9K_NUM_CHANNELS);
487
Felix Fietkaud4659912010-10-14 16:02:39 +0200488 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200489 channels = kmemdup(ath9k_2ghz_chantable,
490 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
491 if (!channels)
492 return -ENOMEM;
493
494 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530495 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
496 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
497 ARRAY_SIZE(ath9k_2ghz_chantable);
498 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
499 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
500 ARRAY_SIZE(ath9k_legacy_rates);
501 }
502
Felix Fietkaud4659912010-10-14 16:02:39 +0200503 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200504 channels = kmemdup(ath9k_5ghz_chantable,
505 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
506 if (!channels) {
507 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
508 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
509 return -ENOMEM;
510 }
511
512 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530513 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
514 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
515 ARRAY_SIZE(ath9k_5ghz_chantable);
516 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
517 ath9k_legacy_rates + 4;
518 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
519 ARRAY_SIZE(ath9k_legacy_rates) - 4;
520 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200521 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530522}
Sujith55624202010-01-08 10:36:02 +0530523
Sujith285f2dd2010-01-08 10:36:07 +0530524static void ath9k_init_misc(struct ath_softc *sc)
525{
526 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
527 int i = 0;
528
Sujith285f2dd2010-01-08 10:36:07 +0530529 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
530
531 sc->config.txpowlimit = ATH_TXPOWER_MAX;
532
533 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
534 sc->sc_flags |= SC_OP_TXAGGR;
535 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530536 }
537
Sujith285f2dd2010-01-08 10:36:07 +0530538 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
539 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
540
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400541 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530542 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
543
Felix Fietkau364734f2010-09-14 20:22:44 +0200544 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530545
546 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
547
548 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
549 sc->beacon.bslot[i] = NULL;
550 sc->beacon.bslot_aphy[i] = NULL;
551 }
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700552
553 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
554 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530555}
556
557static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
558 const struct ath_bus_ops *bus_ops)
559{
560 struct ath_hw *ah = NULL;
561 struct ath_common *common;
562 int ret = 0, i;
563 int csz = 0;
564
Sujith285f2dd2010-01-08 10:36:07 +0530565 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
566 if (!ah)
567 return -ENOMEM;
568
569 ah->hw_version.devid = devid;
570 ah->hw_version.subsysid = subsysid;
571 sc->sc_ah = ah;
572
573 common = ath9k_hw_common(ah);
574 common->ops = &ath9k_common_ops;
575 common->bus_ops = bus_ops;
576 common->ah = ah;
577 common->hw = sc->hw;
578 common->priv = sc;
579 common->debug_mask = ath9k_debug;
Ben Greear20b257442010-10-15 15:04:09 -0700580 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530581
582 spin_lock_init(&sc->wiphy_lock);
583 spin_lock_init(&sc->sc_resetlock);
584 spin_lock_init(&sc->sc_serial_rw);
585 spin_lock_init(&sc->sc_pm_lock);
586 mutex_init(&sc->mutex);
587 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
588 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
589 (unsigned long)sc);
590
591 /*
592 * Cache line size is used to size and align various
593 * structures used to communicate with the hardware.
594 */
595 ath_read_cachesize(common, &csz);
596 common->cachelsz = csz << 2; /* convert to bytes */
597
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400598 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530599 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400600 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530601 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530602
603 ret = ath9k_init_debug(ah);
604 if (ret) {
605 ath_print(common, ATH_DBG_FATAL,
606 "Unable to create debugfs files\n");
607 goto err_debug;
608 }
609
610 ret = ath9k_init_queues(sc);
611 if (ret)
612 goto err_queues;
613
614 ret = ath9k_init_btcoex(sc);
615 if (ret)
616 goto err_btcoex;
617
Felix Fietkauf209f522010-10-01 01:06:53 +0200618 ret = ath9k_init_channels_rates(sc);
619 if (ret)
620 goto err_btcoex;
621
Sujith285f2dd2010-01-08 10:36:07 +0530622 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530623 ath9k_init_misc(sc);
624
Sujith55624202010-01-08 10:36:02 +0530625 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530626
627err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530628 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
629 if (ATH_TXQ_SETUP(sc, i))
630 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530631err_queues:
632 ath9k_exit_debug(ah);
633err_debug:
634 ath9k_hw_deinit(ah);
635err_hw:
636 tasklet_kill(&sc->intr_tq);
637 tasklet_kill(&sc->bcon_tasklet);
Sujith55624202010-01-08 10:36:02 +0530638
Sujith285f2dd2010-01-08 10:36:07 +0530639 kfree(ah);
640 sc->sc_ah = NULL;
641
642 return ret;
Sujith55624202010-01-08 10:36:02 +0530643}
644
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200645static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
646{
647 struct ieee80211_supported_band *sband;
648 struct ieee80211_channel *chan;
649 struct ath_hw *ah = sc->sc_ah;
650 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
651 int i;
652
653 sband = &sc->sbands[band];
654 for (i = 0; i < sband->n_channels; i++) {
655 chan = &sband->channels[i];
656 ah->curchan = &ah->channels[chan->hw_value];
657 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
658 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
659 chan->max_power = reg->max_power_level / 2;
660 }
661}
662
663static void ath9k_init_txpower_limits(struct ath_softc *sc)
664{
665 struct ath_hw *ah = sc->sc_ah;
666 struct ath9k_channel *curchan = ah->curchan;
667
668 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
669 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
670 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
671 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
672
673 ah->curchan = curchan;
674}
675
Sujith285f2dd2010-01-08 10:36:07 +0530676void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530677{
Sujith285f2dd2010-01-08 10:36:07 +0530678 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
679
Sujith55624202010-01-08 10:36:02 +0530680 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
681 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
682 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530683 IEEE80211_HW_SUPPORTS_PS |
684 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530685 IEEE80211_HW_SPECTRUM_MGMT |
686 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530687
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500688 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
689 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
690
Sujith55624202010-01-08 10:36:02 +0530691 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
692 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
693
694 hw->wiphy->interface_modes =
695 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400696 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530697 BIT(NL80211_IFTYPE_STATION) |
698 BIT(NL80211_IFTYPE_ADHOC) |
699 BIT(NL80211_IFTYPE_MESH_POINT);
700
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400701 if (AR_SREV_5416(sc->sc_ah))
702 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530703
704 hw->queues = 4;
705 hw->max_rates = 4;
706 hw->channel_change_time = 5000;
707 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100708 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530709 hw->sta_data_size = sizeof(struct ath_node);
710 hw->vif_data_size = sizeof(struct ath_vif);
711
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200712#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530713 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200714#endif
Sujith55624202010-01-08 10:36:02 +0530715
Felix Fietkaud4659912010-10-14 16:02:39 +0200716 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530717 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
718 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200719 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530720 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
721 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530722
723 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200724 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530725 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200726 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530727 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
728 }
729
730 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530731}
732
Sujith285f2dd2010-01-08 10:36:07 +0530733int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530734 const struct ath_bus_ops *bus_ops)
735{
736 struct ieee80211_hw *hw = sc->hw;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200737 struct ath_wiphy *aphy = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530738 struct ath_common *common;
739 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530740 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530741 struct ath_regulatory *reg;
742
Sujith285f2dd2010-01-08 10:36:07 +0530743 /* Bring up device */
744 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530745 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530746 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530747
748 ah = sc->sc_ah;
749 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530750 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530751
Sujith285f2dd2010-01-08 10:36:07 +0530752 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530753 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
754 ath9k_reg_notifier);
755 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530756 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530757
758 reg = &common->regulatory;
759
Sujith285f2dd2010-01-08 10:36:07 +0530760 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530761 error = ath_tx_init(sc, ATH_TXBUF);
762 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530763 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530764
Sujith285f2dd2010-01-08 10:36:07 +0530765 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530766 error = ath_rx_init(sc, ATH_RXBUF);
767 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530768 goto error_rx;
769
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200770 ath9k_init_txpower_limits(sc);
771
Sujith285f2dd2010-01-08 10:36:07 +0530772 /* Register with mac80211 */
773 error = ieee80211_register_hw(hw);
774 if (error)
775 goto error_register;
776
777 /* Handle world regulatory */
778 if (!ath_is_world_regd(reg)) {
779 error = regulatory_hint(hw->wiphy, reg->alpha2);
780 if (error)
781 goto error_world;
782 }
Sujith55624202010-01-08 10:36:02 +0530783
Felix Fietkau347809f2010-07-02 00:09:52 +0200784 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400785 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Sujith55624202010-01-08 10:36:02 +0530786 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
787 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
788 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200789 aphy->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530790
Sujith55624202010-01-08 10:36:02 +0530791 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530792 ath_start_rfkill_poll(sc);
793
794 return 0;
795
Sujith285f2dd2010-01-08 10:36:07 +0530796error_world:
797 ieee80211_unregister_hw(hw);
798error_register:
799 ath_rx_cleanup(sc);
800error_rx:
801 ath_tx_cleanup(sc);
802error_tx:
803 /* Nothing */
804error_regd:
805 ath9k_deinit_softc(sc);
806error_init:
Sujith55624202010-01-08 10:36:02 +0530807 return error;
808}
809
810/*****************************/
811/* De-Initialization */
812/*****************************/
813
Sujith285f2dd2010-01-08 10:36:07 +0530814static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530815{
Sujith285f2dd2010-01-08 10:36:07 +0530816 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530817
Felix Fietkauf209f522010-10-01 01:06:53 +0200818 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
819 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
820
821 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
822 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
823
Sujith285f2dd2010-01-08 10:36:07 +0530824 if ((sc->btcoex.no_stomp_timer) &&
825 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
826 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530827
Sujith285f2dd2010-01-08 10:36:07 +0530828 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
829 if (ATH_TXQ_SETUP(sc, i))
830 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
831
832 ath9k_exit_debug(sc->sc_ah);
833 ath9k_hw_deinit(sc->sc_ah);
834
835 tasklet_kill(&sc->intr_tq);
836 tasklet_kill(&sc->bcon_tasklet);
Sujith736b3a22010-03-17 14:25:24 +0530837
838 kfree(sc->sc_ah);
839 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530840}
841
Sujith285f2dd2010-01-08 10:36:07 +0530842void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530843{
844 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530845 int i = 0;
846
847 ath9k_ps_wakeup(sc);
848
Sujith55624202010-01-08 10:36:02 +0530849 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530850 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530851
852 for (i = 0; i < sc->num_sec_wiphy; i++) {
853 struct ath_wiphy *aphy = sc->sec_wiphy[i];
854 if (aphy == NULL)
855 continue;
856 sc->sec_wiphy[i] = NULL;
857 ieee80211_unregister_hw(aphy->hw);
858 ieee80211_free_hw(aphy->hw);
859 }
Sujith285f2dd2010-01-08 10:36:07 +0530860
Sujith55624202010-01-08 10:36:02 +0530861 ieee80211_unregister_hw(hw);
862 ath_rx_cleanup(sc);
863 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530864 ath9k_deinit_softc(sc);
Rajkumar Manoharan447a42c2010-07-08 12:12:29 +0530865 kfree(sc->sec_wiphy);
Sujith55624202010-01-08 10:36:02 +0530866}
867
868void ath_descdma_cleanup(struct ath_softc *sc,
869 struct ath_descdma *dd,
870 struct list_head *head)
871{
872 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
873 dd->dd_desc_paddr);
874
875 INIT_LIST_HEAD(head);
876 kfree(dd->dd_bufptr);
877 memset(dd, 0, sizeof(*dd));
878}
879
Sujith55624202010-01-08 10:36:02 +0530880/************************/
881/* Module Hooks */
882/************************/
883
884static int __init ath9k_init(void)
885{
886 int error;
887
888 /* Register rate control algorithm */
889 error = ath_rate_control_register();
890 if (error != 0) {
891 printk(KERN_ERR
892 "ath9k: Unable to register rate control "
893 "algorithm: %d\n",
894 error);
895 goto err_out;
896 }
897
898 error = ath9k_debug_create_root();
899 if (error) {
900 printk(KERN_ERR
901 "ath9k: Unable to create debugfs root: %d\n",
902 error);
903 goto err_rate_unregister;
904 }
905
906 error = ath_pci_init();
907 if (error < 0) {
908 printk(KERN_ERR
909 "ath9k: No PCI devices found, driver not installed.\n");
910 error = -ENODEV;
911 goto err_remove_root;
912 }
913
914 error = ath_ahb_init();
915 if (error < 0) {
916 error = -ENODEV;
917 goto err_pci_exit;
918 }
919
920 return 0;
921
922 err_pci_exit:
923 ath_pci_exit();
924
925 err_remove_root:
926 ath9k_debug_remove_root();
927 err_rate_unregister:
928 ath_rate_control_unregister();
929 err_out:
930 return error;
931}
932module_init(ath9k_init);
933
934static void __exit ath9k_exit(void)
935{
936 ath_ahb_exit();
937 ath_pci_exit();
938 ath9k_debug_remove_root();
939 ath_rate_control_unregister();
940 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
941}
942module_exit(ath9k_exit);