blob: 381f452de28d86a1a6648504e6093f7baddceced [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-ixp4xx/common.c
3 *
4 * Generic code shared across all IXP4XX platforms
5 *
6 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2002 (c) Intel Corporation
9 * Copyright 2003-2004 (c) MontaVista, Software, Inc.
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/tty.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010021#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/serial_core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/interrupt.h>
24#include <linux/bitops.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040026#include <linux/export.h>
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +010027#include <linux/cpu.h>
Krzysztof Halasa00e1b3a2014-03-23 01:36:48 +010028#include <linux/pci.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070029#include <linux/sched_clock.h>
Linus Walleij55ec4652019-01-25 22:58:39 +010030#include <linux/irqchip/irq-ixp4xx.h>
Linus Walleij65af6662019-01-26 00:51:51 +010031#include <linux/platform_data/timer-ixp4xx.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/udc.h>
33#include <mach/hardware.h>
Rob Herringf4495882012-03-06 15:01:53 -060034#include <mach/io.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080035#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/pgtable.h>
37#include <asm/page.h>
Linus Walleij98ac0cc2018-12-29 14:30:27 +010038#include <asm/exception.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/irq.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070040#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/mach/map.h>
42#include <asm/mach/irq.h>
43#include <asm/mach/time.h>
44
Linus Walleijdc8ef8cd2018-12-29 15:47:52 +010045#include "irqs.h"
46
Uwe Kleine-Königf0402f92013-11-26 19:25:59 +010047#define IXP4XX_TIMER_FREQ 66666000
Uwe Kleine-Königfb3174e2014-02-03 11:31:19 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/*************************************************************************
50 * IXP4xx chipset I/O mapping
51 *************************************************************************/
52static struct map_desc ixp4xx_io_desc[] __initdata = {
53 { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACs, USB .... */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000054 .virtual = (unsigned long)IXP4XX_PERIPHERAL_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010055 .pfn = __phys_to_pfn(IXP4XX_PERIPHERAL_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 .length = IXP4XX_PERIPHERAL_REGION_SIZE,
57 .type = MT_DEVICE
58 }, { /* Expansion Bus Config Registers */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000059 .virtual = (unsigned long)IXP4XX_EXP_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010060 .pfn = __phys_to_pfn(IXP4XX_EXP_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 .length = IXP4XX_EXP_CFG_REGION_SIZE,
62 .type = MT_DEVICE
63 }, { /* PCI Registers */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000064 .virtual = (unsigned long)IXP4XX_PCI_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010065 .pfn = __phys_to_pfn(IXP4XX_PCI_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 .length = IXP4XX_PCI_CFG_REGION_SIZE,
67 .type = MT_DEVICE
Deepak Saxena5932ae32005-06-24 20:54:35 +010068 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070069};
70
71void __init ixp4xx_map_io(void)
72{
73 iotable_init(ixp4xx_io_desc, ARRAY_SIZE(ixp4xx_io_desc));
74}
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076void __init ixp4xx_init_irq(void)
77{
Nicolas Pitre12d2b4e2011-08-03 07:25:39 -040078 /*
79 * ixp4xx does not implement the XScale PWRMODE register
80 * so it must not call cpu_do_idle().
81 */
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +010082 cpu_idle_poll_ctrl(true);
Nicolas Pitre12d2b4e2011-08-03 07:25:39 -040083
Linus Walleij55ec4652019-01-25 22:58:39 +010084 ixp4xx_irq_init(IXP4XX_INTC_BASE_PHYS,
85 (cpu_is_ixp46x() || cpu_is_ixp43x()));
Linus Torvalds1da177e2005-04-16 15:20:36 -070086}
87
Michael-Luke Jones435c5da2007-05-23 22:38:45 +010088void __init ixp4xx_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Linus Walleij65af6662019-01-26 00:51:51 +010090 return ixp4xx_timer_setup(IXP4XX_TIMER_BASE_PHYS,
91 IRQ_IXP4XX_TIMER1,
92 IXP4XX_TIMER_FREQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093}
94
Milan Svobodae520a362006-12-01 11:36:41 +010095static struct pxa2xx_udc_mach_info ixp4xx_udc_info;
96
97void __init ixp4xx_set_udc_info(struct pxa2xx_udc_mach_info *info)
98{
99 memcpy(&ixp4xx_udc_info, info, sizeof *info);
100}
101
102static struct resource ixp4xx_udc_resources[] = {
103 [0] = {
104 .start = 0xc800b000,
105 .end = 0xc800bfff,
106 .flags = IORESOURCE_MEM,
107 },
108 [1] = {
109 .start = IRQ_IXP4XX_USB,
110 .end = IRQ_IXP4XX_USB,
111 .flags = IORESOURCE_IRQ,
112 },
113};
114
Linus Walleij55ec4652019-01-25 22:58:39 +0100115static struct resource ixp4xx_gpio_resource[] = {
116 {
117 .start = IXP4XX_GPIO_BASE_PHYS,
118 .end = IXP4XX_GPIO_BASE_PHYS + 0xfff,
119 .flags = IORESOURCE_MEM,
120 },
121};
122
123static struct platform_device ixp4xx_gpio_device = {
124 .name = "ixp4xx-gpio",
125 .id = -1,
126 .dev = {
127 .coherent_dma_mask = DMA_BIT_MASK(32),
128 },
129 .resource = ixp4xx_gpio_resource,
130 .num_resources = ARRAY_SIZE(ixp4xx_gpio_resource),
131};
132
Milan Svobodae520a362006-12-01 11:36:41 +0100133/*
Philipp Zabel7a857622008-06-22 23:36:39 +0100134 * USB device controller. The IXP4xx uses the same controller as PXA25X,
Milan Svobodae520a362006-12-01 11:36:41 +0100135 * so we just use the same device.
136 */
137static struct platform_device ixp4xx_udc_device = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100138 .name = "pxa25x-udc",
Milan Svobodae520a362006-12-01 11:36:41 +0100139 .id = -1,
140 .num_resources = 2,
141 .resource = ixp4xx_udc_resources,
142 .dev = {
143 .platform_data = &ixp4xx_udc_info,
144 },
145};
146
Linus Walleij0b458d72019-02-10 19:35:08 +0100147static struct resource ixp4xx_npe_resources[] = {
148 {
149 .start = IXP4XX_NPEA_BASE_PHYS,
150 .end = IXP4XX_NPEA_BASE_PHYS + 0xfff,
151 .flags = IORESOURCE_MEM,
152 },
153 {
154 .start = IXP4XX_NPEB_BASE_PHYS,
155 .end = IXP4XX_NPEB_BASE_PHYS + 0xfff,
156 .flags = IORESOURCE_MEM,
157 },
158 {
159 .start = IXP4XX_NPEC_BASE_PHYS,
160 .end = IXP4XX_NPEC_BASE_PHYS + 0xfff,
161 .flags = IORESOURCE_MEM,
162 },
163
164};
165
Linus Walleijbc4d7ea2019-02-10 17:05:29 +0100166static struct platform_device ixp4xx_npe_device = {
167 .name = "ixp4xx-npe",
168 .id = -1,
Linus Walleij0b458d72019-02-10 19:35:08 +0100169 .num_resources = ARRAY_SIZE(ixp4xx_npe_resources),
170 .resource = ixp4xx_npe_resources,
Linus Walleijbc4d7ea2019-02-10 17:05:29 +0100171};
172
Linus Walleijecc133c2019-02-10 20:20:10 +0100173static struct resource ixp4xx_qmgr_resources[] = {
174 {
175 .start = IXP4XX_QMGR_BASE_PHYS,
176 .end = IXP4XX_QMGR_BASE_PHYS + 0x3fff,
177 .flags = IORESOURCE_MEM,
178 },
179 {
180 .start = IRQ_IXP4XX_QM1,
181 .end = IRQ_IXP4XX_QM1,
182 .flags = IORESOURCE_IRQ,
183 },
184 {
185 .start = IRQ_IXP4XX_QM2,
186 .end = IRQ_IXP4XX_QM2,
187 .flags = IORESOURCE_IRQ,
188 },
189};
190
Linus Walleij81bca322019-02-10 17:14:10 +0100191static struct platform_device ixp4xx_qmgr_device = {
192 .name = "ixp4xx-qmgr",
193 .id = -1,
Linus Walleijecc133c2019-02-10 20:20:10 +0100194 .num_resources = ARRAY_SIZE(ixp4xx_qmgr_resources),
195 .resource = ixp4xx_qmgr_resources,
Linus Walleij81bca322019-02-10 17:14:10 +0100196};
197
Milan Svobodae520a362006-12-01 11:36:41 +0100198static struct platform_device *ixp4xx_devices[] __initdata = {
Linus Walleijbc4d7ea2019-02-10 17:05:29 +0100199 &ixp4xx_npe_device,
Linus Walleij81bca322019-02-10 17:14:10 +0100200 &ixp4xx_qmgr_device,
Linus Walleij55ec4652019-01-25 22:58:39 +0100201 &ixp4xx_gpio_device,
Milan Svobodae520a362006-12-01 11:36:41 +0100202 &ixp4xx_udc_device,
203};
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205static struct resource ixp46x_i2c_resources[] = {
206 [0] = {
207 .start = 0xc8011000,
208 .end = 0xc801101c,
209 .flags = IORESOURCE_MEM,
210 },
211 [1] = {
212 .start = IRQ_IXP4XX_I2C,
213 .end = IRQ_IXP4XX_I2C,
214 .flags = IORESOURCE_IRQ
215 }
216};
217
218/*
219 * I2C controller. The IXP46x uses the same block as the IOP3xx, so
220 * we just use the same device name.
221 */
222static struct platform_device ixp46x_i2c_controller = {
223 .name = "IOP3xx-I2C",
224 .id = 0,
225 .num_resources = 2,
226 .resource = ixp46x_i2c_resources
227};
228
229static struct platform_device *ixp46x_devices[] __initdata = {
230 &ixp46x_i2c_controller
231};
232
Deepak Saxena54e269e2006-01-05 20:59:29 +0000233unsigned long ixp4xx_exp_bus_size;
David Vrabel1e74c892006-01-18 22:46:43 +0000234EXPORT_SYMBOL(ixp4xx_exp_bus_size);
Deepak Saxena54e269e2006-01-05 20:59:29 +0000235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236void __init ixp4xx_sys_init(void)
237{
Deepak Saxena54e269e2006-01-05 20:59:29 +0000238 ixp4xx_exp_bus_size = SZ_16M;
239
Milan Svobodae520a362006-12-01 11:36:41 +0100240 platform_add_devices(ixp4xx_devices, ARRAY_SIZE(ixp4xx_devices));
241
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 if (cpu_is_ixp46x()) {
Deepak Saxena54e269e2006-01-05 20:59:29 +0000243 int region;
244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 platform_add_devices(ixp46x_devices,
246 ARRAY_SIZE(ixp46x_devices));
Deepak Saxena54e269e2006-01-05 20:59:29 +0000247
248 for (region = 0; region < 7; region++) {
249 if((*(IXP4XX_EXP_REG(0x4 * region)) & 0x200)) {
250 ixp4xx_exp_bus_size = SZ_32M;
251 break;
252 }
253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 }
Deepak Saxena54e269e2006-01-05 20:59:29 +0000255
David Vrabel1e74c892006-01-18 22:46:43 +0000256 printk("IXP4xx: Using %luMiB expansion bus window size\n",
Deepak Saxena54e269e2006-01-05 20:59:29 +0000257 ixp4xx_exp_bus_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258}
259
Ben Hutchingse66a0222010-12-11 20:17:54 +0000260unsigned long ixp4xx_timer_freq = IXP4XX_TIMER_FREQ;
Krzysztof Halasa5dbc4652009-09-05 03:59:49 +0000261EXPORT_SYMBOL(ixp4xx_timer_freq);
Russell Kingd1b860f2011-11-05 12:10:55 +0000262
Robin Holt7b6d8642013-07-08 16:01:40 -0700263void ixp4xx_restart(enum reboot_mode mode, const char *cmd)
Russell Kingd1b860f2011-11-05 12:10:55 +0000264{
Krzysztof Hałasa97e81ac2014-01-02 09:34:10 +0100265 if (mode == REBOOT_SOFT) {
Russell Kingd1b860f2011-11-05 12:10:55 +0000266 /* Jump into ROM at address 0 */
267 soft_restart(0);
268 } else {
269 /* Use on-chip reset capability */
270
271 /* set the "key" register to enable access to
272 * "timer" and "enable" registers
273 */
274 *IXP4XX_OSWK = IXP4XX_WDT_KEY;
275
276 /* write 0 to the timer register for an immediate reset */
277 *IXP4XX_OSWT = 0;
278
279 *IXP4XX_OSWE = IXP4XX_WDT_RESET_ENABLE | IXP4XX_WDT_COUNT_ENABLE;
280 }
281}
Rob Herringf4495882012-03-06 15:01:53 -0600282
Krzysztof Halasa00e1b3a2014-03-23 01:36:48 +0100283#ifdef CONFIG_PCI
284static int ixp4xx_needs_bounce(struct device *dev, dma_addr_t dma_addr, size_t size)
285{
286 return (dma_addr + size) > SZ_64M;
287}
288
289static int ixp4xx_platform_notify_remove(struct device *dev)
290{
291 if (dev_is_pci(dev))
292 dmabounce_unregister_dev(dev);
293
294 return 0;
295}
296#endif
297
298/*
299 * Setup DMA mask to 64MB on PCI devices and 4 GB on all other things.
300 */
301static int ixp4xx_platform_notify(struct device *dev)
302{
303 dev->dma_mask = &dev->coherent_dma_mask;
304
305#ifdef CONFIG_PCI
306 if (dev_is_pci(dev)) {
307 dev->coherent_dma_mask = DMA_BIT_MASK(28); /* 64 MB */
308 dmabounce_register_dev(dev, 2048, 4096, ixp4xx_needs_bounce);
309 return 0;
310 }
311#endif
312
313 dev->coherent_dma_mask = DMA_BIT_MASK(32);
314 return 0;
315}
316
317int dma_set_coherent_mask(struct device *dev, u64 mask)
318{
319 if (dev_is_pci(dev))
320 mask &= DMA_BIT_MASK(28); /* 64 MB */
321
322 if ((mask & DMA_BIT_MASK(28)) == DMA_BIT_MASK(28)) {
323 dev->coherent_dma_mask = mask;
324 return 0;
325 }
326
327 return -EIO; /* device wanted sub-64MB mask */
328}
329EXPORT_SYMBOL(dma_set_coherent_mask);
330
Rob Herringf4495882012-03-06 15:01:53 -0600331#ifdef CONFIG_IXP4XX_INDIRECT_PCI
332/*
333 * In the case of using indirect PCI, we simply return the actual PCI
334 * address and our read/write implementation use that to drive the
335 * access registers. If something outside of PCI is ioremap'd, we
336 * fallback to the default.
337 */
338
Laura Abbott9b971732013-05-16 19:40:22 +0100339static void __iomem *ixp4xx_ioremap_caller(phys_addr_t addr, size_t size,
Rob Herringf4495882012-03-06 15:01:53 -0600340 unsigned int mtype, void *caller)
341{
342 if (!is_pci_memory(addr))
343 return __arm_ioremap_caller(addr, size, mtype, caller);
344
345 return (void __iomem *)addr;
346}
347
Arnd Bergmanne43b21c2014-11-10 15:10:32 +0100348static void ixp4xx_iounmap(volatile void __iomem *addr)
Rob Herringf4495882012-03-06 15:01:53 -0600349{
350 if (!is_pci_memory((__force u32)addr))
351 __iounmap(addr);
352}
Krzysztof Halasa00e1b3a2014-03-23 01:36:48 +0100353#endif
Rob Herringf4495882012-03-06 15:01:53 -0600354
355void __init ixp4xx_init_early(void)
356{
Krzysztof Halasa00e1b3a2014-03-23 01:36:48 +0100357 platform_notify = ixp4xx_platform_notify;
358#ifdef CONFIG_PCI
359 platform_notify_remove = ixp4xx_platform_notify_remove;
360#endif
361#ifdef CONFIG_IXP4XX_INDIRECT_PCI
Rob Herringf4495882012-03-06 15:01:53 -0600362 arch_ioremap_caller = ixp4xx_ioremap_caller;
363 arch_iounmap = ixp4xx_iounmap;
Rob Herringf4495882012-03-06 15:01:53 -0600364#endif
Krzysztof Halasa00e1b3a2014-03-23 01:36:48 +0100365}