blob: b631c66550d86343b2a4cad2dd0df994a2fdd0f6 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Ben Dooks0d1bb412009-06-14 13:52:37 +01002/* linux/drivers/mmc/host/sdhci-s3c.c
3 *
4 * Copyright 2008 Openmoko Inc.
5 * Copyright 2008 Simtec Electronics
6 * Ben Dooks <ben@simtec.co.uk>
7 * http://armlinux.simtec.co.uk/
8 *
9 * SDHCI (HSMMC) support for Samsung SoC
Ben Dooks0d1bb412009-06-14 13:52:37 +010010 */
11
Paul Osmialowski017210d2015-02-04 10:16:59 +010012#include <linux/spinlock.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010013#include <linux/delay.h>
14#include <linux/dma-mapping.h>
15#include <linux/platform_device.h>
Arnd Bergmanncc014f32013-03-04 18:28:21 +010016#include <linux/platform_data/mmc-sdhci-s3c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010018#include <linux/clk.h>
19#include <linux/io.h>
Marek Szyprowski17866e12010-08-10 18:01:58 -070020#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010021#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000022#include <linux/of.h>
23#include <linux/of_gpio.h>
24#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040025#include <linux/pm_runtime.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010026
27#include <linux/mmc/host.h>
28
Ben Dooks0d1bb412009-06-14 13:52:37 +010029#include "sdhci.h"
30
31#define MAX_BUS_CLK (4)
32
Jaehoon Chung57f83242017-01-24 18:27:27 +090033#define S3C_SDHCI_CONTROL2 (0x80)
34#define S3C_SDHCI_CONTROL3 (0x84)
35#define S3C64XX_SDHCI_CONTROL4 (0x8C)
36
Jaehoon Chunge64aae82017-01-24 18:27:28 +090037#define S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR BIT(31)
38#define S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK BIT(30)
39#define S3C_SDHCI_CTRL2_CDINVRXD3 BIT(29)
40#define S3C_SDHCI_CTRL2_SLCARDOUT BIT(28)
Jaehoon Chung57f83242017-01-24 18:27:27 +090041
42#define S3C_SDHCI_CTRL2_FLTCLKSEL_MASK (0xf << 24)
43#define S3C_SDHCI_CTRL2_FLTCLKSEL_SHIFT (24)
44#define S3C_SDHCI_CTRL2_FLTCLKSEL(_x) ((_x) << 24)
45
46#define S3C_SDHCI_CTRL2_LVLDAT_MASK (0xff << 16)
47#define S3C_SDHCI_CTRL2_LVLDAT_SHIFT (16)
48#define S3C_SDHCI_CTRL2_LVLDAT(_x) ((_x) << 16)
49
Jaehoon Chunge64aae82017-01-24 18:27:28 +090050#define S3C_SDHCI_CTRL2_ENFBCLKTX BIT(15)
51#define S3C_SDHCI_CTRL2_ENFBCLKRX BIT(14)
52#define S3C_SDHCI_CTRL2_SDCDSEL BIT(13)
53#define S3C_SDHCI_CTRL2_SDSIGPC BIT(12)
54#define S3C_SDHCI_CTRL2_ENBUSYCHKTXSTART BIT(11)
Jaehoon Chung57f83242017-01-24 18:27:27 +090055
56#define S3C_SDHCI_CTRL2_DFCNT_MASK (0x3 << 9)
57#define S3C_SDHCI_CTRL2_DFCNT_SHIFT (9)
58#define S3C_SDHCI_CTRL2_DFCNT_NONE (0x0 << 9)
59#define S3C_SDHCI_CTRL2_DFCNT_4SDCLK (0x1 << 9)
60#define S3C_SDHCI_CTRL2_DFCNT_16SDCLK (0x2 << 9)
61#define S3C_SDHCI_CTRL2_DFCNT_64SDCLK (0x3 << 9)
62
Jaehoon Chunge64aae82017-01-24 18:27:28 +090063#define S3C_SDHCI_CTRL2_ENCLKOUTHOLD BIT(8)
64#define S3C_SDHCI_CTRL2_RWAITMODE BIT(7)
65#define S3C_SDHCI_CTRL2_DISBUFRD BIT(6)
66
Jaehoon Chung57f83242017-01-24 18:27:27 +090067#define S3C_SDHCI_CTRL2_SELBASECLK_MASK (0x3 << 4)
68#define S3C_SDHCI_CTRL2_SELBASECLK_SHIFT (4)
Jaehoon Chunge64aae82017-01-24 18:27:28 +090069#define S3C_SDHCI_CTRL2_PWRSYNC BIT(3)
70#define S3C_SDHCI_CTRL2_ENCLKOUTMSKCON BIT(1)
71#define S3C_SDHCI_CTRL2_HWINITFIN BIT(0)
Jaehoon Chung57f83242017-01-24 18:27:27 +090072
Jaehoon Chunge64aae82017-01-24 18:27:28 +090073#define S3C_SDHCI_CTRL3_FCSEL3 BIT(31)
74#define S3C_SDHCI_CTRL3_FCSEL2 BIT(23)
75#define S3C_SDHCI_CTRL3_FCSEL1 BIT(15)
76#define S3C_SDHCI_CTRL3_FCSEL0 BIT(7)
Jaehoon Chung57f83242017-01-24 18:27:27 +090077
78#define S3C_SDHCI_CTRL3_FIA3_MASK (0x7f << 24)
79#define S3C_SDHCI_CTRL3_FIA3_SHIFT (24)
80#define S3C_SDHCI_CTRL3_FIA3(_x) ((_x) << 24)
81
82#define S3C_SDHCI_CTRL3_FIA2_MASK (0x7f << 16)
83#define S3C_SDHCI_CTRL3_FIA2_SHIFT (16)
84#define S3C_SDHCI_CTRL3_FIA2(_x) ((_x) << 16)
85
86#define S3C_SDHCI_CTRL3_FIA1_MASK (0x7f << 8)
87#define S3C_SDHCI_CTRL3_FIA1_SHIFT (8)
88#define S3C_SDHCI_CTRL3_FIA1(_x) ((_x) << 8)
89
90#define S3C_SDHCI_CTRL3_FIA0_MASK (0x7f << 0)
91#define S3C_SDHCI_CTRL3_FIA0_SHIFT (0)
92#define S3C_SDHCI_CTRL3_FIA0(_x) ((_x) << 0)
93
94#define S3C64XX_SDHCI_CONTROL4_DRIVE_MASK (0x3 << 16)
95#define S3C64XX_SDHCI_CONTROL4_DRIVE_SHIFT (16)
96#define S3C64XX_SDHCI_CONTROL4_DRIVE_2mA (0x0 << 16)
97#define S3C64XX_SDHCI_CONTROL4_DRIVE_4mA (0x1 << 16)
98#define S3C64XX_SDHCI_CONTROL4_DRIVE_7mA (0x2 << 16)
99#define S3C64XX_SDHCI_CONTROL4_DRIVE_9mA (0x3 << 16)
100
101#define S3C64XX_SDHCI_CONTROL4_BUSY (1)
102
Ben Dooks0d1bb412009-06-14 13:52:37 +0100103/**
104 * struct sdhci_s3c - S3C SDHCI instance
105 * @host: The SDHCI host created
106 * @pdev: The platform device we where created from.
107 * @ioarea: The resource created when we claimed the IO area.
108 * @pdata: The platform data for this controller.
109 * @cur_clk: The index of the current bus clock.
110 * @clk_io: The clock for the internal bus interface.
111 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
112 */
113struct sdhci_s3c {
114 struct sdhci_host *host;
115 struct platform_device *pdev;
116 struct resource *ioarea;
117 struct s3c_sdhci_platdata *pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100118 int cur_clk;
Marek Szyprowski17866e12010-08-10 18:01:58 -0700119 int ext_cd_irq;
120 int ext_cd_gpio;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100121
122 struct clk *clk_io;
123 struct clk *clk_bus[MAX_BUS_CLK];
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100124 unsigned long clk_rates[MAX_BUS_CLK];
Russell King17710592014-04-25 12:58:55 +0100125
126 bool no_divider;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100127};
128
Thomas Abraham3119936a2012-02-16 22:23:58 +0900129/**
130 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
131 * @sdhci_quirks: sdhci host specific quirks.
132 *
133 * Specifies platform specific configuration of sdhci controller.
134 * Note: A structure for driver specific platform data is used for future
135 * expansion of its usage.
136 */
137struct sdhci_s3c_drv_data {
138 unsigned int sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100139 bool no_divider;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900140};
141
Ben Dooks0d1bb412009-06-14 13:52:37 +0100142static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
143{
144 return sdhci_priv(host);
145}
146
147/**
Ben Dooks0d1bb412009-06-14 13:52:37 +0100148 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
149 * @host: The SDHCI host instance.
150 *
151 * Callback to return the maximum clock rate acheivable by the controller.
152*/
153static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
154{
155 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100156 unsigned long rate, max = 0;
157 int src;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100158
Tomasz Figa222a13c2014-01-11 22:39:04 +0100159 for (src = 0; src < MAX_BUS_CLK; src++) {
160 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100161 if (rate > max)
162 max = rate;
163 }
164
165 return max;
166}
167
Ben Dooks0d1bb412009-06-14 13:52:37 +0100168/**
169 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
170 * @ourhost: Our SDHCI instance.
171 * @src: The source clock index.
172 * @wanted: The clock frequency wanted.
173 */
174static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
175 unsigned int src,
176 unsigned int wanted)
177{
178 unsigned long rate;
179 struct clk *clksrc = ourhost->clk_bus[src];
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100180 int shift;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100181
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100182 if (IS_ERR(clksrc))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100183 return UINT_MAX;
184
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900185 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900186 * If controller uses a non-standard clock division, find the best clock
187 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900188 */
Russell King17710592014-04-25 12:58:55 +0100189 if (ourhost->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900190 rate = clk_round_rate(clksrc, wanted);
191 return wanted - rate;
192 }
193
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100194 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100195
Tomasz Figa22003002014-01-11 22:39:06 +0100196 for (shift = 0; shift <= 8; ++shift) {
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100197 if ((rate >> shift) <= wanted)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100198 break;
199 }
200
Tomasz Figa22003002014-01-11 22:39:06 +0100201 if (shift > 8) {
202 dev_dbg(&ourhost->pdev->dev,
203 "clk %d: rate %ld, min rate %lu > wanted %u\n",
204 src, rate, rate / 256, wanted);
205 return UINT_MAX;
206 }
207
Ben Dooks0d1bb412009-06-14 13:52:37 +0100208 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100209 src, rate, wanted, rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100210
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100211 return wanted - (rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100212}
213
214/**
215 * sdhci_s3c_set_clock - callback on clock change
216 * @host: The SDHCI host being changed
217 * @clock: The clock rate being requested.
218 *
219 * When the card's clock is going to be changed, look at the new frequency
220 * and find the best clock source to go with it.
221*/
222static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
223{
224 struct sdhci_s3c *ourhost = to_s3c(host);
225 unsigned int best = UINT_MAX;
226 unsigned int delta;
227 int best_src = 0;
228 int src;
229 u32 ctrl;
230
Russell King1650d0c2014-04-25 12:58:50 +0100231 host->mmc->actual_clock = 0;
232
Ben Dooks0d1bb412009-06-14 13:52:37 +0100233 /* don't bother if the clock is going off. */
Russell King17710592014-04-25 12:58:55 +0100234 if (clock == 0) {
235 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100236 return;
Russell King17710592014-04-25 12:58:55 +0100237 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100238
239 for (src = 0; src < MAX_BUS_CLK; src++) {
240 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
241 if (delta < best) {
242 best = delta;
243 best_src = src;
244 }
245 }
246
247 dev_dbg(&ourhost->pdev->dev,
248 "selected source %d, clock %d, delta %d\n",
249 best_src, clock, best);
250
251 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100252 if (ourhost->cur_clk != best_src) {
253 struct clk *clk = ourhost->clk_bus[best_src];
254
Thomas Abraham0f310a052012-10-03 08:35:43 +0900255 clk_prepare_enable(clk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100256 if (ourhost->cur_clk >= 0)
257 clk_disable_unprepare(
258 ourhost->clk_bus[ourhost->cur_clk]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100259
260 ourhost->cur_clk = best_src;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100261 host->max_clk = ourhost->clk_rates[best_src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100262 }
263
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100264 /* turn clock off to card before changing clock source */
265 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
266
267 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
268 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
269 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
270 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
271
Thomas Abraham6fe47172011-09-14 12:39:17 +0530272 /* reprogram default hardware configuration */
273 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
274 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100275
Thomas Abraham6fe47172011-09-14 12:39:17 +0530276 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
277 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
278 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
279 S3C_SDHCI_CTRL2_ENFBCLKRX |
280 S3C_SDHCI_CTRL2_DFCNT_NONE |
281 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
282 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100283
Thomas Abraham6fe47172011-09-14 12:39:17 +0530284 /* reconfigure the controller for new clock rate */
285 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
286 if (clock < 25 * 1000000)
287 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
288 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Russell King17710592014-04-25 12:58:55 +0100289
290 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100291}
292
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700293/**
294 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
295 * @host: The SDHCI host being queried
296 *
297 * To init mmc host properly a minimal clock value is needed. For high system
298 * bus clock's values the standard formula gives values out of allowed range.
299 * The clock still can be set to lower values, if clock source other then
300 * system bus is selected.
301*/
302static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
303{
304 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100305 unsigned long rate, min = ULONG_MAX;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700306 int src;
307
308 for (src = 0; src < MAX_BUS_CLK; src++) {
Tomasz Figa222a13c2014-01-11 22:39:04 +0100309 rate = ourhost->clk_rates[src] / 256;
310 if (!rate)
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700311 continue;
Tomasz Figa222a13c2014-01-11 22:39:04 +0100312 if (rate < min)
313 min = rate;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700314 }
Tomasz Figa222a13c2014-01-11 22:39:04 +0100315
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700316 return min;
317}
318
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900319/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
320static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
321{
322 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100323 unsigned long rate, max = 0;
324 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900325
Tomasz Figa222a13c2014-01-11 22:39:04 +0100326 for (src = 0; src < MAX_BUS_CLK; src++) {
327 struct clk *clk;
328
329 clk = ourhost->clk_bus[src];
330 if (IS_ERR(clk))
331 continue;
332
333 rate = clk_round_rate(clk, ULONG_MAX);
334 if (rate > max)
335 max = rate;
336 }
337
338 return max;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900339}
340
341/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
342static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
343{
344 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100345 unsigned long rate, min = ULONG_MAX;
346 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900347
Tomasz Figa222a13c2014-01-11 22:39:04 +0100348 for (src = 0; src < MAX_BUS_CLK; src++) {
349 struct clk *clk;
350
351 clk = ourhost->clk_bus[src];
352 if (IS_ERR(clk))
353 continue;
354
355 rate = clk_round_rate(clk, 0);
356 if (rate < min)
357 min = rate;
358 }
359
360 return min;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900361}
362
363/* sdhci_cmu_set_clock - callback on clock change.*/
364static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
365{
366 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900367 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900368 unsigned long timeout;
369 u16 clk = 0;
Mark Browncd0cfdd2014-11-04 12:26:42 +0000370 int ret;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900371
Russell King1650d0c2014-04-25 12:58:50 +0100372 host->mmc->actual_clock = 0;
373
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900374 /* If the clock is going off, set to 0 at clock control register */
375 if (clock == 0) {
376 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900377 return;
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900378 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900379
380 sdhci_s3c_set_clock(host, clock);
381
Paul Osmialowski017210d2015-02-04 10:16:59 +0100382 /* Reset SD Clock Enable */
383 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
384 clk &= ~SDHCI_CLOCK_CARD_EN;
385 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
386
Mark Browncd0cfdd2014-11-04 12:26:42 +0000387 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
388 if (ret != 0) {
389 dev_err(dev, "%s: failed to set clock rate %uHz\n",
390 mmc_hostname(host->mmc), clock);
391 return;
392 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900393
Thomas Abraham3119936a2012-02-16 22:23:58 +0900394 clk = SDHCI_CLOCK_INT_EN;
395 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
396
397 /* Wait max 20 ms */
398 timeout = 20;
399 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
400 & SDHCI_CLOCK_INT_STABLE)) {
401 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900402 dev_err(dev, "%s: Internal clock never stabilised.\n",
403 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900404 return;
405 }
406 timeout--;
407 mdelay(1);
408 }
409
410 clk |= SDHCI_CLOCK_CARD_EN;
411 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900412}
413
Ben Dooks0d1bb412009-06-14 13:52:37 +0100414static struct sdhci_ops sdhci_s3c_ops = {
415 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100416 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700417 .get_min_clock = sdhci_s3c_get_min_clock,
Michał Mirosław5b7f5ea2017-08-14 22:00:26 +0200418 .set_bus_width = sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100419 .reset = sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100420 .set_uhs_signaling = sdhci_set_uhs_signaling,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100421};
422
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000423#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500424static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000425 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
426{
427 struct device_node *node = dev->of_node;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000428 u32 max_width;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000429
430 /* if the bus-width property is not specified, assume width as 1 */
431 if (of_property_read_u32(node, "bus-width", &max_width))
432 max_width = 1;
433 pdata->max_width = max_width;
434
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000435 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530436 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000437 pdata->cd_type = S3C_SDHCI_CD_NONE;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530438 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000439 }
440
Tushar Beheraab5023e2012-11-20 09:41:53 +0530441 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000442 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530443 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000444 }
445
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900446 if (of_get_named_gpio(node, "cd-gpios", 0))
Thomas Abrahame19499a2013-03-06 17:06:16 +0530447 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000448
Tomasz Figab96efcc2012-11-16 15:28:17 +0100449 /* assuming internal card detect that will be configured by pinctrl */
450 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000451 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000452}
453#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500454static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000455 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
456{
457 return -EINVAL;
458}
459#endif
460
461static const struct of_device_id sdhci_s3c_dt_match[];
462
Thomas Abraham3119936a2012-02-16 22:23:58 +0900463static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
464 struct platform_device *pdev)
465{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000466#ifdef CONFIG_OF
467 if (pdev->dev.of_node) {
468 const struct of_device_id *match;
469 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
470 return (struct sdhci_s3c_drv_data *)match->data;
471 }
472#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900473 return (struct sdhci_s3c_drv_data *)
474 platform_get_device_id(pdev)->driver_data;
475}
476
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500477static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100478{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900479 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900480 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100481 struct device *dev = &pdev->dev;
482 struct sdhci_host *host;
483 struct sdhci_s3c *sc;
484 struct resource *res;
485 int ret, irq, ptr, clks;
486
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000487 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100488 dev_err(dev, "no device data specified\n");
489 return -ENOENT;
490 }
491
492 irq = platform_get_irq(pdev, 0);
493 if (irq < 0) {
494 dev_err(dev, "no irq specified\n");
495 return irq;
496 }
497
Ben Dooks0d1bb412009-06-14 13:52:37 +0100498 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
499 if (IS_ERR(host)) {
500 dev_err(dev, "sdhci_alloc_host() failed\n");
501 return PTR_ERR(host);
502 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000503 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100504
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900505 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
506 if (!pdata) {
507 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500508 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900509 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000510
511 if (pdev->dev.of_node) {
512 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
513 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500514 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000515 } else {
516 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
517 sc->ext_cd_gpio = -1; /* invalid gpio number */
518 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900519
Thomas Abraham3119936a2012-02-16 22:23:58 +0900520 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100521
522 sc->host = host;
523 sc->pdev = pdev;
524 sc->pdata = pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100525 sc->cur_clk = -1;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100526
527 platform_set_drvdata(pdev, host);
528
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900529 sc->clk_io = devm_clk_get(dev, "hsmmc");
Ben Dooks0d1bb412009-06-14 13:52:37 +0100530 if (IS_ERR(sc->clk_io)) {
531 dev_err(dev, "failed to get io clock\n");
532 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500533 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100534 }
535
536 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a052012-10-03 08:35:43 +0900537 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100538
539 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900540 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100541
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900542 snprintf(name, 14, "mmc_busclk.%d", ptr);
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100543 sc->clk_bus[ptr] = devm_clk_get(dev, name);
544 if (IS_ERR(sc->clk_bus[ptr]))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100545 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100546
547 clks++;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100548 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
549
Ben Dooks0d1bb412009-06-14 13:52:37 +0100550 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100551 ptr, name, sc->clk_rates[ptr]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100552 }
553
554 if (clks == 0) {
555 dev_err(dev, "failed to find any bus clocks\n");
556 ret = -ENOENT;
557 goto err_no_busclks;
558 }
559
Julia Lawall9bda6da2012-03-08 23:24:53 -0500560 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100561 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
562 if (IS_ERR(host->ioaddr)) {
563 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100564 goto err_req_regs;
565 }
566
567 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
568 if (pdata->cfg_gpio)
569 pdata->cfg_gpio(pdev, pdata->max_width);
570
571 host->hw_name = "samsung-hsmmc";
572 host->ops = &sdhci_s3c_ops;
573 host->quirks = 0;
Jaehoon Chung285e2442013-08-02 23:09:00 +0900574 host->quirks2 = 0;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100575 host->irq = irq;
576
577 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700578 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700579 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Russell King17710592014-04-25 12:58:55 +0100580 if (drv_data) {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900581 host->quirks |= drv_data->sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100582 sc->no_divider = drv_data->no_divider;
583 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100584
585#ifndef CONFIG_MMC_SDHCI_S3C_DMA
586
587 /* we currently see overruns on errors, so disable the SDMA
588 * support as well. */
589 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
590
Ben Dooks0d1bb412009-06-14 13:52:37 +0100591#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
592
593 /* It seems we do not get an DATA transfer complete on non-busy
594 * transfers, not sure if this is a problem with this specific
595 * SDHCI block, or a missing configuration that needs to be set. */
596 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
597
Kyungmin Park732f0e32010-10-30 12:58:56 +0900598 /* This host supports the Auto CMD12 */
599 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
600
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900601 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
602 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
603
Marek Szyprowski17866e12010-08-10 18:01:58 -0700604 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
605 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
606 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
607
608 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
609 host->mmc->caps = MMC_CAP_NONREMOVABLE;
610
Thomas Abraham0d22c772012-03-31 23:29:45 -0400611 switch (pdata->max_width) {
612 case 8:
613 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
Gustavo A. R. Silvab1507b22019-07-28 19:02:59 -0500614 /* Fall through */
Thomas Abraham0d22c772012-03-31 23:29:45 -0400615 case 4:
616 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
617 break;
618 }
619
Sangwook Leefa1773c2011-11-07 17:05:22 +0000620 if (pdata->pm_caps)
621 host->mmc->pm_caps |= pdata->pm_caps;
622
Ben Dooks0d1bb412009-06-14 13:52:37 +0100623 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
624 SDHCI_QUIRK_32BIT_DMA_SIZE);
625
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700626 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
627 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
628
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900629 /*
630 * If controller does not have internal clock divider,
631 * we can use overriding functions instead of default.
632 */
Russell King17710592014-04-25 12:58:55 +0100633 if (sc->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900634 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
635 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
636 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
637 }
638
Jeongbae Seob3824f22010-10-08 17:46:20 +0900639 /* It supports additional host capabilities if needed */
640 if (pdata->host_caps)
641 host->mmc->caps |= pdata->host_caps;
642
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900643 if (pdata->host_caps2)
644 host->mmc->caps2 |= pdata->host_caps2;
645
Mark Brown9f4e8152012-03-31 23:31:55 -0400646 pm_runtime_enable(&pdev->dev);
647 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
648 pm_runtime_use_autosuspend(&pdev->dev);
649 pm_suspend_ignore_children(&pdev->dev, 1);
650
Ulf Hanssonf8e32602014-12-18 10:41:42 +0100651 ret = mmc_of_parse(host->mmc);
652 if (ret)
653 goto err_req_regs;
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900654
Ben Dooks0d1bb412009-06-14 13:52:37 +0100655 ret = sdhci_add_host(host);
Jisheng Zhangfb8617e2018-05-25 15:15:09 +0800656 if (ret)
Julia Lawall9bda6da2012-03-08 23:24:53 -0500657 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100658
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100659#ifdef CONFIG_PM
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900660 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
661 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000662#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100663 return 0;
664
Ben Dooks0d1bb412009-06-14 13:52:37 +0100665 err_req_regs:
Bartlomiej Zolnierkiewicz221414d2014-08-07 18:07:07 +0200666 pm_runtime_disable(&pdev->dev);
667
Ben Dooks0d1bb412009-06-14 13:52:37 +0100668 err_no_busclks:
Thomas Abraham0f310a052012-10-03 08:35:43 +0900669 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100670
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500671 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100672 sdhci_free_host(host);
673
674 return ret;
675}
676
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500677static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100678{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700679 struct sdhci_host *host = platform_get_drvdata(pdev);
680 struct sdhci_s3c *sc = sdhci_priv(host);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700681
682 if (sc->ext_cd_irq)
683 free_irq(sc->ext_cd_irq, sc);
684
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100685#ifdef CONFIG_PM
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900686 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900687 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000688#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700689 sdhci_remove_host(host, 1);
690
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000691 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400692 pm_runtime_disable(&pdev->dev);
693
Thomas Abraham0f310a052012-10-03 08:35:43 +0900694 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700695
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700696 sdhci_free_host(host);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700697
Ben Dooks0d1bb412009-06-14 13:52:37 +0100698 return 0;
699}
700
Mark Brownd5e9c022012-03-03 00:46:41 +0000701#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100702static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100703{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100704 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100705
Adrian Hunterd38dcad2017-03-20 19:50:32 +0200706 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
707 mmc_retune_needed(host->mmc);
708
Manuel Lauss29495aa2011-11-03 11:09:45 +0100709 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100710}
711
Manuel Lauss29495aa2011-11-03 11:09:45 +0100712static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100713{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100714 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100715
Wonil Choi65d13512011-06-29 11:38:38 +0900716 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100717}
Mark Brownd5e9c022012-03-03 00:46:41 +0000718#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100719
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100720#ifdef CONFIG_PM
Mark Brown9f4e8152012-03-31 23:31:55 -0400721static int sdhci_s3c_runtime_suspend(struct device *dev)
722{
723 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000724 struct sdhci_s3c *ourhost = to_s3c(host);
725 struct clk *busclk = ourhost->clk_io;
726 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400727
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000728 ret = sdhci_runtime_suspend_host(host);
729
Adrian Hunterd38dcad2017-03-20 19:50:32 +0200730 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
731 mmc_retune_needed(host->mmc);
732
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100733 if (ourhost->cur_clk >= 0)
734 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Thomas Abraham0f310a052012-10-03 08:35:43 +0900735 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000736 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400737}
738
739static int sdhci_s3c_runtime_resume(struct device *dev)
740{
741 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000742 struct sdhci_s3c *ourhost = to_s3c(host);
743 struct clk *busclk = ourhost->clk_io;
744 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400745
Thomas Abraham0f310a052012-10-03 08:35:43 +0900746 clk_prepare_enable(busclk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100747 if (ourhost->cur_clk >= 0)
748 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Baolin Wangc6303c52019-07-25 11:14:22 +0800749 ret = sdhci_runtime_resume_host(host, 0);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000750 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400751}
752#endif
753
Manuel Lauss29495aa2011-11-03 11:09:45 +0100754static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000755 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400756 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
757 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100758};
759
Krzysztof Kozlowski4d0aa492015-05-02 00:49:22 +0900760static const struct platform_device_id sdhci_s3c_driver_ids[] = {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900761 {
762 .name = "s3c-sdhci",
763 .driver_data = (kernel_ulong_t)NULL,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900764 },
765 { }
766};
767MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
768
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000769#ifdef CONFIG_OF
Marek Szyprowski3a8e9ca2017-10-04 08:38:24 +0200770static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
771 .no_divider = true,
772};
773
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000774static const struct of_device_id sdhci_s3c_dt_match[] = {
775 { .compatible = "samsung,s3c6410-sdhci", },
776 { .compatible = "samsung,exynos4210-sdhci",
Marek Szyprowski3a8e9ca2017-10-04 08:38:24 +0200777 .data = &exynos4_sdhci_drv_data },
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000778 {},
779};
780MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
781#endif
782
Ben Dooks0d1bb412009-06-14 13:52:37 +0100783static struct platform_driver sdhci_s3c_driver = {
784 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500785 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900786 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100787 .driver = {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100788 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000789 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Ulf Hansson6b3a1942016-07-27 11:23:37 +0200790 .pm = &sdhci_s3c_pmops,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100791 },
792};
793
Axel Lind1f81a62011-11-26 12:55:43 +0800794module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100795
796MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
797MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
798MODULE_LICENSE("GPL v2");
799MODULE_ALIAS("platform:s3c-sdhci");