blob: 9c184edb8e07e5398fff717ef0d9a901e0e17153 [file] [log] [blame]
Shannon Zhao04fe4722015-09-11 09:38:32 +08001/*
2 * Copyright (C) 2015 Linaro Ltd.
3 * Author: Shannon Zhao <shannon.zhao@linaro.org>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __ASM_ARM_KVM_PMU_H
19#define __ASM_ARM_KVM_PMU_H
20
21#ifdef CONFIG_KVM_ARM_PMU
22
23#include <linux/perf_event.h>
24#include <asm/perf_event.h>
25
Shannon Zhao051ff582015-12-08 15:29:06 +080026#define ARMV8_PMU_CYCLE_IDX (ARMV8_PMU_MAX_COUNTERS - 1)
27
Shannon Zhao04fe4722015-09-11 09:38:32 +080028struct kvm_pmc {
29 u8 idx; /* index into the pmu->pmc array */
30 struct perf_event *perf_event;
31 u64 bitmask;
32};
33
34struct kvm_pmu {
35 int irq_num;
36 struct kvm_pmc pmc[ARMV8_PMU_MAX_COUNTERS];
37 bool ready;
Shannon Zhaob02386e2016-02-26 19:29:19 +080038 bool irq_level;
Shannon Zhao04fe4722015-09-11 09:38:32 +080039};
Shannon Zhaoab946832015-06-18 16:01:53 +080040
41#define kvm_arm_pmu_v3_ready(v) ((v)->arch.pmu.ready)
Shannon Zhao051ff582015-12-08 15:29:06 +080042u64 kvm_pmu_get_counter_value(struct kvm_vcpu *vcpu, u64 select_idx);
43void kvm_pmu_set_counter_value(struct kvm_vcpu *vcpu, u64 select_idx, u64 val);
Shannon Zhao96b0eeb2015-09-08 12:26:13 +080044u64 kvm_pmu_valid_counter_mask(struct kvm_vcpu *vcpu);
45void kvm_pmu_disable_counter(struct kvm_vcpu *vcpu, u64 val);
46void kvm_pmu_enable_counter(struct kvm_vcpu *vcpu, u64 val);
Shannon Zhao76d883c2015-09-08 15:03:26 +080047void kvm_pmu_overflow_set(struct kvm_vcpu *vcpu, u64 val);
Shannon Zhaob02386e2016-02-26 19:29:19 +080048void kvm_pmu_flush_hwstate(struct kvm_vcpu *vcpu);
49void kvm_pmu_sync_hwstate(struct kvm_vcpu *vcpu);
Shannon Zhao7a0adc72015-09-08 15:49:39 +080050void kvm_pmu_software_increment(struct kvm_vcpu *vcpu, u64 val);
Shannon Zhao76993732015-10-28 12:10:30 +080051void kvm_pmu_handle_pmcr(struct kvm_vcpu *vcpu, u64 val);
Shannon Zhao7f766352015-07-03 14:27:25 +080052void kvm_pmu_set_counter_event_type(struct kvm_vcpu *vcpu, u64 data,
53 u64 select_idx);
Shannon Zhao04fe4722015-09-11 09:38:32 +080054#else
55struct kvm_pmu {
56};
Shannon Zhaoab946832015-06-18 16:01:53 +080057
58#define kvm_arm_pmu_v3_ready(v) (false)
Shannon Zhao051ff582015-12-08 15:29:06 +080059static inline u64 kvm_pmu_get_counter_value(struct kvm_vcpu *vcpu,
60 u64 select_idx)
61{
62 return 0;
63}
64static inline void kvm_pmu_set_counter_value(struct kvm_vcpu *vcpu,
65 u64 select_idx, u64 val) {}
Shannon Zhao96b0eeb2015-09-08 12:26:13 +080066static inline u64 kvm_pmu_valid_counter_mask(struct kvm_vcpu *vcpu)
67{
68 return 0;
69}
70static inline void kvm_pmu_disable_counter(struct kvm_vcpu *vcpu, u64 val) {}
71static inline void kvm_pmu_enable_counter(struct kvm_vcpu *vcpu, u64 val) {}
Shannon Zhao76d883c2015-09-08 15:03:26 +080072static inline void kvm_pmu_overflow_set(struct kvm_vcpu *vcpu, u64 val) {}
Shannon Zhaob02386e2016-02-26 19:29:19 +080073static inline void kvm_pmu_flush_hwstate(struct kvm_vcpu *vcpu) {}
74static inline void kvm_pmu_sync_hwstate(struct kvm_vcpu *vcpu) {}
Shannon Zhao7a0adc72015-09-08 15:49:39 +080075static inline void kvm_pmu_software_increment(struct kvm_vcpu *vcpu, u64 val) {}
Shannon Zhao76993732015-10-28 12:10:30 +080076static inline void kvm_pmu_handle_pmcr(struct kvm_vcpu *vcpu, u64 val) {}
Shannon Zhao7f766352015-07-03 14:27:25 +080077static inline void kvm_pmu_set_counter_event_type(struct kvm_vcpu *vcpu,
78 u64 data, u64 select_idx) {}
Shannon Zhao04fe4722015-09-11 09:38:32 +080079#endif
80
81#endif