blob: 7fc98c60b563e97873614e18c68e5db6d4885109 [file] [log] [blame]
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001/*
Heiko Stuebnerb1772502015-03-06 19:04:02 +01002 * This file is dual-licensed: you can use it either under the terms
3 * of the GPL or the X11 license, at your option. Note that this dual
4 * licensing only applies to this file, and not this project as a
5 * whole.
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02006 *
Heiko Stuebnerb1772502015-03-06 19:04:02 +01007 * a) This file is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of the
10 * License, or (at your option) any later version.
11 *
12 * This file is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * Or, alternatively,
18 *
19 * b) Permission is hereby granted, free of charge, to any person
20 * obtaining a copy of this software and associated documentation
21 * files (the "Software"), to deal in the Software without
22 * restriction, including without limitation the rights to use,
23 * copy, modify, merge, publish, distribute, sublicense, and/or
24 * sell copies of the Software, and to permit persons to whom the
25 * Software is furnished to do so, subject to the following
26 * conditions:
27 *
28 * The above copyright notice and this permission notice shall be
29 * included in all copies or substantial portions of the Software.
30 *
31 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
32 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
33 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
34 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
35 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
36 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
37 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
38 * OTHER DEALINGS IN THE SOFTWARE.
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020039 */
40
41#include <dt-bindings/gpio/gpio.h>
42#include <dt-bindings/interrupt-controller/irq.h>
43#include <dt-bindings/interrupt-controller/arm-gic.h>
44#include <dt-bindings/pinctrl/rockchip.h>
45#include <dt-bindings/clock/rk3288-cru.h>
Guillaume Tuckere3df0262017-05-03 10:56:26 +010046#include <dt-bindings/power/rk3288-power.h>
Caesar Wangb67d6bc2014-11-24 12:59:01 +080047#include <dt-bindings/thermal/thermal.h>
Caesar Wangb63af762015-09-08 14:18:23 +080048#include <dt-bindings/power/rk3288-power.h>
Andy Yanb60ab702016-07-06 21:28:34 +080049#include <dt-bindings/soc/rockchip,boot-mode.h>
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020050
51/ {
Tao Huang79db45b2017-08-03 11:21:36 +080052 #address-cells = <2>;
53 #size-cells = <2>;
Javier Martinez Canillasc6b2d392016-09-09 10:01:04 -040054
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020055 compatible = "rockchip,rk3288";
56
57 interrupt-parent = <&gic>;
58
59 aliases {
Sjoerd Simons85ef8d62015-11-06 11:46:37 +010060 ethernet0 = &gmac;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020061 i2c0 = &i2c0;
62 i2c1 = &i2c1;
63 i2c2 = &i2c2;
64 i2c3 = &i2c3;
65 i2c4 = &i2c4;
66 i2c5 = &i2c5;
Doug Andersond7f9a382014-09-03 16:05:23 -070067 mshc0 = &emmc;
68 mshc1 = &sdmmc;
69 mshc2 = &sdio0;
70 mshc3 = &sdio1;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020071 serial0 = &uart0;
72 serial1 = &uart1;
73 serial2 = &uart2;
74 serial3 = &uart3;
75 serial4 = &uart4;
huang lin1f531702014-09-05 09:53:11 -070076 spi0 = &spi0;
77 spi1 = &spi1;
78 spi2 = &spi2;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020079 };
80
Sonny Raof1840782015-04-07 10:52:39 -070081 arm-pmu {
82 compatible = "arm,cortex-a12-pmu";
83 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
84 <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
85 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
86 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Heiko Stuebner4863dcd2015-07-15 23:03:09 +020087 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
Sonny Raof1840782015-04-07 10:52:39 -070088 };
89
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020090 cpus {
91 #address-cells = <1>;
92 #size-cells = <0>;
Olof Johansson08bcc752014-12-04 23:33:38 -080093 enable-method = "rockchip,rk3066-smp";
Kever Yangfbdbc732014-10-15 10:23:02 -070094 rockchip,pmu = <&pmu>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020095
Heiko Stuebnerbe8a77c2014-09-13 00:34:29 +020096 cpu0: cpu@500 {
Heiko Stuebner2ab557b2014-07-15 20:16:19 +020097 device_type = "cpu";
98 compatible = "arm,cortex-a12";
99 reg = <0x500>;
Kever Yang044542a2014-10-15 10:23:05 -0700100 resets = <&cru SRST_CORE0>;
Heiko Stuebnerbe8a77c2014-09-13 00:34:29 +0200101 operating-points = <
102 /* KHz uV */
103 1608000 1350000
104 1512000 1300000
105 1416000 1200000
106 1200000 1100000
107 1008000 1050000
108 816000 1000000
109 696000 950000
110 600000 900000
111 408000 900000
112 312000 900000
113 216000 900000
114 126000 900000
115 >;
Caesar Wangb67d6bc2014-11-24 12:59:01 +0800116 #cooling-cells = <2>; /* min followed by max */
Heiko Stuebnerbe8a77c2014-09-13 00:34:29 +0200117 clock-latency = <40000>;
118 clocks = <&cru ARMCLK>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200119 };
Heiko Stuebner4863dcd2015-07-15 23:03:09 +0200120 cpu1: cpu@501 {
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200121 device_type = "cpu";
122 compatible = "arm,cortex-a12";
123 reg = <0x501>;
Kever Yang044542a2014-10-15 10:23:05 -0700124 resets = <&cru SRST_CORE1>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200125 };
Heiko Stuebner4863dcd2015-07-15 23:03:09 +0200126 cpu2: cpu@502 {
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200127 device_type = "cpu";
128 compatible = "arm,cortex-a12";
129 reg = <0x502>;
Kever Yang044542a2014-10-15 10:23:05 -0700130 resets = <&cru SRST_CORE2>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200131 };
Heiko Stuebner4863dcd2015-07-15 23:03:09 +0200132 cpu3: cpu@503 {
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200133 device_type = "cpu";
134 compatible = "arm,cortex-a12";
135 reg = <0x503>;
Kever Yang044542a2014-10-15 10:23:05 -0700136 resets = <&cru SRST_CORE3>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200137 };
138 };
139
Heiko Stübner982891c2014-08-14 23:01:25 +0200140 amba {
Masahiro Yamada2ef7d5f2016-03-09 13:26:45 +0900141 compatible = "simple-bus";
Tao Huang79db45b2017-08-03 11:21:36 +0800142 #address-cells = <2>;
143 #size-cells = <2>;
Heiko Stübner982891c2014-08-14 23:01:25 +0200144 ranges;
145
146 dmac_peri: dma-controller@ff250000 {
147 compatible = "arm,pl330", "arm,primecell";
Tao Huang79db45b2017-08-03 11:21:36 +0800148 reg = <0x0 0xff250000 0x0 0x4000>;
Heiko Stübner982891c2014-08-14 23:01:25 +0200149 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
150 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
151 #dma-cells = <1>;
Addy Kee7d6c9b2016-01-22 19:06:47 +0800152 arm,pl330-broken-no-flushp;
Heiko Stübner982891c2014-08-14 23:01:25 +0200153 clocks = <&cru ACLK_DMAC2>;
154 clock-names = "apb_pclk";
155 };
156
157 dmac_bus_ns: dma-controller@ff600000 {
158 compatible = "arm,pl330", "arm,primecell";
Tao Huang79db45b2017-08-03 11:21:36 +0800159 reg = <0x0 0xff600000 0x0 0x4000>;
Heiko Stübner982891c2014-08-14 23:01:25 +0200160 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
161 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
162 #dma-cells = <1>;
Addy Kee7d6c9b2016-01-22 19:06:47 +0800163 arm,pl330-broken-no-flushp;
Heiko Stübner982891c2014-08-14 23:01:25 +0200164 clocks = <&cru ACLK_DMAC1>;
165 clock-names = "apb_pclk";
166 status = "disabled";
167 };
168
169 dmac_bus_s: dma-controller@ffb20000 {
170 compatible = "arm,pl330", "arm,primecell";
Tao Huang79db45b2017-08-03 11:21:36 +0800171 reg = <0x0 0xffb20000 0x0 0x4000>;
Heiko Stübner982891c2014-08-14 23:01:25 +0200172 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
173 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
174 #dma-cells = <1>;
Addy Kee7d6c9b2016-01-22 19:06:47 +0800175 arm,pl330-broken-no-flushp;
Heiko Stübner982891c2014-08-14 23:01:25 +0200176 clocks = <&cru ACLK_DMAC1>;
177 clock-names = "apb_pclk";
178 };
179 };
180
Heiko Stuebnerb21bcfc2015-08-01 13:00:49 +0200181 reserved-memory {
Tao Huang79db45b2017-08-03 11:21:36 +0800182 #address-cells = <2>;
183 #size-cells = <2>;
Heiko Stuebnerb21bcfc2015-08-01 13:00:49 +0200184 ranges;
185
186 /*
187 * The rk3288 cannot use the memory area above 0xfe000000
188 * for dma operations for some reason. While there is
189 * probably a better solution available somewhere, we
190 * haven't found it yet and while devices with 2GB of ram
191 * are not affected, this issue prevents 4GB from booting.
192 * So to make these devices at least bootable, block
193 * this area for the time being until the real solution
194 * is found.
195 */
196 dma-unusable@fe000000 {
Tao Huang79db45b2017-08-03 11:21:36 +0800197 reg = <0x0 0xfe000000 0x0 0x1000000>;
Heiko Stuebnerb21bcfc2015-08-01 13:00:49 +0200198 };
199 };
200
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200201 xin24m: oscillator {
202 compatible = "fixed-clock";
203 clock-frequency = <24000000>;
204 clock-output-names = "xin24m";
205 #clock-cells = <0>;
206 };
207
208 timer {
209 compatible = "arm,armv7-timer";
Sonny Raoe2405a52014-11-25 10:54:00 -0800210 arm,cpu-registers-not-fw-configured;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200211 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
212 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
213 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
214 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
215 clock-frequency = <24000000>;
216 };
217
Daniel Lezcanoe48cc182015-01-25 10:42:59 +0100218 timer: timer@ff810000 {
219 compatible = "rockchip,rk3288-timer";
Tao Huang79db45b2017-08-03 11:21:36 +0800220 reg = <0x0 0xff810000 0x0 0x20>;
Daniel Lezcanoe48cc182015-01-25 10:42:59 +0100221 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
222 clocks = <&xin24m>, <&cru PCLK_TIMER>;
223 clock-names = "timer", "pclk";
224 };
225
Daniel Kurtza29cb8c2014-10-10 20:26:14 +0800226 display-subsystem {
227 compatible = "rockchip,display-subsystem";
228 ports = <&vopl_out>, <&vopb_out>;
229 };
230
Doug Anderson85095bf2014-08-12 16:21:13 -0700231 sdmmc: dwmmc@ff0c0000 {
232 compatible = "rockchip,rk3288-dw-mshc";
Jaehoon Chung6a8883d2016-11-03 15:21:33 +0900233 max-frequency = <150000000>;
Alexandru M Stanf71ddc52015-10-12 14:48:29 +0200234 clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
235 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
236 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
Doug Anderson85095bf2014-08-12 16:21:13 -0700237 fifo-depth = <0x100>;
238 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Tao Huang79db45b2017-08-03 11:21:36 +0800239 reg = <0x0 0xff0c0000 0x0 0x4000>;
Heiko Stuebner06ecaae2017-03-02 00:26:51 +0100240 resets = <&cru SRST_MMC0>;
241 reset-names = "reset";
Doug Anderson85095bf2014-08-12 16:21:13 -0700242 status = "disabled";
243 };
244
Addy Kef1a07232014-08-19 18:21:08 +0800245 sdio0: dwmmc@ff0d0000 {
246 compatible = "rockchip,rk3288-dw-mshc";
Jaehoon Chung6a8883d2016-11-03 15:21:33 +0900247 max-frequency = <150000000>;
Alexandru M Stanf71ddc52015-10-12 14:48:29 +0200248 clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
249 <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
250 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
Addy Kef1a07232014-08-19 18:21:08 +0800251 fifo-depth = <0x100>;
252 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Tao Huang79db45b2017-08-03 11:21:36 +0800253 reg = <0x0 0xff0d0000 0x0 0x4000>;
Heiko Stuebner06ecaae2017-03-02 00:26:51 +0100254 resets = <&cru SRST_SDIO0>;
255 reset-names = "reset";
Addy Kef1a07232014-08-19 18:21:08 +0800256 status = "disabled";
257 };
258
259 sdio1: dwmmc@ff0e0000 {
260 compatible = "rockchip,rk3288-dw-mshc";
Jaehoon Chung6a8883d2016-11-03 15:21:33 +0900261 max-frequency = <150000000>;
Alexandru M Stanf71ddc52015-10-12 14:48:29 +0200262 clocks = <&cru HCLK_SDIO1>, <&cru SCLK_SDIO1>,
263 <&cru SCLK_SDIO1_DRV>, <&cru SCLK_SDIO1_SAMPLE>;
264 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
Addy Kef1a07232014-08-19 18:21:08 +0800265 fifo-depth = <0x100>;
266 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Tao Huang79db45b2017-08-03 11:21:36 +0800267 reg = <0x0 0xff0e0000 0x0 0x4000>;
Heiko Stuebner06ecaae2017-03-02 00:26:51 +0100268 resets = <&cru SRST_SDIO1>;
269 reset-names = "reset";
Addy Kef1a07232014-08-19 18:21:08 +0800270 status = "disabled";
271 };
272
Doug Anderson85095bf2014-08-12 16:21:13 -0700273 emmc: dwmmc@ff0f0000 {
274 compatible = "rockchip,rk3288-dw-mshc";
Jaehoon Chung6a8883d2016-11-03 15:21:33 +0900275 max-frequency = <150000000>;
Alexandru M Stanf71ddc52015-10-12 14:48:29 +0200276 clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
277 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
278 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
Doug Anderson85095bf2014-08-12 16:21:13 -0700279 fifo-depth = <0x100>;
280 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Tao Huang79db45b2017-08-03 11:21:36 +0800281 reg = <0x0 0xff0f0000 0x0 0x4000>;
Heiko Stuebner06ecaae2017-03-02 00:26:51 +0100282 resets = <&cru SRST_EMMC>;
283 reset-names = "reset";
Doug Anderson85095bf2014-08-12 16:21:13 -0700284 status = "disabled";
285 };
286
Heiko Stübnerf23a6172014-08-20 21:09:24 +0200287 saradc: saradc@ff100000 {
288 compatible = "rockchip,saradc";
Tao Huang79db45b2017-08-03 11:21:36 +0800289 reg = <0x0 0xff100000 0x0 0x100>;
Heiko Stübnerf23a6172014-08-20 21:09:24 +0200290 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
291 #io-channel-cells = <1>;
292 clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
293 clock-names = "saradc", "apb_pclk";
Caesar Wang3d4267a2016-07-27 22:24:07 +0800294 resets = <&cru SRST_SARADC>;
295 reset-names = "saradc-apb";
Heiko Stübnerf23a6172014-08-20 21:09:24 +0200296 status = "disabled";
297 };
298
huang lin1f531702014-09-05 09:53:11 -0700299 spi0: spi@ff110000 {
300 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
301 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
302 clock-names = "spiclk", "apb_pclk";
Doug Anderson11bd57b2014-10-24 14:42:06 -0700303 dmas = <&dmac_peri 11>, <&dmac_peri 12>;
304 dma-names = "tx", "rx";
huang lin1f531702014-09-05 09:53:11 -0700305 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
306 pinctrl-names = "default";
307 pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
Tao Huang79db45b2017-08-03 11:21:36 +0800308 reg = <0x0 0xff110000 0x0 0x1000>;
huang lin1f531702014-09-05 09:53:11 -0700309 #address-cells = <1>;
310 #size-cells = <0>;
311 status = "disabled";
312 };
313
314 spi1: spi@ff120000 {
315 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
316 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
317 clock-names = "spiclk", "apb_pclk";
Doug Anderson11bd57b2014-10-24 14:42:06 -0700318 dmas = <&dmac_peri 13>, <&dmac_peri 14>;
319 dma-names = "tx", "rx";
huang lin1f531702014-09-05 09:53:11 -0700320 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
321 pinctrl-names = "default";
322 pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
Tao Huang79db45b2017-08-03 11:21:36 +0800323 reg = <0x0 0xff120000 0x0 0x1000>;
huang lin1f531702014-09-05 09:53:11 -0700324 #address-cells = <1>;
325 #size-cells = <0>;
326 status = "disabled";
327 };
328
329 spi2: spi@ff130000 {
330 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
331 clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
332 clock-names = "spiclk", "apb_pclk";
Doug Anderson11bd57b2014-10-24 14:42:06 -0700333 dmas = <&dmac_peri 15>, <&dmac_peri 16>;
334 dma-names = "tx", "rx";
huang lin1f531702014-09-05 09:53:11 -0700335 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
336 pinctrl-names = "default";
337 pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
Tao Huang79db45b2017-08-03 11:21:36 +0800338 reg = <0x0 0xff130000 0x0 0x1000>;
huang lin1f531702014-09-05 09:53:11 -0700339 #address-cells = <1>;
340 #size-cells = <0>;
341 status = "disabled";
342 };
343
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200344 i2c1: i2c@ff140000 {
345 compatible = "rockchip,rk3288-i2c";
Tao Huang79db45b2017-08-03 11:21:36 +0800346 reg = <0x0 0xff140000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200347 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
348 #address-cells = <1>;
349 #size-cells = <0>;
350 clock-names = "i2c";
351 clocks = <&cru PCLK_I2C1>;
352 pinctrl-names = "default";
353 pinctrl-0 = <&i2c1_xfer>;
354 status = "disabled";
355 };
356
357 i2c3: i2c@ff150000 {
358 compatible = "rockchip,rk3288-i2c";
Tao Huang79db45b2017-08-03 11:21:36 +0800359 reg = <0x0 0xff150000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200360 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
361 #address-cells = <1>;
362 #size-cells = <0>;
363 clock-names = "i2c";
364 clocks = <&cru PCLK_I2C3>;
365 pinctrl-names = "default";
366 pinctrl-0 = <&i2c3_xfer>;
367 status = "disabled";
368 };
369
370 i2c4: i2c@ff160000 {
371 compatible = "rockchip,rk3288-i2c";
Tao Huang79db45b2017-08-03 11:21:36 +0800372 reg = <0x0 0xff160000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200373 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
374 #address-cells = <1>;
375 #size-cells = <0>;
376 clock-names = "i2c";
377 clocks = <&cru PCLK_I2C4>;
378 pinctrl-names = "default";
379 pinctrl-0 = <&i2c4_xfer>;
380 status = "disabled";
381 };
382
383 i2c5: i2c@ff170000 {
384 compatible = "rockchip,rk3288-i2c";
Tao Huang79db45b2017-08-03 11:21:36 +0800385 reg = <0x0 0xff170000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200386 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
387 #address-cells = <1>;
388 #size-cells = <0>;
389 clock-names = "i2c";
390 clocks = <&cru PCLK_I2C5>;
391 pinctrl-names = "default";
392 pinctrl-0 = <&i2c5_xfer>;
393 status = "disabled";
394 };
395
396 uart0: serial@ff180000 {
397 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
Tao Huang79db45b2017-08-03 11:21:36 +0800398 reg = <0x0 0xff180000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200399 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
400 reg-shift = <2>;
401 reg-io-width = <4>;
402 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
403 clock-names = "baudclk", "apb_pclk";
404 pinctrl-names = "default";
405 pinctrl-0 = <&uart0_xfer>;
406 status = "disabled";
407 };
408
409 uart1: serial@ff190000 {
410 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
Tao Huang79db45b2017-08-03 11:21:36 +0800411 reg = <0x0 0xff190000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200412 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
413 reg-shift = <2>;
414 reg-io-width = <4>;
415 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
416 clock-names = "baudclk", "apb_pclk";
417 pinctrl-names = "default";
418 pinctrl-0 = <&uart1_xfer>;
419 status = "disabled";
420 };
421
422 uart2: serial@ff690000 {
423 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
Tao Huang79db45b2017-08-03 11:21:36 +0800424 reg = <0x0 0xff690000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200425 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
426 reg-shift = <2>;
427 reg-io-width = <4>;
428 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
429 clock-names = "baudclk", "apb_pclk";
430 pinctrl-names = "default";
431 pinctrl-0 = <&uart2_xfer>;
432 status = "disabled";
433 };
434
435 uart3: serial@ff1b0000 {
436 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
Tao Huang79db45b2017-08-03 11:21:36 +0800437 reg = <0x0 0xff1b0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200438 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
439 reg-shift = <2>;
440 reg-io-width = <4>;
441 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
442 clock-names = "baudclk", "apb_pclk";
443 pinctrl-names = "default";
444 pinctrl-0 = <&uart3_xfer>;
445 status = "disabled";
446 };
447
448 uart4: serial@ff1c0000 {
449 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
Tao Huang79db45b2017-08-03 11:21:36 +0800450 reg = <0x0 0xff1c0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200451 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
452 reg-shift = <2>;
453 reg-io-width = <4>;
454 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
455 clock-names = "baudclk", "apb_pclk";
456 pinctrl-names = "default";
457 pinctrl-0 = <&uart4_xfer>;
458 status = "disabled";
459 };
460
Caesar Wangb67d6bc2014-11-24 12:59:01 +0800461 thermal-zones {
Caesar Wangf87305f2016-04-22 18:02:53 +0800462 reserve_thermal: reserve_thermal {
463 polling-delay-passive = <1000>; /* milliseconds */
464 polling-delay = <5000>; /* milliseconds */
465
466 thermal-sensors = <&tsadc 0>;
467 };
468
469 cpu_thermal: cpu_thermal {
470 polling-delay-passive = <100>; /* milliseconds */
471 polling-delay = <5000>; /* milliseconds */
472
473 thermal-sensors = <&tsadc 1>;
474
475 trips {
476 cpu_alert0: cpu_alert0 {
477 temperature = <70000>; /* millicelsius */
478 hysteresis = <2000>; /* millicelsius */
479 type = "passive";
480 };
481 cpu_alert1: cpu_alert1 {
482 temperature = <75000>; /* millicelsius */
483 hysteresis = <2000>; /* millicelsius */
484 type = "passive";
485 };
486 cpu_crit: cpu_crit {
487 temperature = <90000>; /* millicelsius */
488 hysteresis = <2000>; /* millicelsius */
489 type = "critical";
490 };
491 };
492
493 cooling-maps {
494 map0 {
495 trip = <&cpu_alert0>;
496 cooling-device =
497 <&cpu0 THERMAL_NO_LIMIT 6>;
498 };
499 map1 {
500 trip = <&cpu_alert1>;
501 cooling-device =
502 <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
503 };
504 };
505 };
506
507 gpu_thermal: gpu_thermal {
508 polling-delay-passive = <100>; /* milliseconds */
509 polling-delay = <5000>; /* milliseconds */
510
511 thermal-sensors = <&tsadc 2>;
512
513 trips {
514 gpu_alert0: gpu_alert0 {
515 temperature = <70000>; /* millicelsius */
516 hysteresis = <2000>; /* millicelsius */
517 type = "passive";
518 };
519 gpu_crit: gpu_crit {
520 temperature = <90000>; /* millicelsius */
521 hysteresis = <2000>; /* millicelsius */
522 type = "critical";
523 };
524 };
525
526 cooling-maps {
527 map0 {
528 trip = <&gpu_alert0>;
529 cooling-device =
530 <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
531 };
532 };
533 };
Caesar Wangb67d6bc2014-11-24 12:59:01 +0800534 };
535
536 tsadc: tsadc@ff280000 {
537 compatible = "rockchip,rk3288-tsadc";
Tao Huang79db45b2017-08-03 11:21:36 +0800538 reg = <0x0 0xff280000 0x0 0x100>;
Caesar Wangb67d6bc2014-11-24 12:59:01 +0800539 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
540 clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
541 clock-names = "tsadc", "apb_pclk";
542 resets = <&cru SRST_TSADC>;
543 reset-names = "tsadc-apb";
Caesar Wang784359b2015-10-23 19:25:28 +0800544 pinctrl-names = "init", "default", "sleep";
545 pinctrl-0 = <&otp_gpio>;
546 pinctrl-1 = <&otp_out>;
547 pinctrl-2 = <&otp_gpio>;
Caesar Wangb67d6bc2014-11-24 12:59:01 +0800548 #thermal-sensor-cells = <1>;
549 rockchip,hw-tshut-temp = <95000>;
550 status = "disabled";
551 };
552
Roger Chen3d3fb74a2014-12-29 17:44:16 +0800553 gmac: ethernet@ff290000 {
554 compatible = "rockchip,rk3288-gmac";
Tao Huang79db45b2017-08-03 11:21:36 +0800555 reg = <0x0 0xff290000 0x0 0x10000>;
Vincent Palatind5bfbeb2016-06-15 11:32:23 -0700556 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
557 <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
558 interrupt-names = "macirq", "eth_wake_irq";
Roger Chen3d3fb74a2014-12-29 17:44:16 +0800559 rockchip,grf = <&grf>;
560 clocks = <&cru SCLK_MAC>,
561 <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
562 <&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
563 <&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
564 clock-names = "stmmaceth",
565 "mac_clk_rx", "mac_clk_tx",
566 "clk_mac_ref", "clk_mac_refout",
567 "aclk_mac", "pclk_mac";
Romain Periere6b54642015-06-20 12:27:16 +0000568 resets = <&cru SRST_MAC>;
569 reset-names = "stmmaceth";
Alexandru M Stan54b0bc62015-03-13 17:55:32 -0700570 status = "disabled";
Roger Chen3d3fb74a2014-12-29 17:44:16 +0800571 };
572
Doug Andersonc9c32c52014-08-07 17:44:19 +0200573 usb_host0_ehci: usb@ff500000 {
574 compatible = "generic-ehci";
Tao Huang79db45b2017-08-03 11:21:36 +0800575 reg = <0x0 0xff500000 0x0 0x100>;
Doug Andersonc9c32c52014-08-07 17:44:19 +0200576 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
577 clocks = <&cru HCLK_USBHOST0>;
578 clock-names = "usbhost";
Yunzhi Lif6db7022014-12-12 23:12:21 +0800579 phys = <&usbphy1>;
580 phy-names = "usb";
Doug Andersonc9c32c52014-08-07 17:44:19 +0200581 status = "disabled";
582 };
583
584 /* NOTE: ohci@ff520000 doesn't actually work on hardware */
585
Kever Yang12dd3652014-08-08 11:55:58 +0800586 usb_host1: usb@ff540000 {
587 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
588 "snps,dwc2";
Tao Huang79db45b2017-08-03 11:21:36 +0800589 reg = <0x0 0xff540000 0x0 0x40000>;
Kever Yang12dd3652014-08-08 11:55:58 +0800590 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
591 clocks = <&cru HCLK_USBHOST1>;
592 clock-names = "otg";
Yunzhi Licabd2ea2015-04-26 17:41:38 +0800593 dr_mode = "host";
Yunzhi Lif6db7022014-12-12 23:12:21 +0800594 phys = <&usbphy2>;
595 phy-names = "usb2-phy";
Kever Yang12dd3652014-08-08 11:55:58 +0800596 status = "disabled";
597 };
598
599 usb_otg: usb@ff580000 {
600 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
601 "snps,dwc2";
Tao Huang79db45b2017-08-03 11:21:36 +0800602 reg = <0x0 0xff580000 0x0 0x40000>;
Kever Yang12dd3652014-08-08 11:55:58 +0800603 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
604 clocks = <&cru HCLK_OTG0>;
605 clock-names = "otg";
Yunzhi Licabd2ea2015-04-26 17:41:38 +0800606 dr_mode = "otg";
607 g-np-tx-fifo-size = <16>;
608 g-rx-fifo-size = <275>;
609 g-tx-fifo-size = <256 128 128 64 64 32>;
Yunzhi Lif6db7022014-12-12 23:12:21 +0800610 phys = <&usbphy0>;
611 phy-names = "usb2-phy";
Kever Yang12dd3652014-08-08 11:55:58 +0800612 status = "disabled";
613 };
614
Doug Andersonc9c32c52014-08-07 17:44:19 +0200615 usb_hsic: usb@ff5c0000 {
616 compatible = "generic-ehci";
Tao Huang79db45b2017-08-03 11:21:36 +0800617 reg = <0x0 0xff5c0000 0x0 0x100>;
Doug Andersonc9c32c52014-08-07 17:44:19 +0200618 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
619 clocks = <&cru HCLK_HSIC>;
620 clock-names = "usbhost";
621 status = "disabled";
622 };
623
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200624 i2c0: i2c@ff650000 {
625 compatible = "rockchip,rk3288-i2c";
Tao Huang79db45b2017-08-03 11:21:36 +0800626 reg = <0x0 0xff650000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200627 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
628 #address-cells = <1>;
629 #size-cells = <0>;
630 clock-names = "i2c";
631 clocks = <&cru PCLK_I2C0>;
632 pinctrl-names = "default";
633 pinctrl-0 = <&i2c0_xfer>;
634 status = "disabled";
635 };
636
637 i2c2: i2c@ff660000 {
638 compatible = "rockchip,rk3288-i2c";
Tao Huang79db45b2017-08-03 11:21:36 +0800639 reg = <0x0 0xff660000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200640 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
641 #address-cells = <1>;
642 #size-cells = <0>;
643 clock-names = "i2c";
644 clocks = <&cru PCLK_I2C2>;
645 pinctrl-names = "default";
646 pinctrl-0 = <&i2c2_xfer>;
647 status = "disabled";
648 };
649
Doug Andersondf542df2014-08-25 15:59:26 -0700650 pwm0: pwm@ff680000 {
651 compatible = "rockchip,rk3288-pwm";
Tao Huang79db45b2017-08-03 11:21:36 +0800652 reg = <0x0 0xff680000 0x0 0x10>;
Doug Andersondf542df2014-08-25 15:59:26 -0700653 #pwm-cells = <3>;
654 pinctrl-names = "default";
655 pinctrl-0 = <&pwm0_pin>;
656 clocks = <&cru PCLK_PWM>;
657 clock-names = "pwm";
658 status = "disabled";
659 };
660
661 pwm1: pwm@ff680010 {
662 compatible = "rockchip,rk3288-pwm";
Tao Huang79db45b2017-08-03 11:21:36 +0800663 reg = <0x0 0xff680010 0x0 0x10>;
Doug Andersondf542df2014-08-25 15:59:26 -0700664 #pwm-cells = <3>;
665 pinctrl-names = "default";
666 pinctrl-0 = <&pwm1_pin>;
667 clocks = <&cru PCLK_PWM>;
668 clock-names = "pwm";
669 status = "disabled";
670 };
671
672 pwm2: pwm@ff680020 {
673 compatible = "rockchip,rk3288-pwm";
Tao Huang79db45b2017-08-03 11:21:36 +0800674 reg = <0x0 0xff680020 0x0 0x10>;
Doug Andersondf542df2014-08-25 15:59:26 -0700675 #pwm-cells = <3>;
676 pinctrl-names = "default";
677 pinctrl-0 = <&pwm2_pin>;
678 clocks = <&cru PCLK_PWM>;
679 clock-names = "pwm";
680 status = "disabled";
681 };
682
683 pwm3: pwm@ff680030 {
684 compatible = "rockchip,rk3288-pwm";
Tao Huang79db45b2017-08-03 11:21:36 +0800685 reg = <0x0 0xff680030 0x0 0x10>;
Doug Andersondf542df2014-08-25 15:59:26 -0700686 #pwm-cells = <2>;
687 pinctrl-names = "default";
688 pinctrl-0 = <&pwm3_pin>;
689 clocks = <&cru PCLK_PWM>;
690 clock-names = "pwm";
691 status = "disabled";
692 };
693
Kever Yang1123d412014-10-15 10:23:04 -0700694 bus_intmem@ff700000 {
695 compatible = "mmio-sram";
Tao Huang79db45b2017-08-03 11:21:36 +0800696 reg = <0x0 0xff700000 0x0 0x18000>;
Kever Yang1123d412014-10-15 10:23:04 -0700697 #address-cells = <1>;
698 #size-cells = <1>;
Tao Huang79db45b2017-08-03 11:21:36 +0800699 ranges = <0 0x0 0xff700000 0x18000>;
Kever Yang1123d412014-10-15 10:23:04 -0700700 smp-sram@0 {
701 compatible = "rockchip,rk3066-smp-sram";
702 reg = <0x00 0x10>;
703 };
704 };
705
Chris Zhongeecfe982014-12-01 16:52:19 +0800706 sram@ff720000 {
707 compatible = "rockchip,rk3288-pmu-sram", "mmio-sram";
Tao Huang79db45b2017-08-03 11:21:36 +0800708 reg = <0x0 0xff720000 0x0 0x1000>;
Chris Zhongeecfe982014-12-01 16:52:19 +0800709 };
710
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200711 pmu: power-management@ff730000 {
Caesar Wangb63af762015-09-08 14:18:23 +0800712 compatible = "rockchip,rk3288-pmu", "syscon", "simple-mfd";
Tao Huang79db45b2017-08-03 11:21:36 +0800713 reg = <0x0 0xff730000 0x0 0x100>;
Caesar Wangb63af762015-09-08 14:18:23 +0800714
715 power: power-controller {
716 compatible = "rockchip,rk3288-power-controller";
717 #power-domain-cells = <1>;
718 #address-cells = <1>;
719 #size-cells = <0>;
720
Sjoerd Simonsdf5ea012016-01-25 12:19:26 +0100721 assigned-clocks = <&cru SCLK_EDP_24M>;
722 assigned-clock-parents = <&xin24m>;
723
Caesar Wangb63af762015-09-08 14:18:23 +0800724 /*
725 * Note: Although SCLK_* are the working clocks
726 * of device without including on the NOC, needed for
727 * synchronous reset.
728 *
729 * The clocks on the which NOC:
730 * ACLK_IEP/ACLK_VIP/ACLK_VOP0 are on ACLK_VIO0_NIU.
731 * ACLK_ISP/ACLK_VOP1 are on ACLK_VIO1_NIU.
732 * ACLK_RGA is on ACLK_RGA_NIU.
733 * The others (HCLK_*,PLCK_*) are on HCLK_VIO_NIU.
734 *
735 * Which clock are device clocks:
736 * clocks devices
737 * *_IEP IEP:Image Enhancement Processor
738 * *_ISP ISP:Image Signal Processing
739 * *_VIP VIP:Video Input Processor
740 * *_VOP* VOP:Visual Output Processor
741 * *_RGA RGA
742 * *_EDP* EDP
743 * *_LVDS_* LVDS
744 * *_HDMI HDMI
745 * *_MIPI_* MIPI
746 */
Heiko Stuebner95cface2016-03-31 19:28:26 +0200747 pd_vio@RK3288_PD_VIO {
Caesar Wangb63af762015-09-08 14:18:23 +0800748 reg = <RK3288_PD_VIO>;
749 clocks = <&cru ACLK_IEP>,
750 <&cru ACLK_ISP>,
751 <&cru ACLK_RGA>,
752 <&cru ACLK_VIP>,
753 <&cru ACLK_VOP0>,
754 <&cru ACLK_VOP1>,
755 <&cru DCLK_VOP0>,
756 <&cru DCLK_VOP1>,
757 <&cru HCLK_IEP>,
758 <&cru HCLK_ISP>,
759 <&cru HCLK_RGA>,
760 <&cru HCLK_VIP>,
761 <&cru HCLK_VOP0>,
762 <&cru HCLK_VOP1>,
763 <&cru PCLK_EDP_CTRL>,
764 <&cru PCLK_HDMI_CTRL>,
765 <&cru PCLK_LVDS_PHY>,
766 <&cru PCLK_MIPI_CSI>,
767 <&cru PCLK_MIPI_DSI0>,
768 <&cru PCLK_MIPI_DSI1>,
769 <&cru SCLK_EDP_24M>,
770 <&cru SCLK_EDP>,
771 <&cru SCLK_ISP_JPE>,
772 <&cru SCLK_ISP>,
773 <&cru SCLK_RGA>;
Elaine Zhang0af13f72016-12-07 10:17:45 +0800774 pm_qos = <&qos_vio0_iep>,
775 <&qos_vio1_vop>,
776 <&qos_vio1_isp_w0>,
777 <&qos_vio1_isp_w1>,
778 <&qos_vio0_vop>,
779 <&qos_vio0_vip>,
780 <&qos_vio2_rga_r>,
781 <&qos_vio2_rga_w>,
782 <&qos_vio1_isp_r>;
Caesar Wangb63af762015-09-08 14:18:23 +0800783 };
784
785 /*
786 * Note: The following 3 are HEVC(H.265) clocks,
787 * and on the ACLK_HEVC_NIU (NOC).
788 */
Heiko Stuebner95cface2016-03-31 19:28:26 +0200789 pd_hevc@RK3288_PD_HEVC {
Caesar Wangb63af762015-09-08 14:18:23 +0800790 reg = <RK3288_PD_HEVC>;
791 clocks = <&cru ACLK_HEVC>,
792 <&cru SCLK_HEVC_CABAC>,
793 <&cru SCLK_HEVC_CORE>;
Elaine Zhang0af13f72016-12-07 10:17:45 +0800794 pm_qos = <&qos_hevc_r>,
795 <&qos_hevc_w>;
Caesar Wangb63af762015-09-08 14:18:23 +0800796 };
797
798 /*
799 * Note: ACLK_VCODEC/HCLK_VCODEC are VCODEC
800 * (video endecoder & decoder) clocks that on the
801 * ACLK_VCODEC_NIU and HCLK_VCODEC_NIU (NOC).
802 */
Heiko Stuebner95cface2016-03-31 19:28:26 +0200803 pd_video@RK3288_PD_VIDEO {
Caesar Wangb63af762015-09-08 14:18:23 +0800804 reg = <RK3288_PD_VIDEO>;
805 clocks = <&cru ACLK_VCODEC>,
806 <&cru HCLK_VCODEC>;
Elaine Zhang0af13f72016-12-07 10:17:45 +0800807 pm_qos = <&qos_video>;
Caesar Wangb63af762015-09-08 14:18:23 +0800808 };
809
810 /*
811 * Note: ACLK_GPU is the GPU clock,
812 * and on the ACLK_GPU_NIU (NOC).
813 */
Heiko Stuebner95cface2016-03-31 19:28:26 +0200814 pd_gpu@RK3288_PD_GPU {
Caesar Wangb63af762015-09-08 14:18:23 +0800815 reg = <RK3288_PD_GPU>;
816 clocks = <&cru ACLK_GPU>;
Elaine Zhang0af13f72016-12-07 10:17:45 +0800817 pm_qos = <&qos_gpu_r>,
818 <&qos_gpu_w>;
Caesar Wangb63af762015-09-08 14:18:23 +0800819 };
820 };
Andy Yanb60ab702016-07-06 21:28:34 +0800821
822 reboot-mode {
823 compatible = "syscon-reboot-mode";
824 offset = <0x94>;
825 mode-normal = <BOOT_NORMAL>;
826 mode-recovery = <BOOT_RECOVERY>;
827 mode-bootloader = <BOOT_FASTBOOT>;
828 mode-loader = <BOOT_BL_DOWNLOAD>;
829 };
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200830 };
831
832 sgrf: syscon@ff740000 {
833 compatible = "rockchip,rk3288-sgrf", "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +0800834 reg = <0x0 0xff740000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200835 };
836
837 cru: clock-controller@ff760000 {
838 compatible = "rockchip,rk3288-cru";
Tao Huang79db45b2017-08-03 11:21:36 +0800839 reg = <0x0 0xff760000 0x0 0x1000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200840 rockchip,grf = <&grf>;
841 #clock-cells = <1>;
842 #reset-cells = <1>;
Kever Yangcd78d0c2014-10-09 21:50:30 -0700843 assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
844 <&cru PLL_NPLL>, <&cru ACLK_CPU>,
845 <&cru HCLK_CPU>, <&cru PCLK_CPU>,
846 <&cru ACLK_PERI>, <&cru HCLK_PERI>,
847 <&cru PCLK_PERI>;
848 assigned-clock-rates = <594000000>, <400000000>,
849 <500000000>, <300000000>,
850 <150000000>, <75000000>,
851 <300000000>, <150000000>,
852 <75000000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200853 };
854
855 grf: syscon@ff770000 {
Heiko Stuebner6e38e6b2016-02-05 20:42:25 +0100856 compatible = "rockchip,rk3288-grf", "syscon", "simple-mfd";
Tao Huang79db45b2017-08-03 11:21:36 +0800857 reg = <0x0 0xff770000 0x0 0x1000>;
Heiko Stuebner4b915452016-04-15 23:28:57 +0200858
859 edp_phy: edp-phy {
860 compatible = "rockchip,rk3288-dp-phy";
861 clocks = <&cru SCLK_EDP_24M>;
862 clock-names = "24m";
863 #phy-cells = <0>;
864 status = "disabled";
865 };
Heiko Stuebner3445b2f2016-05-21 01:36:17 +0200866
867 io_domains: io-domains {
868 compatible = "rockchip,rk3288-io-voltage-domain";
869 status = "disabled";
870 };
Heiko Stuebner546a3522016-03-26 22:49:57 +0100871
872 usbphy: usbphy {
873 compatible = "rockchip,rk3288-usb-phy";
874 #address-cells = <1>;
875 #size-cells = <0>;
876 status = "disabled";
877
878 usbphy0: usb-phy@320 {
879 #phy-cells = <0>;
880 reg = <0x320>;
881 clocks = <&cru SCLK_OTGPHY0>;
882 clock-names = "phyclk";
883 #clock-cells = <0>;
884 };
885
886 usbphy1: usb-phy@334 {
887 #phy-cells = <0>;
888 reg = <0x334>;
889 clocks = <&cru SCLK_OTGPHY1>;
890 clock-names = "phyclk";
891 #clock-cells = <0>;
892 };
893
894 usbphy2: usb-phy@348 {
895 #phy-cells = <0>;
896 reg = <0x348>;
897 clocks = <&cru SCLK_OTGPHY2>;
898 clock-names = "phyclk";
899 #clock-cells = <0>;
900 };
901 };
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200902 };
903
904 wdt: watchdog@ff800000 {
905 compatible = "rockchip,rk3288-wdt", "snps,dw-wdt";
Tao Huang79db45b2017-08-03 11:21:36 +0800906 reg = <0x0 0xff800000 0x0 0x100>;
Heiko Stuebner39d05162015-01-20 21:12:16 +0100907 clocks = <&cru PCLK_WDT>;
Heiko Stuebner1a1b6982015-06-19 16:31:14 +0200908 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +0200909 status = "disabled";
910 };
911
Sjoerd Simons874e5682015-10-08 15:31:17 +0200912 spdif: sound@ff88b0000 {
913 compatible = "rockchip,rk3288-spdif", "rockchip,rk3066-spdif";
Tao Huang79db45b2017-08-03 11:21:36 +0800914 reg = <0x0 0xff8b0000 0x0 0x10000>;
Sjoerd Simons874e5682015-10-08 15:31:17 +0200915 #sound-dai-cells = <0>;
916 clock-names = "hclk", "mclk";
917 clocks = <&cru HCLK_SPDIF8CH>, <&cru SCLK_SPDIF8CH>;
918 dmas = <&dmac_bus_s 3>;
919 dma-names = "tx";
John Keeping57dcfa52016-02-23 13:41:00 +0000920 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
Sjoerd Simons874e5682015-10-08 15:31:17 +0200921 pinctrl-names = "default";
922 pinctrl-0 = <&spdif_tx>;
923 rockchip,grf = <&grf>;
924 status = "disabled";
925 };
926
Jianquna0f95e32014-09-12 18:54:55 +0800927 i2s: i2s@ff890000 {
928 compatible = "rockchip,rk3288-i2s", "rockchip,rk3066-i2s";
Tao Huang79db45b2017-08-03 11:21:36 +0800929 reg = <0x0 0xff890000 0x0 0x10000>;
John Keeping57dcfa52016-02-23 13:41:00 +0000930 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
Jianquna0f95e32014-09-12 18:54:55 +0800931 #address-cells = <1>;
932 #size-cells = <0>;
933 dmas = <&dmac_bus_s 0>, <&dmac_bus_s 1>;
934 dma-names = "tx", "rx";
935 clock-names = "i2s_hclk", "i2s_clk";
936 clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>;
937 pinctrl-names = "default";
938 pinctrl-0 = <&i2s0_bus>;
Sugar Zhange2416572015-11-10 15:32:09 +0800939 rockchip,playback-channels = <8>;
940 rockchip,capture-channels = <2>;
Jianquna0f95e32014-09-12 18:54:55 +0800941 status = "disabled";
942 };
943
Zain Wangc2cb6162015-11-25 13:43:33 +0800944 crypto: cypto-controller@ff8a0000 {
945 compatible = "rockchip,rk3288-crypto";
Tao Huang79db45b2017-08-03 11:21:36 +0800946 reg = <0x0 0xff8a0000 0x0 0x4000>;
Zain Wangc2cb6162015-11-25 13:43:33 +0800947 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
948 clocks = <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>,
949 <&cru SCLK_CRYPTO>, <&cru ACLK_DMAC1>;
950 clock-names = "aclk", "hclk", "sclk", "apb_pclk";
951 resets = <&cru SRST_CRYPTO>;
952 reset-names = "crypto-rst";
953 status = "okay";
954 };
955
Simon Xue1cc47e62017-08-03 10:04:03 +0800956 iep_mmu: iommu@ff900800 {
957 compatible = "rockchip,iommu";
958 reg = <0x0 0xff900800 0x0 0x40>;
959 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH 0>;
960 interrupt-names = "iep_mmu";
961 #iommu-cells = <0>;
962 status = "disabled";
963 };
964
965 isp_mmu: iommu@ff914000 {
966 compatible = "rockchip,iommu";
967 reg = <0x0 0xff914000 0x0 0x100>, <0x0 0xff915000 0x0 0x100>;
968 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
969 interrupt-names = "isp_mmu";
970 #iommu-cells = <0>;
971 rockchip,disable-mmu-reset;
972 status = "disabled";
973 };
974
Jacob Chenfaf15c02017-10-11 15:29:37 +0800975 rga: rga@ff920000 {
976 compatible = "rockchip,rk3288-rga";
977 reg = <0x0 0xff920000 0x0 0x180>;
978 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
979 clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA>;
980 clock-names = "aclk", "hclk", "sclk";
981 power-domains = <&power RK3288_PD_VIO>;
982 resets = <&cru SRST_RGA_CORE>, <&cru SRST_RGA_AXI>, <&cru SRST_RGA_AHB>;
983 reset-names = "core", "axi", "ahb";
984 };
985
Daniel Kurtza29cb8c2014-10-10 20:26:14 +0800986 vopb: vop@ff930000 {
987 compatible = "rockchip,rk3288-vop";
Tao Huang79db45b2017-08-03 11:21:36 +0800988 reg = <0x0 0xff930000 0x0 0x19c>;
Daniel Kurtza29cb8c2014-10-10 20:26:14 +0800989 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
990 clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
991 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
Caesar Wangb63af762015-09-08 14:18:23 +0800992 power-domains = <&power RK3288_PD_VIO>;
Daniel Kurtza29cb8c2014-10-10 20:26:14 +0800993 resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
994 reset-names = "axi", "ahb", "dclk";
995 iommus = <&vopb_mmu>;
996 status = "disabled";
997
998 vopb_out: port {
999 #address-cells = <1>;
1000 #size-cells = <0>;
Andy Yand5a1df42014-11-04 13:13:14 +08001001
1002 vopb_out_hdmi: endpoint@0 {
1003 reg = <0>;
1004 remote-endpoint = <&hdmi_in_vopb>;
1005 };
Heiko Stuebner6df7ec62015-10-28 10:55:19 +01001006
1007 vopb_out_edp: endpoint@1 {
1008 reg = <1>;
1009 remote-endpoint = <&edp_in_vopb>;
1010 };
1011
Chris Zhongcab6f072016-01-06 12:03:56 +08001012 vopb_out_mipi: endpoint@2 {
1013 reg = <2>;
1014 remote-endpoint = <&mipi_in_vopb>;
1015 };
Sandy Huang316ffa32017-09-02 19:28:52 +08001016
1017 vopb_out_lvds: endpoint@3 {
1018 reg = <3>;
1019 remote-endpoint = <&lvds_in_vopb>;
1020 };
Daniel Kurtza29cb8c2014-10-10 20:26:14 +08001021 };
1022 };
1023
Daniel Kurtz7cae0682014-11-03 10:53:29 +08001024 vopb_mmu: iommu@ff930300 {
1025 compatible = "rockchip,iommu";
Tao Huang79db45b2017-08-03 11:21:36 +08001026 reg = <0x0 0xff930300 0x0 0x100>;
Daniel Kurtz7cae0682014-11-03 10:53:29 +08001027 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1028 interrupt-names = "vopb_mmu";
Caesar Wangb63af762015-09-08 14:18:23 +08001029 power-domains = <&power RK3288_PD_VIO>;
Daniel Kurtz7cae0682014-11-03 10:53:29 +08001030 #iommu-cells = <0>;
1031 status = "disabled";
1032 };
1033
Daniel Kurtza29cb8c2014-10-10 20:26:14 +08001034 vopl: vop@ff940000 {
1035 compatible = "rockchip,rk3288-vop";
Tao Huang79db45b2017-08-03 11:21:36 +08001036 reg = <0x0 0xff940000 0x0 0x19c>;
Daniel Kurtza29cb8c2014-10-10 20:26:14 +08001037 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1038 clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
1039 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
Caesar Wangb63af762015-09-08 14:18:23 +08001040 power-domains = <&power RK3288_PD_VIO>;
Daniel Kurtza29cb8c2014-10-10 20:26:14 +08001041 resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>;
1042 reset-names = "axi", "ahb", "dclk";
1043 iommus = <&vopl_mmu>;
1044 status = "disabled";
1045
1046 vopl_out: port {
1047 #address-cells = <1>;
1048 #size-cells = <0>;
Andy Yand5a1df42014-11-04 13:13:14 +08001049
1050 vopl_out_hdmi: endpoint@0 {
1051 reg = <0>;
1052 remote-endpoint = <&hdmi_in_vopl>;
1053 };
Heiko Stuebner6df7ec62015-10-28 10:55:19 +01001054
1055 vopl_out_edp: endpoint@1 {
1056 reg = <1>;
1057 remote-endpoint = <&edp_in_vopl>;
1058 };
1059
Chris Zhongcab6f072016-01-06 12:03:56 +08001060 vopl_out_mipi: endpoint@2 {
1061 reg = <2>;
1062 remote-endpoint = <&mipi_in_vopl>;
1063 };
Sandy Huang316ffa32017-09-02 19:28:52 +08001064
1065 vopl_out_lvds: endpoint@3 {
1066 reg = <3>;
1067 remote-endpoint = <&lvds_in_vopl>;
1068 };
Daniel Kurtza29cb8c2014-10-10 20:26:14 +08001069 };
1070 };
1071
Daniel Kurtz7cae0682014-11-03 10:53:29 +08001072 vopl_mmu: iommu@ff940300 {
1073 compatible = "rockchip,iommu";
Tao Huang79db45b2017-08-03 11:21:36 +08001074 reg = <0x0 0xff940300 0x0 0x100>;
Daniel Kurtz7cae0682014-11-03 10:53:29 +08001075 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1076 interrupt-names = "vopl_mmu";
Caesar Wangb63af762015-09-08 14:18:23 +08001077 power-domains = <&power RK3288_PD_VIO>;
Daniel Kurtz7cae0682014-11-03 10:53:29 +08001078 #iommu-cells = <0>;
1079 status = "disabled";
1080 };
1081
Chris Zhongcab6f072016-01-06 12:03:56 +08001082 mipi_dsi: mipi@ff960000 {
1083 compatible = "rockchip,rk3288-mipi-dsi", "snps,dw-mipi-dsi";
Tao Huang79db45b2017-08-03 11:21:36 +08001084 reg = <0x0 0xff960000 0x0 0x4000>;
John Keeping5415ba42016-02-23 13:40:59 +00001085 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Chris Zhongcab6f072016-01-06 12:03:56 +08001086 clocks = <&cru SCLK_MIPIDSI_24M>, <&cru PCLK_MIPI_DSI0>;
1087 clock-names = "ref", "pclk";
John Keeping1946a202016-02-23 12:39:41 +00001088 power-domains = <&power RK3288_PD_VIO>;
Chris Zhongcab6f072016-01-06 12:03:56 +08001089 rockchip,grf = <&grf>;
1090 #address-cells = <1>;
1091 #size-cells = <0>;
1092 status = "disabled";
1093
1094 ports {
Chris Zhongcab6f072016-01-06 12:03:56 +08001095 mipi_in: port {
1096 #address-cells = <1>;
1097 #size-cells = <0>;
1098 mipi_in_vopb: endpoint@0 {
1099 reg = <0>;
1100 remote-endpoint = <&vopb_out_mipi>;
1101 };
1102 mipi_in_vopl: endpoint@1 {
1103 reg = <1>;
1104 remote-endpoint = <&vopl_out_mipi>;
1105 };
1106 };
1107 };
1108 };
1109
Sandy Huang316ffa32017-09-02 19:28:52 +08001110 lvds: lvds@ff96c000 {
1111 compatible = "rockchip,rk3288-lvds";
1112 reg = <0x0 0xff96c000 0x0 0x4000>;
1113 clocks = <&cru PCLK_LVDS_PHY>;
1114 clock-names = "pclk_lvds";
1115 pinctrl-names = "lcdc";
1116 pinctrl-0 = <&lcdc_ctl>;
1117 power-domains = <&power RK3288_PD_VIO>;
1118 rockchip,grf = <&grf>;
1119 status = "disabled";
1120
1121 ports {
1122 #address-cells = <1>;
1123 #size-cells = <0>;
1124
1125 lvds_in: port@0 {
1126 reg = <0>;
1127
1128 #address-cells = <1>;
1129 #size-cells = <0>;
1130
1131 lvds_in_vopb: endpoint@0 {
1132 reg = <0>;
1133 remote-endpoint = <&vopb_out_lvds>;
1134 };
1135 lvds_in_vopl: endpoint@1 {
1136 reg = <1>;
1137 remote-endpoint = <&vopl_out_lvds>;
1138 };
1139 };
1140 };
1141 };
1142
Heiko Stuebner6df7ec62015-10-28 10:55:19 +01001143 edp: dp@ff970000 {
1144 compatible = "rockchip,rk3288-dp";
Tao Huang79db45b2017-08-03 11:21:36 +08001145 reg = <0x0 0xff970000 0x0 0x4000>;
Heiko Stuebner6df7ec62015-10-28 10:55:19 +01001146 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1147 clocks = <&cru SCLK_EDP>, <&cru PCLK_EDP_CTRL>;
1148 clock-names = "dp", "pclk";
1149 phys = <&edp_phy>;
1150 phy-names = "dp";
1151 resets = <&cru SRST_EDP>;
1152 reset-names = "dp";
1153 rockchip,grf = <&grf>;
1154 status = "disabled";
1155
1156 ports {
1157 #address-cells = <1>;
1158 #size-cells = <0>;
1159 edp_in: port@0 {
1160 reg = <0>;
1161 #address-cells = <1>;
1162 #size-cells = <0>;
1163 edp_in_vopb: endpoint@0 {
1164 reg = <0>;
1165 remote-endpoint = <&vopb_out_edp>;
1166 };
1167 edp_in_vopl: endpoint@1 {
1168 reg = <1>;
1169 remote-endpoint = <&vopl_out_edp>;
1170 };
1171 };
1172 };
1173 };
1174
Andy Yand5a1df42014-11-04 13:13:14 +08001175 hdmi: hdmi@ff980000 {
1176 compatible = "rockchip,rk3288-dw-hdmi";
Tao Huang79db45b2017-08-03 11:21:36 +08001177 reg = <0x0 0xff980000 0x0 0x20000>;
Andy Yand5a1df42014-11-04 13:13:14 +08001178 reg-io-width = <4>;
Andy Yand5a1df42014-11-04 13:13:14 +08001179 rockchip,grf = <&grf>;
1180 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
Hans Verkuilafddf632017-10-20 12:07:31 +02001181 clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_HDCP>, <&cru SCLK_HDMI_CEC>;
1182 clock-names = "iahb", "isfr", "cec";
Caesar Wangb63af762015-09-08 14:18:23 +08001183 power-domains = <&power RK3288_PD_VIO>;
Andy Yand5a1df42014-11-04 13:13:14 +08001184 status = "disabled";
1185
1186 ports {
1187 hdmi_in: port {
1188 #address-cells = <1>;
1189 #size-cells = <0>;
1190 hdmi_in_vopb: endpoint@0 {
1191 reg = <0>;
1192 remote-endpoint = <&vopb_out_hdmi>;
1193 };
1194 hdmi_in_vopl: endpoint@1 {
1195 reg = <1>;
1196 remote-endpoint = <&vopl_out_hdmi>;
1197 };
1198 };
1199 };
1200 };
1201
Simon Xue1cc47e62017-08-03 10:04:03 +08001202 vpu_mmu: iommu@ff9a0800 {
1203 compatible = "rockchip,iommu";
1204 reg = <0x0 0xff9a0800 0x0 0x100>;
1205 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1206 interrupt-names = "vpu_mmu";
1207 #iommu-cells = <0>;
1208 status = "disabled";
1209 };
1210
1211 hevc_mmu: iommu@ff9c0440 {
1212 compatible = "rockchip,iommu";
1213 reg = <0x0 0xff9c0440 0x0 0x40>, <0x0 0xff9c0480 0x0 0x40>;
1214 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
1215 interrupt-names = "hevc_mmu";
1216 #iommu-cells = <0>;
1217 status = "disabled";
1218 };
1219
Heiko Stuebnerca124372017-07-01 18:20:35 +02001220 gpu: gpu@ffa30000 {
1221 compatible = "rockchip,rk3288-mali", "arm,mali-t760";
Tao Huang79db45b2017-08-03 11:21:36 +08001222 reg = <0x0 0xffa30000 0x0 0x10000>;
Guillaume Tuckere3df0262017-05-03 10:56:26 +01001223 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
1224 <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
1225 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1226 interrupt-names = "job", "mmu", "gpu";
1227 clocks = <&cru ACLK_GPU>;
1228 operating-points-v2 = <&gpu_opp_table>;
1229 power-domains = <&power RK3288_PD_GPU>;
1230 status = "disabled";
1231 };
1232
1233 gpu_opp_table: gpu-opp-table {
1234 compatible = "operating-points-v2";
1235
1236 opp@100000000 {
1237 opp-hz = /bits/ 64 <100000000>;
1238 opp-microvolt = <950000>;
1239 };
1240 opp@200000000 {
1241 opp-hz = /bits/ 64 <200000000>;
1242 opp-microvolt = <950000>;
1243 };
1244 opp@300000000 {
1245 opp-hz = /bits/ 64 <300000000>;
1246 opp-microvolt = <1000000>;
1247 };
1248 opp@400000000 {
1249 opp-hz = /bits/ 64 <400000000>;
1250 opp-microvolt = <1100000>;
1251 };
1252 opp@500000000 {
1253 opp-hz = /bits/ 64 <500000000>;
1254 opp-microvolt = <1200000>;
1255 };
1256 opp@600000000 {
1257 opp-hz = /bits/ 64 <600000000>;
1258 opp-microvolt = <1250000>;
1259 };
1260 };
1261
Elaine Zhang0af13f72016-12-07 10:17:45 +08001262 qos_gpu_r: qos@ffaa0000 {
1263 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001264 reg = <0x0 0xffaa0000 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001265 };
1266
1267 qos_gpu_w: qos@ffaa0080 {
1268 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001269 reg = <0x0 0xffaa0080 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001270 };
1271
1272 qos_vio1_vop: qos@ffad0000 {
1273 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001274 reg = <0x0 0xffad0000 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001275 };
1276
1277 qos_vio1_isp_w0: qos@ffad0100 {
1278 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001279 reg = <0x0 0xffad0100 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001280 };
1281
1282 qos_vio1_isp_w1: qos@ffad0180 {
1283 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001284 reg = <0x0 0xffad0180 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001285 };
1286
1287 qos_vio0_vop: qos@ffad0400 {
1288 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001289 reg = <0x0 0xffad0400 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001290 };
1291
1292 qos_vio0_vip: qos@ffad0480 {
1293 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001294 reg = <0x0 0xffad0480 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001295 };
1296
1297 qos_vio0_iep: qos@ffad0500 {
1298 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001299 reg = <0x0 0xffad0500 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001300 };
1301
1302 qos_vio2_rga_r: qos@ffad0800 {
1303 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001304 reg = <0x0 0xffad0800 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001305 };
1306
1307 qos_vio2_rga_w: qos@ffad0880 {
1308 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001309 reg = <0x0 0xffad0880 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001310 };
1311
1312 qos_vio1_isp_r: qos@ffad0900 {
1313 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001314 reg = <0x0 0xffad0900 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001315 };
1316
1317 qos_video: qos@ffae0000 {
1318 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001319 reg = <0x0 0xffae0000 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001320 };
1321
1322 qos_hevc_r: qos@ffaf0000 {
1323 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001324 reg = <0x0 0xffaf0000 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001325 };
1326
1327 qos_hevc_w: qos@ffaf0080 {
1328 compatible = "syscon";
Tao Huang79db45b2017-08-03 11:21:36 +08001329 reg = <0x0 0xffaf0080 0x0 0x20>;
Elaine Zhang0af13f72016-12-07 10:17:45 +08001330 };
1331
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001332 gic: interrupt-controller@ffc01000 {
1333 compatible = "arm,gic-400";
1334 interrupt-controller;
1335 #interrupt-cells = <3>;
1336 #address-cells = <0>;
1337
Tao Huang79db45b2017-08-03 11:21:36 +08001338 reg = <0x0 0xffc01000 0x0 0x1000>,
1339 <0x0 0xffc02000 0x0 0x2000>,
1340 <0x0 0xffc04000 0x0 0x2000>,
1341 <0x0 0xffc06000 0x0 0x2000>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001342 interrupts = <GIC_PPI 9 0xf04>;
1343 };
1344
ZhengShunQian88185552015-08-11 18:13:44 +08001345 efuse: efuse@ffb40000 {
Finley Xiao85b72602016-09-01 20:16:55 -07001346 compatible = "rockchip,rk3288-efuse";
Tao Huang79db45b2017-08-03 11:21:36 +08001347 reg = <0x0 0xffb40000 0x0 0x20>;
ZhengShunQian88185552015-08-11 18:13:44 +08001348 #address-cells = <1>;
1349 #size-cells = <1>;
1350 clocks = <&cru PCLK_EFUSE256>;
1351 clock-names = "pclk_efuse";
1352
1353 cpu_leakage: cpu_leakage@17 {
1354 reg = <0x17 0x1>;
1355 };
1356 };
1357
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001358 pinctrl: pinctrl {
1359 compatible = "rockchip,rk3288-pinctrl";
1360 rockchip,grf = <&grf>;
1361 rockchip,pmu = <&pmu>;
Tao Huang79db45b2017-08-03 11:21:36 +08001362 #address-cells = <2>;
1363 #size-cells = <2>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001364 ranges;
1365
1366 gpio0: gpio0@ff750000 {
1367 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001368 reg = <0x0 0xff750000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001369 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
1370 clocks = <&cru PCLK_GPIO0>;
1371
1372 gpio-controller;
1373 #gpio-cells = <2>;
1374
1375 interrupt-controller;
1376 #interrupt-cells = <2>;
1377 };
1378
1379 gpio1: gpio1@ff780000 {
1380 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001381 reg = <0x0 0xff780000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001382 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
1383 clocks = <&cru PCLK_GPIO1>;
1384
1385 gpio-controller;
1386 #gpio-cells = <2>;
1387
1388 interrupt-controller;
1389 #interrupt-cells = <2>;
1390 };
1391
1392 gpio2: gpio2@ff790000 {
1393 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001394 reg = <0x0 0xff790000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001395 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
1396 clocks = <&cru PCLK_GPIO2>;
1397
1398 gpio-controller;
1399 #gpio-cells = <2>;
1400
1401 interrupt-controller;
1402 #interrupt-cells = <2>;
1403 };
1404
1405 gpio3: gpio3@ff7a0000 {
1406 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001407 reg = <0x0 0xff7a0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001408 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1409 clocks = <&cru PCLK_GPIO3>;
1410
1411 gpio-controller;
1412 #gpio-cells = <2>;
1413
1414 interrupt-controller;
1415 #interrupt-cells = <2>;
1416 };
1417
1418 gpio4: gpio4@ff7b0000 {
1419 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001420 reg = <0x0 0xff7b0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001421 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1422 clocks = <&cru PCLK_GPIO4>;
1423
1424 gpio-controller;
1425 #gpio-cells = <2>;
1426
1427 interrupt-controller;
1428 #interrupt-cells = <2>;
1429 };
1430
1431 gpio5: gpio5@ff7c0000 {
1432 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001433 reg = <0x0 0xff7c0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001434 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
1435 clocks = <&cru PCLK_GPIO5>;
1436
1437 gpio-controller;
1438 #gpio-cells = <2>;
1439
1440 interrupt-controller;
1441 #interrupt-cells = <2>;
1442 };
1443
1444 gpio6: gpio6@ff7d0000 {
1445 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001446 reg = <0x0 0xff7d0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001447 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1448 clocks = <&cru PCLK_GPIO6>;
1449
1450 gpio-controller;
1451 #gpio-cells = <2>;
1452
1453 interrupt-controller;
1454 #interrupt-cells = <2>;
1455 };
1456
1457 gpio7: gpio7@ff7e0000 {
1458 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001459 reg = <0x0 0xff7e0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001460 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1461 clocks = <&cru PCLK_GPIO7>;
1462
1463 gpio-controller;
1464 #gpio-cells = <2>;
1465
1466 interrupt-controller;
1467 #interrupt-cells = <2>;
1468 };
1469
1470 gpio8: gpio8@ff7f0000 {
1471 compatible = "rockchip,gpio-bank";
Tao Huang79db45b2017-08-03 11:21:36 +08001472 reg = <0x0 0xff7f0000 0x0 0x100>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001473 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1474 clocks = <&cru PCLK_GPIO8>;
1475
1476 gpio-controller;
1477 #gpio-cells = <2>;
1478
1479 interrupt-controller;
1480 #interrupt-cells = <2>;
1481 };
1482
Douglas Andersone61ccb12015-09-02 14:54:22 -07001483 hdmi {
1484 hdmi_ddc: hdmi-ddc {
1485 rockchip,pins = <7 19 RK_FUNC_2 &pcfg_pull_none>,
1486 <7 20 RK_FUNC_2 &pcfg_pull_none>;
1487 };
1488 };
1489
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001490 pcfg_pull_up: pcfg-pull-up {
1491 bias-pull-up;
1492 };
1493
1494 pcfg_pull_down: pcfg-pull-down {
1495 bias-pull-down;
1496 };
1497
1498 pcfg_pull_none: pcfg-pull-none {
1499 bias-disable;
1500 };
1501
Roger Chen3d3fb74a2014-12-29 17:44:16 +08001502 pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1503 bias-disable;
1504 drive-strength = <12>;
1505 };
1506
Chris Zhongeecfe982014-12-01 16:52:19 +08001507 sleep {
1508 global_pwroff: global-pwroff {
1509 rockchip,pins = <0 0 RK_FUNC_1 &pcfg_pull_none>;
1510 };
1511
1512 ddrio_pwroff: ddrio-pwroff {
1513 rockchip,pins = <0 1 RK_FUNC_1 &pcfg_pull_none>;
1514 };
1515
1516 ddr0_retention: ddr0-retention {
1517 rockchip,pins = <0 2 RK_FUNC_1 &pcfg_pull_up>;
1518 };
1519
1520 ddr1_retention: ddr1-retention {
1521 rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_up>;
1522 };
1523 };
1524
Heiko Stuebnera4e00342015-10-28 00:19:37 +01001525 edp {
1526 edp_hpd: edp-hpd {
1527 rockchip,pins = <7 11 RK_FUNC_2 &pcfg_pull_down>;
1528 };
1529 };
1530
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001531 i2c0 {
1532 i2c0_xfer: i2c0-xfer {
1533 rockchip,pins = <0 15 RK_FUNC_1 &pcfg_pull_none>,
1534 <0 16 RK_FUNC_1 &pcfg_pull_none>;
1535 };
1536 };
1537
1538 i2c1 {
1539 i2c1_xfer: i2c1-xfer {
1540 rockchip,pins = <8 4 RK_FUNC_1 &pcfg_pull_none>,
1541 <8 5 RK_FUNC_1 &pcfg_pull_none>;
1542 };
1543 };
1544
1545 i2c2 {
1546 i2c2_xfer: i2c2-xfer {
1547 rockchip,pins = <6 9 RK_FUNC_1 &pcfg_pull_none>,
1548 <6 10 RK_FUNC_1 &pcfg_pull_none>;
1549 };
1550 };
1551
1552 i2c3 {
1553 i2c3_xfer: i2c3-xfer {
1554 rockchip,pins = <2 16 RK_FUNC_1 &pcfg_pull_none>,
1555 <2 17 RK_FUNC_1 &pcfg_pull_none>;
1556 };
1557 };
1558
1559 i2c4 {
1560 i2c4_xfer: i2c4-xfer {
1561 rockchip,pins = <7 17 RK_FUNC_1 &pcfg_pull_none>,
1562 <7 18 RK_FUNC_1 &pcfg_pull_none>;
1563 };
1564 };
1565
1566 i2c5 {
1567 i2c5_xfer: i2c5-xfer {
1568 rockchip,pins = <7 19 RK_FUNC_1 &pcfg_pull_none>,
1569 <7 20 RK_FUNC_1 &pcfg_pull_none>;
1570 };
1571 };
1572
Jianquna0f95e32014-09-12 18:54:55 +08001573 i2s0 {
1574 i2s0_bus: i2s0-bus {
1575 rockchip,pins = <6 0 RK_FUNC_1 &pcfg_pull_none>,
1576 <6 1 RK_FUNC_1 &pcfg_pull_none>,
1577 <6 2 RK_FUNC_1 &pcfg_pull_none>,
1578 <6 3 RK_FUNC_1 &pcfg_pull_none>,
1579 <6 4 RK_FUNC_1 &pcfg_pull_none>,
1580 <6 8 RK_FUNC_1 &pcfg_pull_none>;
1581 };
1582 };
1583
Sandy Huang316ffa32017-09-02 19:28:52 +08001584 lcdc {
1585 lcdc_ctl: lcdc-ctl {
1586 rockchip,pins = <1 24 RK_FUNC_1 &pcfg_pull_none>,
1587 <1 25 RK_FUNC_1 &pcfg_pull_none>,
1588 <1 26 RK_FUNC_1 &pcfg_pull_none>,
1589 <1 27 RK_FUNC_1 &pcfg_pull_none>;
1590 };
1591 };
1592
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001593 sdmmc {
1594 sdmmc_clk: sdmmc-clk {
1595 rockchip,pins = <6 20 RK_FUNC_1 &pcfg_pull_none>;
1596 };
1597
1598 sdmmc_cmd: sdmmc-cmd {
1599 rockchip,pins = <6 21 RK_FUNC_1 &pcfg_pull_up>;
1600 };
1601
Matthias Bruggerd59df5d2015-12-11 15:45:58 +01001602 sdmmc_cd: sdmmc-cd {
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001603 rockchip,pins = <6 22 RK_FUNC_1 &pcfg_pull_up>;
1604 };
1605
1606 sdmmc_bus1: sdmmc-bus1 {
1607 rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>;
1608 };
1609
1610 sdmmc_bus4: sdmmc-bus4 {
1611 rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>,
1612 <6 17 RK_FUNC_1 &pcfg_pull_up>,
1613 <6 18 RK_FUNC_1 &pcfg_pull_up>,
1614 <6 19 RK_FUNC_1 &pcfg_pull_up>;
1615 };
1616 };
1617
Addy Kef1a07232014-08-19 18:21:08 +08001618 sdio0 {
1619 sdio0_bus1: sdio0-bus1 {
1620 rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>;
1621 };
1622
1623 sdio0_bus4: sdio0-bus4 {
1624 rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>,
1625 <4 21 RK_FUNC_1 &pcfg_pull_up>,
1626 <4 22 RK_FUNC_1 &pcfg_pull_up>,
1627 <4 23 RK_FUNC_1 &pcfg_pull_up>;
1628 };
1629
1630 sdio0_cmd: sdio0-cmd {
1631 rockchip,pins = <4 24 RK_FUNC_1 &pcfg_pull_up>;
1632 };
1633
1634 sdio0_clk: sdio0-clk {
1635 rockchip,pins = <4 25 RK_FUNC_1 &pcfg_pull_none>;
1636 };
1637
1638 sdio0_cd: sdio0-cd {
1639 rockchip,pins = <4 26 RK_FUNC_1 &pcfg_pull_up>;
1640 };
1641
1642 sdio0_wp: sdio0-wp {
1643 rockchip,pins = <4 27 RK_FUNC_1 &pcfg_pull_up>;
1644 };
1645
1646 sdio0_pwr: sdio0-pwr {
1647 rockchip,pins = <4 28 RK_FUNC_1 &pcfg_pull_up>;
1648 };
1649
1650 sdio0_bkpwr: sdio0-bkpwr {
1651 rockchip,pins = <4 29 RK_FUNC_1 &pcfg_pull_up>;
1652 };
1653
1654 sdio0_int: sdio0-int {
1655 rockchip,pins = <4 30 RK_FUNC_1 &pcfg_pull_up>;
1656 };
1657 };
1658
1659 sdio1 {
1660 sdio1_bus1: sdio1-bus1 {
1661 rockchip,pins = <3 24 4 &pcfg_pull_up>;
1662 };
1663
1664 sdio1_bus4: sdio1-bus4 {
1665 rockchip,pins = <3 24 4 &pcfg_pull_up>,
1666 <3 25 4 &pcfg_pull_up>,
1667 <3 26 4 &pcfg_pull_up>,
1668 <3 27 4 &pcfg_pull_up>;
1669 };
1670
1671 sdio1_cd: sdio1-cd {
1672 rockchip,pins = <3 28 4 &pcfg_pull_up>;
1673 };
1674
1675 sdio1_wp: sdio1-wp {
1676 rockchip,pins = <3 29 4 &pcfg_pull_up>;
1677 };
1678
1679 sdio1_bkpwr: sdio1-bkpwr {
1680 rockchip,pins = <3 30 4 &pcfg_pull_up>;
1681 };
1682
1683 sdio1_int: sdio1-int {
1684 rockchip,pins = <3 31 4 &pcfg_pull_up>;
1685 };
1686
1687 sdio1_cmd: sdio1-cmd {
1688 rockchip,pins = <4 6 4 &pcfg_pull_up>;
1689 };
1690
1691 sdio1_clk: sdio1-clk {
1692 rockchip,pins = <4 7 4 &pcfg_pull_none>;
1693 };
1694
1695 sdio1_pwr: sdio1-pwr {
1696 rockchip,pins = <4 9 4 &pcfg_pull_up>;
1697 };
1698 };
1699
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001700 emmc {
1701 emmc_clk: emmc-clk {
1702 rockchip,pins = <3 18 RK_FUNC_2 &pcfg_pull_none>;
1703 };
1704
1705 emmc_cmd: emmc-cmd {
1706 rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_up>;
1707 };
1708
1709 emmc_pwr: emmc-pwr {
1710 rockchip,pins = <3 9 RK_FUNC_2 &pcfg_pull_up>;
1711 };
1712
1713 emmc_bus1: emmc-bus1 {
1714 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>;
1715 };
1716
1717 emmc_bus4: emmc-bus4 {
1718 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>,
1719 <3 1 RK_FUNC_2 &pcfg_pull_up>,
1720 <3 2 RK_FUNC_2 &pcfg_pull_up>,
1721 <3 3 RK_FUNC_2 &pcfg_pull_up>;
1722 };
1723
1724 emmc_bus8: emmc-bus8 {
1725 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>,
1726 <3 1 RK_FUNC_2 &pcfg_pull_up>,
1727 <3 2 RK_FUNC_2 &pcfg_pull_up>,
1728 <3 3 RK_FUNC_2 &pcfg_pull_up>,
1729 <3 4 RK_FUNC_2 &pcfg_pull_up>,
1730 <3 5 RK_FUNC_2 &pcfg_pull_up>,
1731 <3 6 RK_FUNC_2 &pcfg_pull_up>,
1732 <3 7 RK_FUNC_2 &pcfg_pull_up>;
1733 };
1734 };
1735
huang lin1f531702014-09-05 09:53:11 -07001736 spi0 {
1737 spi0_clk: spi0-clk {
1738 rockchip,pins = <5 12 RK_FUNC_1 &pcfg_pull_up>;
1739 };
1740 spi0_cs0: spi0-cs0 {
1741 rockchip,pins = <5 13 RK_FUNC_1 &pcfg_pull_up>;
1742 };
1743 spi0_tx: spi0-tx {
1744 rockchip,pins = <5 14 RK_FUNC_1 &pcfg_pull_up>;
1745 };
1746 spi0_rx: spi0-rx {
1747 rockchip,pins = <5 15 RK_FUNC_1 &pcfg_pull_up>;
1748 };
1749 spi0_cs1: spi0-cs1 {
1750 rockchip,pins = <5 16 RK_FUNC_1 &pcfg_pull_up>;
1751 };
1752 };
1753 spi1 {
1754 spi1_clk: spi1-clk {
1755 rockchip,pins = <7 12 RK_FUNC_2 &pcfg_pull_up>;
1756 };
1757 spi1_cs0: spi1-cs0 {
1758 rockchip,pins = <7 13 RK_FUNC_2 &pcfg_pull_up>;
1759 };
1760 spi1_rx: spi1-rx {
1761 rockchip,pins = <7 14 RK_FUNC_2 &pcfg_pull_up>;
1762 };
1763 spi1_tx: spi1-tx {
1764 rockchip,pins = <7 15 RK_FUNC_2 &pcfg_pull_up>;
1765 };
1766 };
1767
1768 spi2 {
1769 spi2_cs1: spi2-cs1 {
1770 rockchip,pins = <8 3 RK_FUNC_1 &pcfg_pull_up>;
1771 };
1772 spi2_clk: spi2-clk {
1773 rockchip,pins = <8 6 RK_FUNC_1 &pcfg_pull_up>;
1774 };
1775 spi2_cs0: spi2-cs0 {
1776 rockchip,pins = <8 7 RK_FUNC_1 &pcfg_pull_up>;
1777 };
1778 spi2_rx: spi2-rx {
1779 rockchip,pins = <8 8 RK_FUNC_1 &pcfg_pull_up>;
1780 };
1781 spi2_tx: spi2-tx {
1782 rockchip,pins = <8 9 RK_FUNC_1 &pcfg_pull_up>;
1783 };
1784 };
1785
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001786 uart0 {
1787 uart0_xfer: uart0-xfer {
1788 rockchip,pins = <4 16 RK_FUNC_1 &pcfg_pull_up>,
1789 <4 17 RK_FUNC_1 &pcfg_pull_none>;
1790 };
1791
1792 uart0_cts: uart0-cts {
Alexandru M Stan8915f362015-09-02 16:27:58 -07001793 rockchip,pins = <4 18 RK_FUNC_1 &pcfg_pull_up>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001794 };
1795
1796 uart0_rts: uart0-rts {
1797 rockchip,pins = <4 19 RK_FUNC_1 &pcfg_pull_none>;
1798 };
1799 };
1800
1801 uart1 {
1802 uart1_xfer: uart1-xfer {
1803 rockchip,pins = <5 8 RK_FUNC_1 &pcfg_pull_up>,
1804 <5 9 RK_FUNC_1 &pcfg_pull_none>;
1805 };
1806
1807 uart1_cts: uart1-cts {
Alexandru M Stan8915f362015-09-02 16:27:58 -07001808 rockchip,pins = <5 10 RK_FUNC_1 &pcfg_pull_up>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001809 };
1810
1811 uart1_rts: uart1-rts {
1812 rockchip,pins = <5 11 RK_FUNC_1 &pcfg_pull_none>;
1813 };
1814 };
1815
1816 uart2 {
1817 uart2_xfer: uart2-xfer {
1818 rockchip,pins = <7 22 RK_FUNC_1 &pcfg_pull_up>,
1819 <7 23 RK_FUNC_1 &pcfg_pull_none>;
1820 };
1821 /* no rts / cts for uart2 */
1822 };
1823
1824 uart3 {
1825 uart3_xfer: uart3-xfer {
1826 rockchip,pins = <7 7 RK_FUNC_1 &pcfg_pull_up>,
1827 <7 8 RK_FUNC_1 &pcfg_pull_none>;
1828 };
1829
1830 uart3_cts: uart3-cts {
Alexandru M Stan8915f362015-09-02 16:27:58 -07001831 rockchip,pins = <7 9 RK_FUNC_1 &pcfg_pull_up>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001832 };
1833
1834 uart3_rts: uart3-rts {
1835 rockchip,pins = <7 10 RK_FUNC_1 &pcfg_pull_none>;
1836 };
1837 };
1838
1839 uart4 {
1840 uart4_xfer: uart4-xfer {
1841 rockchip,pins = <5 12 3 &pcfg_pull_up>,
1842 <5 13 3 &pcfg_pull_none>;
1843 };
1844
1845 uart4_cts: uart4-cts {
Alexandru M Stan8915f362015-09-02 16:27:58 -07001846 rockchip,pins = <5 14 3 &pcfg_pull_up>;
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001847 };
1848
1849 uart4_rts: uart4-rts {
1850 rockchip,pins = <5 15 3 &pcfg_pull_none>;
1851 };
1852 };
Doug Andersondf542df2014-08-25 15:59:26 -07001853
Caesar Wangb67d6bc2014-11-24 12:59:01 +08001854 tsadc {
Caesar Wang784359b2015-10-23 19:25:28 +08001855 otp_gpio: otp-gpio {
1856 rockchip,pins = <0 10 RK_FUNC_GPIO &pcfg_pull_none>;
1857 };
1858
Caesar Wangb67d6bc2014-11-24 12:59:01 +08001859 otp_out: otp-out {
1860 rockchip,pins = <0 10 RK_FUNC_1 &pcfg_pull_none>;
1861 };
1862 };
1863
Doug Andersondf542df2014-08-25 15:59:26 -07001864 pwm0 {
1865 pwm0_pin: pwm0-pin {
1866 rockchip,pins = <7 0 RK_FUNC_1 &pcfg_pull_none>;
1867 };
1868 };
1869
1870 pwm1 {
1871 pwm1_pin: pwm1-pin {
1872 rockchip,pins = <7 1 RK_FUNC_1 &pcfg_pull_none>;
1873 };
1874 };
1875
1876 pwm2 {
1877 pwm2_pin: pwm2-pin {
1878 rockchip,pins = <7 22 3 &pcfg_pull_none>;
1879 };
1880 };
1881
1882 pwm3 {
1883 pwm3_pin: pwm3-pin {
1884 rockchip,pins = <7 23 3 &pcfg_pull_none>;
1885 };
1886 };
Roger Chen3d3fb74a2014-12-29 17:44:16 +08001887
1888 gmac {
1889 rgmii_pins: rgmii-pins {
1890 rockchip,pins = <3 30 3 &pcfg_pull_none>,
1891 <3 31 3 &pcfg_pull_none>,
1892 <3 26 3 &pcfg_pull_none>,
1893 <3 27 3 &pcfg_pull_none>,
1894 <3 28 3 &pcfg_pull_none_12ma>,
1895 <3 29 3 &pcfg_pull_none_12ma>,
1896 <3 24 3 &pcfg_pull_none_12ma>,
1897 <3 25 3 &pcfg_pull_none_12ma>,
1898 <4 0 3 &pcfg_pull_none>,
1899 <4 5 3 &pcfg_pull_none>,
1900 <4 6 3 &pcfg_pull_none>,
1901 <4 9 3 &pcfg_pull_none_12ma>,
1902 <4 4 3 &pcfg_pull_none_12ma>,
1903 <4 1 3 &pcfg_pull_none>,
1904 <4 3 3 &pcfg_pull_none>;
1905 };
1906
1907 rmii_pins: rmii-pins {
1908 rockchip,pins = <3 30 3 &pcfg_pull_none>,
1909 <3 31 3 &pcfg_pull_none>,
1910 <3 28 3 &pcfg_pull_none>,
1911 <3 29 3 &pcfg_pull_none>,
1912 <4 0 3 &pcfg_pull_none>,
1913 <4 5 3 &pcfg_pull_none>,
1914 <4 4 3 &pcfg_pull_none>,
1915 <4 1 3 &pcfg_pull_none>,
1916 <4 2 3 &pcfg_pull_none>,
1917 <4 3 3 &pcfg_pull_none>;
1918 };
1919 };
Sjoerd Simons874e5682015-10-08 15:31:17 +02001920
1921 spdif {
1922 spdif_tx: spdif-tx {
1923 rockchip,pins = <RK_GPIO6 11 RK_FUNC_1 &pcfg_pull_none>;
1924 };
1925 };
Heiko Stuebner2ab557b2014-07-15 20:16:19 +02001926 };
1927};