blob: 65f10fec25b397345b03e503526a3b40de514a3a [file] [log] [blame]
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00001/*
2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00003 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
Vivien Didelot56c3ff92017-10-13 14:18:07 -040012#include <linux/etherdevice.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000013#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000014#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000015#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000016#include <linux/netdevice.h>
17#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000018#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010019#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000020
21static int reg_read(struct dsa_switch *ds, int addr, int reg)
22{
Vivien Didelot04bed142016-08-31 18:06:13 -040023 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070024
Andrew Lunna77d43f2016-04-13 02:40:42 +020025 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000026}
27
28#define REG_READ(addr, reg) \
29 ({ \
30 int __ret; \
31 \
32 __ret = reg_read(ds, addr, reg); \
33 if (__ret < 0) \
34 return __ret; \
35 __ret; \
36 })
37
38
39static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
40{
Vivien Didelot04bed142016-08-31 18:06:13 -040041 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070042
Andrew Lunna77d43f2016-04-13 02:40:42 +020043 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000044}
45
46#define REG_WRITE(addr, reg, val) \
47 ({ \
48 int __ret; \
49 \
50 __ret = reg_write(ds, addr, reg, val); \
51 if (__ret < 0) \
52 return __ret; \
53 })
54
Vivien Didelot0209d142016-04-17 13:23:55 -040055static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000056{
57 int ret;
58
Neil Armstrong6a4b2982015-11-10 16:51:36 +010059 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000060 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010061 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070062 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010063 if (ret == PORT_SWITCH_ID_6060_R1 ||
64 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070065 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010066 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000067 return "Marvell 88E6060";
68 }
69
70 return NULL;
71}
72
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -080073static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds,
74 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +020075{
76 return DSA_TAG_PROTO_TRAILER;
77}
78
Vivien Didelot0209d142016-04-17 13:23:55 -040079static const char *mv88e6060_drv_probe(struct device *dsa_dev,
80 struct device *host_dev, int sw_addr,
81 void **_priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +020082{
83 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
84 struct mv88e6060_priv *priv;
Vivien Didelot0209d142016-04-17 13:23:55 -040085 const char *name;
Andrew Lunna77d43f2016-04-13 02:40:42 +020086
87 name = mv88e6060_get_name(bus, sw_addr);
88 if (name) {
89 priv = devm_kzalloc(dsa_dev, sizeof(*priv), GFP_KERNEL);
90 if (!priv)
91 return NULL;
92 *_priv = priv;
93 priv->bus = bus;
94 priv->sw_addr = sw_addr;
95 }
96
97 return name;
98}
99
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000100static int mv88e6060_switch_reset(struct dsa_switch *ds)
101{
102 int i;
103 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000104 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000105
Barry Grussling3675c8d2013-01-08 16:05:53 +0000106 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100107 for (i = 0; i < MV88E6060_PORTS; i++) {
108 ret = REG_READ(REG_PORT(i), PORT_CONTROL);
109 REG_WRITE(REG_PORT(i), PORT_CONTROL,
110 ret & ~PORT_CONTROL_STATE_MASK);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000111 }
112
Barry Grussling3675c8d2013-01-08 16:05:53 +0000113 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000114 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000115
Barry Grussling3675c8d2013-01-08 16:05:53 +0000116 /* Reset the switch. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100117 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
118 GLOBAL_ATU_CONTROL_SWRESET |
119 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
120 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000121
Barry Grussling3675c8d2013-01-08 16:05:53 +0000122 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000123 timeout = jiffies + 1 * HZ;
124 while (time_before(jiffies, timeout)) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100125 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
126 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000127 break;
128
Barry Grussling19b2f972013-01-08 16:05:54 +0000129 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000130 }
Barry Grussling19b2f972013-01-08 16:05:54 +0000131 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000132 return -ETIMEDOUT;
133
134 return 0;
135}
136
137static int mv88e6060_setup_global(struct dsa_switch *ds)
138{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000140 * set the maximum frame size to 1536 bytes, and mask all
141 * interrupt sources.
142 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100143 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, GLOBAL_CONTROL_MAX_FRAME_1536);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Enable automatic address learning, set the address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000146 * database size to 1024 entries, and set the default aging
147 * time to 5 minutes.
148 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100149 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
150 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
151 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000152
153 return 0;
154}
155
156static int mv88e6060_setup_port(struct dsa_switch *ds, int p)
157{
158 int addr = REG_PORT(p);
159
Barry Grussling3675c8d2013-01-08 16:05:53 +0000160 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000161 * Header tagging, disable VLAN tunneling, and set the port
162 * state to Forwarding. Additionally, if this is the CPU
163 * port, enable Ingress and Egress Trailer tagging mode.
164 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100165 REG_WRITE(addr, PORT_CONTROL,
166 dsa_is_cpu_port(ds, p) ?
167 PORT_CONTROL_TRAILER |
168 PORT_CONTROL_INGRESS_MODE |
169 PORT_CONTROL_STATE_FORWARDING :
170 PORT_CONTROL_STATE_FORWARDING);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000171
Barry Grussling3675c8d2013-01-08 16:05:53 +0000172 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000173 * database, allow the CPU port to talk to each of the 'real'
174 * ports, and allow each of the 'real' ports to only talk to
175 * the CPU port.
176 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100177 REG_WRITE(addr, PORT_VLAN_MAP,
178 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
Vivien Didelot02bc6e52017-10-26 11:22:56 -0400179 (dsa_is_cpu_port(ds, p) ? dsa_user_ports(ds) :
180 BIT(dsa_to_port(ds, p)->cpu_dp->index)));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000181
Barry Grussling3675c8d2013-01-08 16:05:53 +0000182 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000183 * of packets, add the address to the address database using
184 * a port bitmap that has only the bit for this port set and
185 * the other bits clear.
186 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100187 REG_WRITE(addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000188
189 return 0;
190}
191
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400192static int mv88e6060_setup_addr(struct dsa_switch *ds)
193{
194 u8 addr[ETH_ALEN];
195 u16 val;
196
197 eth_random_addr(addr);
198
199 val = addr[0] << 8 | addr[1];
200
201 /* The multicast bit is always transmitted as a zero, so the switch uses
202 * bit 8 for "DiffAddr", where 0 means all ports transmit the same SA.
203 */
204 val &= 0xfeff;
205
206 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, val);
207 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
208 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
209
210 return 0;
211}
212
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000213static int mv88e6060_setup(struct dsa_switch *ds)
214{
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000215 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200216 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000217
218 ret = mv88e6060_switch_reset(ds);
219 if (ret < 0)
220 return ret;
221
222 /* @@@ initialise atu */
223
224 ret = mv88e6060_setup_global(ds);
225 if (ret < 0)
226 return ret;
227
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400228 ret = mv88e6060_setup_addr(ds);
229 if (ret < 0)
230 return ret;
231
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100232 for (i = 0; i < MV88E6060_PORTS; i++) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000233 ret = mv88e6060_setup_port(ds, i);
234 if (ret < 0)
235 return ret;
236 }
237
238 return 0;
239}
240
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000241static int mv88e6060_port_to_phy_addr(int port)
242{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100243 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000244 return port;
245 return -1;
246}
247
248static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
249{
250 int addr;
251
252 addr = mv88e6060_port_to_phy_addr(port);
253 if (addr == -1)
254 return 0xffff;
255
256 return reg_read(ds, addr, regnum);
257}
258
259static int
260mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
261{
262 int addr;
263
264 addr = mv88e6060_port_to_phy_addr(port);
265 if (addr == -1)
266 return 0xffff;
267
268 return reg_write(ds, addr, regnum, val);
269}
270
Florian Fainellia82f67a2017-01-08 14:52:08 -0800271static const struct dsa_switch_ops mv88e6060_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +0200272 .get_tag_protocol = mv88e6060_get_tag_protocol,
Andrew Lunne49bad32016-04-13 02:40:43 +0200273 .probe = mv88e6060_drv_probe,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000274 .setup = mv88e6060_setup,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000275 .phy_read = mv88e6060_phy_read,
276 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000277};
278
Florian Fainelliab3d4082017-01-08 14:52:07 -0800279static struct dsa_switch_driver mv88e6060_switch_drv = {
280 .ops = &mv88e6060_switch_ops,
281};
282
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800283static int __init mv88e6060_init(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000284{
Florian Fainelliab3d4082017-01-08 14:52:07 -0800285 register_switch_driver(&mv88e6060_switch_drv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000286 return 0;
287}
288module_init(mv88e6060_init);
289
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800290static void __exit mv88e6060_cleanup(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000291{
Florian Fainelliab3d4082017-01-08 14:52:07 -0800292 unregister_switch_driver(&mv88e6060_switch_drv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000293}
294module_exit(mv88e6060_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000295
296MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
297MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
298MODULE_LICENSE("GPL");
299MODULE_ALIAS("platform:mv88e6060");