blob: 1392d5e6e8d671fe7d503646399c193dfce2dafa [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002#ifndef _ASM_X86_PERF_EVENT_H
3#define _ASM_X86_PERF_EVENT_H
Thomas Gleixner003a46c2007-10-15 13:57:47 +02004
Ingo Molnareb2b8612008-12-17 09:09:13 +01005/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02006 * Performance event hw details:
Ingo Molnareb2b8612008-12-17 09:09:13 +01007 */
8
Robert Richter15c7ad52012-06-20 20:46:33 +02009#define INTEL_PMC_MAX_GENERIC 32
Kan Liang60176082019-04-02 12:45:05 -070010#define INTEL_PMC_MAX_FIXED 4
Robert Richter15c7ad52012-06-20 20:46:33 +020011#define INTEL_PMC_IDX_FIXED 32
Ingo Molnareb2b8612008-12-17 09:09:13 +010012
Ingo Molnar862a1a52008-12-17 13:09:20 +010013#define X86_PMC_IDX_MAX 64
14
Ingo Molnar241771e2008-12-03 10:39:53 +010015#define MSR_ARCH_PERFMON_PERFCTR0 0xc1
16#define MSR_ARCH_PERFMON_PERFCTR1 0xc2
Thomas Gleixner003a46c2007-10-15 13:57:47 +020017
Ingo Molnar241771e2008-12-03 10:39:53 +010018#define MSR_ARCH_PERFMON_EVENTSEL0 0x186
19#define MSR_ARCH_PERFMON_EVENTSEL1 0x187
Thomas Gleixner003a46c2007-10-15 13:57:47 +020020
Robert Richtera098f442010-03-30 11:28:21 +020021#define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL
22#define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL
23#define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16)
24#define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17)
25#define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18)
Gleb Natapova7b9d2c2012-02-26 16:55:40 +020026#define ARCH_PERFMON_EVENTSEL_PIN_CONTROL (1ULL << 19)
Robert Richtera098f442010-03-30 11:28:21 +020027#define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20)
28#define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21)
29#define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22)
30#define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23)
31#define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL
Thomas Gleixner003a46c2007-10-15 13:57:47 +020032
Andi Kleen3a632cb2013-06-17 17:36:48 -070033#define HSW_IN_TX (1ULL << 32)
34#define HSW_IN_TX_CHECKPOINTED (1ULL << 33)
Kan Liangc22497f2019-04-02 12:45:02 -070035#define ICL_EVENTSEL_ADAPTIVE (1ULL << 34)
36#define ICL_FIXED_0_ADAPTIVE (1ULL << 32)
Andi Kleen3a632cb2013-06-17 17:36:48 -070037
Jacob Shine2595142013-02-06 11:26:29 -060038#define AMD64_EVENTSEL_INT_CORE_ENABLE (1ULL << 36)
Jacob Shin9f190102013-02-06 11:26:26 -060039#define AMD64_EVENTSEL_GUESTONLY (1ULL << 40)
40#define AMD64_EVENTSEL_HOSTONLY (1ULL << 41)
Joerg Roedel011af852011-10-05 14:01:17 +020041
Jacob Shine2595142013-02-06 11:26:29 -060042#define AMD64_EVENTSEL_INT_CORE_SEL_SHIFT 37
43#define AMD64_EVENTSEL_INT_CORE_SEL_MASK \
44 (0xFULL << AMD64_EVENTSEL_INT_CORE_SEL_SHIFT)
45
Robert Richtera098f442010-03-30 11:28:21 +020046#define AMD64_EVENTSEL_EVENT \
47 (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32))
48#define INTEL_ARCH_EVENT_MASK \
49 (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT)
Stephane Eranian1da53e02010-01-18 10:58:01 +020050
Natarajan, Janakarajand7cbbe492018-09-27 15:51:55 +000051#define AMD64_L3_SLICE_SHIFT 48
52#define AMD64_L3_SLICE_MASK \
53 ((0xFULL) << AMD64_L3_SLICE_SHIFT)
54
55#define AMD64_L3_THREAD_SHIFT 56
56#define AMD64_L3_THREAD_MASK \
57 ((0xFFULL) << AMD64_L3_THREAD_SHIFT)
58
Robert Richtera098f442010-03-30 11:28:21 +020059#define X86_RAW_EVENT_MASK \
60 (ARCH_PERFMON_EVENTSEL_EVENT | \
61 ARCH_PERFMON_EVENTSEL_UMASK | \
62 ARCH_PERFMON_EVENTSEL_EDGE | \
63 ARCH_PERFMON_EVENTSEL_INV | \
64 ARCH_PERFMON_EVENTSEL_CMASK)
Andi Kleen86a04462014-08-11 21:27:10 +020065#define X86_ALL_EVENT_FLAGS \
66 (ARCH_PERFMON_EVENTSEL_EDGE | \
67 ARCH_PERFMON_EVENTSEL_INV | \
68 ARCH_PERFMON_EVENTSEL_CMASK | \
69 ARCH_PERFMON_EVENTSEL_ANY | \
70 ARCH_PERFMON_EVENTSEL_PIN_CONTROL | \
71 HSW_IN_TX | \
72 HSW_IN_TX_CHECKPOINTED)
Robert Richtera098f442010-03-30 11:28:21 +020073#define AMD64_RAW_EVENT_MASK \
74 (X86_RAW_EVENT_MASK | \
75 AMD64_EVENTSEL_EVENT)
Jacob Shine2595142013-02-06 11:26:29 -060076#define AMD64_RAW_EVENT_MASK_NB \
77 (AMD64_EVENTSEL_EVENT | \
78 ARCH_PERFMON_EVENTSEL_UMASK)
Robert Richteree5789d2011-09-21 11:30:17 +020079#define AMD64_NUM_COUNTERS 4
Robert Richterb1dc3c42012-06-20 20:46:35 +020080#define AMD64_NUM_COUNTERS_CORE 6
Jacob Shine2595142013-02-06 11:26:29 -060081#define AMD64_NUM_COUNTERS_NB 4
Stephane Eranian04a705df2009-10-06 16:42:08 +020082
Robert Richteree5789d2011-09-21 11:30:17 +020083#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
Ingo Molnar241771e2008-12-03 10:39:53 +010084#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
Robert Richteree5789d2011-09-21 11:30:17 +020085#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
Thomas Gleixner003a46c2007-10-15 13:57:47 +020086#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
Ingo Molnar241771e2008-12-03 10:39:53 +010087 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
88
Robert Richteree5789d2011-09-21 11:30:17 +020089#define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
Gleb Natapovffb871b2011-11-10 14:57:26 +020090#define ARCH_PERFMON_EVENTS_COUNT 7
Thomas Gleixner003a46c2007-10-15 13:57:47 +020091
Kan Liangc22497f2019-04-02 12:45:02 -070092#define PEBS_DATACFG_MEMINFO BIT_ULL(0)
93#define PEBS_DATACFG_GP BIT_ULL(1)
94#define PEBS_DATACFG_XMMS BIT_ULL(2)
95#define PEBS_DATACFG_LBRS BIT_ULL(3)
96#define PEBS_DATACFG_LBR_SHIFT 24
97
Ingo Molnareb2b8612008-12-17 09:09:13 +010098/*
99 * Intel "Architectural Performance Monitoring" CPUID
100 * detection/enumeration details:
101 */
Thomas Gleixner003a46c2007-10-15 13:57:47 +0200102union cpuid10_eax {
103 struct {
104 unsigned int version_id:8;
Robert Richter948b1bb2010-03-29 18:36:50 +0200105 unsigned int num_counters:8;
Thomas Gleixner003a46c2007-10-15 13:57:47 +0200106 unsigned int bit_width:8;
107 unsigned int mask_length:8;
108 } split;
109 unsigned int full;
110};
111
Gleb Natapovffb871b2011-11-10 14:57:26 +0200112union cpuid10_ebx {
113 struct {
114 unsigned int no_unhalted_core_cycles:1;
115 unsigned int no_instructions_retired:1;
116 unsigned int no_unhalted_reference_cycles:1;
117 unsigned int no_llc_reference:1;
118 unsigned int no_llc_misses:1;
119 unsigned int no_branch_instruction_retired:1;
120 unsigned int no_branch_misses_retired:1;
121 } split;
122 unsigned int full;
123};
124
Ingo Molnar703e9372008-12-17 10:51:15 +0100125union cpuid10_edx {
126 struct {
Livio Soarese768aee2010-06-03 15:00:31 -0400127 unsigned int num_counters_fixed:5;
128 unsigned int bit_width_fixed:8;
129 unsigned int reserved:19;
Ingo Molnar703e9372008-12-17 10:51:15 +0100130 } split;
131 unsigned int full;
132};
133
Gleb Natapovb3d94682011-11-10 14:57:27 +0200134struct x86_pmu_capability {
135 int version;
136 int num_counters_gp;
137 int num_counters_fixed;
138 int bit_width_gp;
139 int bit_width_fixed;
140 unsigned int events_mask;
141 int events_mask_len;
142};
Ingo Molnar703e9372008-12-17 10:51:15 +0100143
144/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200145 * Fixed-purpose performance events:
Ingo Molnar703e9372008-12-17 10:51:15 +0100146 */
147
Ingo Molnar862a1a52008-12-17 13:09:20 +0100148/*
149 * All 3 fixed-mode PMCs are configured via this single MSR:
150 */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100151#define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
Ingo Molnar862a1a52008-12-17 13:09:20 +0100152
153/*
154 * The counts are available in three separate MSRs:
155 */
156
Ingo Molnar703e9372008-12-17 10:51:15 +0100157/* Instr_Retired.Any: */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100158#define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
Robert Richter15c7ad52012-06-20 20:46:33 +0200159#define INTEL_PMC_IDX_FIXED_INSTRUCTIONS (INTEL_PMC_IDX_FIXED + 0)
Ingo Molnar703e9372008-12-17 10:51:15 +0100160
161/* CPU_CLK_Unhalted.Core: */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100162#define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
Robert Richter15c7ad52012-06-20 20:46:33 +0200163#define INTEL_PMC_IDX_FIXED_CPU_CYCLES (INTEL_PMC_IDX_FIXED + 1)
Ingo Molnar703e9372008-12-17 10:51:15 +0100164
165/* CPU_CLK_Unhalted.Ref: */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100166#define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
Robert Richter15c7ad52012-06-20 20:46:33 +0200167#define INTEL_PMC_IDX_FIXED_REF_CYCLES (INTEL_PMC_IDX_FIXED + 2)
168#define INTEL_PMC_MSK_FIXED_REF_CYCLES (1ULL << INTEL_PMC_IDX_FIXED_REF_CYCLES)
Ingo Molnar703e9372008-12-17 10:51:15 +0100169
Markus Metzger30dd5682009-07-21 15:56:48 +0200170/*
171 * We model BTS tracing as another fixed-mode PMC.
172 *
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200173 * We choose a value in the middle of the fixed event range, since lower
174 * values are used by actual fixed events and higher values are used
Markus Metzger30dd5682009-07-21 15:56:48 +0200175 * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
176 */
Robert Richter15c7ad52012-06-20 20:46:33 +0200177#define INTEL_PMC_IDX_FIXED_BTS (INTEL_PMC_IDX_FIXED + 16)
Markus Metzger30dd5682009-07-21 15:56:48 +0200178
Andi Kleenb83ff1c2015-05-10 12:22:41 -0700179#define GLOBAL_STATUS_COND_CHG BIT_ULL(63)
180#define GLOBAL_STATUS_BUFFER_OVF BIT_ULL(62)
181#define GLOBAL_STATUS_UNC_OVF BIT_ULL(61)
182#define GLOBAL_STATUS_ASIF BIT_ULL(60)
183#define GLOBAL_STATUS_COUNTERS_FROZEN BIT_ULL(59)
184#define GLOBAL_STATUS_LBRS_FROZEN BIT_ULL(58)
Stephane Eranian5690ae22016-03-03 20:50:40 +0100185#define GLOBAL_STATUS_TRACE_TOPAPMI BIT_ULL(55)
Andi Kleenb83ff1c2015-05-10 12:22:41 -0700186
Robert Richteree5789d2011-09-21 11:30:17 +0200187/*
Kan Liangc22497f2019-04-02 12:45:02 -0700188 * Adaptive PEBS v4
189 */
190
191struct pebs_basic {
192 u64 format_size;
193 u64 ip;
194 u64 applicable_counters;
195 u64 tsc;
196};
197
198struct pebs_meminfo {
199 u64 address;
200 u64 aux;
201 u64 latency;
202 u64 tsx_tuning;
203};
204
205struct pebs_gprs {
206 u64 flags, ip, ax, cx, dx, bx, sp, bp, si, di;
207 u64 r8, r9, r10, r11, r12, r13, r14, r15;
208};
209
210struct pebs_xmm {
211 u64 xmm[16*2]; /* two entries for each register */
212};
213
214struct pebs_lbr_entry {
215 u64 from, to, info;
216};
217
218struct pebs_lbr {
219 struct pebs_lbr_entry lbr[0]; /* Variable length */
220};
221
222/*
Robert Richteree5789d2011-09-21 11:30:17 +0200223 * IBS cpuid feature detection
224 */
225
226#define IBS_CPUID_FEATURES 0x8000001b
227
228/*
229 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
230 * bit 0 is used to indicate the existence of IBS.
231 */
232#define IBS_CAPS_AVAIL (1U<<0)
233#define IBS_CAPS_FETCHSAM (1U<<1)
234#define IBS_CAPS_OPSAM (1U<<2)
235#define IBS_CAPS_RDWROPCNT (1U<<3)
236#define IBS_CAPS_OPCNT (1U<<4)
237#define IBS_CAPS_BRNTRGT (1U<<5)
238#define IBS_CAPS_OPCNTEXT (1U<<6)
Robert Richterd47e8232012-04-02 20:19:11 +0200239#define IBS_CAPS_RIPINVALIDCHK (1U<<7)
Aravind Gopalakrishnan904cb362014-11-10 14:24:26 -0600240#define IBS_CAPS_OPBRNFUSE (1U<<8)
241#define IBS_CAPS_FETCHCTLEXTD (1U<<9)
242#define IBS_CAPS_OPDATA4 (1U<<10)
Robert Richteree5789d2011-09-21 11:30:17 +0200243
244#define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
245 | IBS_CAPS_FETCHSAM \
246 | IBS_CAPS_OPSAM)
247
248/*
249 * IBS APIC setup
250 */
251#define IBSCTL 0x1cc
252#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
253#define IBSCTL_LVT_OFFSET_MASK 0x0F
254
Robert Richterd47e8232012-04-02 20:19:11 +0200255/* ibs fetch bits/masks */
Robert Richterb47fad32010-09-22 17:45:39 +0200256#define IBS_FETCH_RAND_EN (1ULL<<57)
257#define IBS_FETCH_VAL (1ULL<<49)
258#define IBS_FETCH_ENABLE (1ULL<<48)
259#define IBS_FETCH_CNT 0xFFFF0000ULL
260#define IBS_FETCH_MAX_CNT 0x0000FFFFULL
Robert Richter1d6040f2010-02-25 19:40:46 +0100261
Robert Richterd47e8232012-04-02 20:19:11 +0200262/* ibs op bits/masks */
Robert Richterdb98c5f2011-12-15 17:56:39 +0100263/* lower 4 bits of the current count are ignored: */
264#define IBS_OP_CUR_CNT (0xFFFF0ULL<<32)
Robert Richterb47fad32010-09-22 17:45:39 +0200265#define IBS_OP_CNT_CTL (1ULL<<19)
266#define IBS_OP_VAL (1ULL<<18)
267#define IBS_OP_ENABLE (1ULL<<17)
268#define IBS_OP_MAX_CNT 0x0000FFFFULL
269#define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */
Robert Richterd47e8232012-04-02 20:19:11 +0200270#define IBS_RIP_INVALID (1ULL<<38)
Markus Metzger30dd5682009-07-21 15:56:48 +0200271
Robert Richter978da302012-05-11 11:44:59 +0200272#ifdef CONFIG_X86_LOCAL_APIC
Robert Richterb7169162011-09-21 11:30:18 +0200273extern u32 get_ibs_caps(void);
Robert Richter978da302012-05-11 11:44:59 +0200274#else
275static inline u32 get_ibs_caps(void) { return 0; }
276#endif
Robert Richterb7169162011-09-21 11:30:18 +0200277
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200278#ifdef CONFIG_PERF_EVENTS
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200279extern void perf_events_lapic_init(void);
Peter Zijlstra194002b2009-06-22 16:35:24 +0200280
Peter Zijlstraef21f682010-03-03 13:12:23 +0100281/*
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200282 * Abuse bits {3,5} of the cpu eflags register. These flags are otherwise
283 * unused and ABI specified to be 0, so nobody should care what we do with
284 * them.
285 *
286 * EXACT - the IP points to the exact instruction that triggered the
287 * event (HW bugs exempt).
288 * VM - original X86_VM_MASK; see set_linear_ip().
Peter Zijlstraef21f682010-03-03 13:12:23 +0100289 */
290#define PERF_EFLAGS_EXACT (1UL << 3)
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200291#define PERF_EFLAGS_VM (1UL << 5)
Peter Zijlstraef21f682010-03-03 13:12:23 +0100292
Zhang, Yanmin39447b32010-04-19 13:32:41 +0800293struct pt_regs;
Kan Liang878068e2019-04-02 12:44:59 -0700294struct x86_perf_regs {
295 struct pt_regs regs;
296 u64 *xmm_regs;
297};
298
Zhang, Yanmin39447b32010-04-19 13:32:41 +0800299extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
300extern unsigned long perf_misc_flags(struct pt_regs *regs);
301#define perf_misc_flags(regs) perf_misc_flags(regs)
Peter Zijlstraef21f682010-03-03 13:12:23 +0100302
Frederic Weisbeckerb0f82b82010-05-20 07:47:21 +0200303#include <asm/stacktrace.h>
304
305/*
306 * We abuse bit 3 from flags to pass exact information, see perf_misc_flags
307 * and the comment with PERF_EFLAGS_EXACT.
308 */
309#define perf_arch_fetch_caller_regs(regs, __ip) { \
310 (regs)->ip = (__ip); \
Kairui Songd15d3562019-04-23 00:26:52 +0800311 (regs)->sp = (unsigned long)__builtin_frame_address(0); \
Frederic Weisbeckerb0f82b82010-05-20 07:47:21 +0200312 (regs)->cs = __KERNEL_CS; \
313 regs->flags = 0; \
314}
315
Gleb Natapov144d31e2011-10-05 14:01:21 +0200316struct perf_guest_switch_msr {
317 unsigned msr;
318 u64 host, guest;
319};
320
321extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr);
Gleb Natapovb3d94682011-11-10 14:57:27 +0200322extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200323extern void perf_check_microcode(void);
Reinette Chatre1182a492018-09-19 10:29:07 -0700324extern int x86_perf_rdpmc_index(struct perf_event *event);
Ingo Molnar241771e2008-12-03 10:39:53 +0100325#else
Jovi Zhang35d56ca92012-07-17 10:14:41 +0800326static inline struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr)
Gleb Natapov144d31e2011-10-05 14:01:21 +0200327{
328 *nr = 0;
329 return NULL;
330}
331
Gleb Natapovb3d94682011-11-10 14:57:27 +0200332static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
333{
334 memset(cap, 0, sizeof(*cap));
335}
336
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200337static inline void perf_events_lapic_init(void) { }
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200338static inline void perf_check_microcode(void) { }
Ingo Molnar241771e2008-12-03 10:39:53 +0100339#endif
340
Alexander Shishkin1c5ac212016-03-29 17:43:10 +0300341#ifdef CONFIG_CPU_SUP_INTEL
342 extern void intel_pt_handle_vmx(int on);
343#endif
344
Joerg Roedel1018faa2012-02-29 14:57:32 +0100345#if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD)
346 extern void amd_pmu_enable_virt(void);
347 extern void amd_pmu_disable_virt(void);
348#else
349 static inline void amd_pmu_enable_virt(void) { }
350 static inline void amd_pmu_disable_virt(void) { }
351#endif
352
Frederic Weisbecker91d77532012-08-07 15:20:38 +0200353#define arch_perf_out_copy_user copy_from_user_nmi
354
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200355#endif /* _ASM_X86_PERF_EVENT_H */