blob: fef0bb4e0c8c3957581d73bb04285fba2725a973 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Jingchang Luc1967242013-05-29 10:12:17 +02002/*
3 * Copyright 2012-2013 Freescale Semiconductor, Inc.
Jingchang Luc1967242013-05-29 10:12:17 +02004 */
5
6#include <linux/interrupt.h>
7#include <linux/clockchips.h>
8#include <linux/clk.h>
9#include <linux/of_address.h>
10#include <linux/of_irq.h>
Fabio Estevam26993392013-06-24 20:20:08 -030011#include <linux/sched_clock.h>
Jingchang Luc1967242013-05-29 10:12:17 +020012
13/*
14 * Each pit takes 0x10 Bytes register space
15 */
16#define PITMCR 0x00
17#define PIT0_OFFSET 0x100
18#define PITn_OFFSET(n) (PIT0_OFFSET + 0x10 * (n))
19#define PITLDVAL 0x00
20#define PITCVAL 0x04
21#define PITTCTRL 0x08
22#define PITTFLG 0x0c
23
24#define PITMCR_MDIS (0x1 << 1)
25
26#define PITTCTRL_TEN (0x1 << 0)
27#define PITTCTRL_TIE (0x1 << 1)
28#define PITCTRL_CHN (0x1 << 2)
29
30#define PITTFLG_TIF 0x1
31
32static void __iomem *clksrc_base;
33static void __iomem *clkevt_base;
34static unsigned long cycle_per_jiffy;
35
36static inline void pit_timer_enable(void)
37{
38 __raw_writel(PITTCTRL_TEN | PITTCTRL_TIE, clkevt_base + PITTCTRL);
39}
40
41static inline void pit_timer_disable(void)
42{
43 __raw_writel(0, clkevt_base + PITTCTRL);
44}
45
46static inline void pit_irq_acknowledge(void)
47{
48 __raw_writel(PITTFLG_TIF, clkevt_base + PITTFLG);
49}
50
Jisheng Zhang36361ab2015-10-20 16:02:38 +080051static u64 notrace pit_read_sched_clock(void)
Jingchang Luc1967242013-05-29 10:12:17 +020052{
Stefan Agner224aa3e2014-03-05 23:11:08 +010053 return ~__raw_readl(clksrc_base + PITCVAL);
Jingchang Luc1967242013-05-29 10:12:17 +020054}
55
56static int __init pit_clocksource_init(unsigned long rate)
57{
58 /* set the max load value and start the clock source counter */
59 __raw_writel(0, clksrc_base + PITTCTRL);
60 __raw_writel(~0UL, clksrc_base + PITLDVAL);
61 __raw_writel(PITTCTRL_TEN, clksrc_base + PITTCTRL);
62
Stephen Boydf4e6e1e2013-07-18 16:21:29 -070063 sched_clock_register(pit_read_sched_clock, 32, rate);
Jingchang Luc1967242013-05-29 10:12:17 +020064 return clocksource_mmio_init(clksrc_base + PITCVAL, "vf-pit", rate,
65 300, 32, clocksource_mmio_readl_down);
66}
67
68static int pit_set_next_event(unsigned long delta,
69 struct clock_event_device *unused)
70{
71 /*
72 * set a new value to PITLDVAL register will not restart the timer,
73 * to abort the current cycle and start a timer period with the new
74 * value, the timer must be disabled and enabled again.
75 * and the PITLAVAL should be set to delta minus one according to pit
76 * hardware requirement.
77 */
78 pit_timer_disable();
79 __raw_writel(delta - 1, clkevt_base + PITLDVAL);
80 pit_timer_enable();
81
82 return 0;
83}
84
Viresh Kumar9552a6a2015-06-18 16:24:53 +053085static int pit_shutdown(struct clock_event_device *evt)
Jingchang Luc1967242013-05-29 10:12:17 +020086{
Viresh Kumar9552a6a2015-06-18 16:24:53 +053087 pit_timer_disable();
88 return 0;
89}
90
91static int pit_set_periodic(struct clock_event_device *evt)
92{
93 pit_set_next_event(cycle_per_jiffy, evt);
94 return 0;
Jingchang Luc1967242013-05-29 10:12:17 +020095}
96
97static irqreturn_t pit_timer_interrupt(int irq, void *dev_id)
98{
99 struct clock_event_device *evt = dev_id;
100
101 pit_irq_acknowledge();
102
103 /*
104 * pit hardware doesn't support oneshot, it will generate an interrupt
105 * and reload the counter value from PITLDVAL when PITCVAL reach zero,
106 * and start the counter again. So software need to disable the timer
107 * to stop the counter loop in ONESHOT mode.
108 */
Viresh Kumar9552a6a2015-06-18 16:24:53 +0530109 if (likely(clockevent_state_oneshot(evt)))
Jingchang Luc1967242013-05-29 10:12:17 +0200110 pit_timer_disable();
111
112 evt->event_handler(evt);
113
114 return IRQ_HANDLED;
115}
116
117static struct clock_event_device clockevent_pit = {
118 .name = "VF pit timer",
119 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Viresh Kumar9552a6a2015-06-18 16:24:53 +0530120 .set_state_shutdown = pit_shutdown,
121 .set_state_periodic = pit_set_periodic,
Jingchang Luc1967242013-05-29 10:12:17 +0200122 .set_next_event = pit_set_next_event,
123 .rating = 300,
124};
125
126static struct irqaction pit_timer_irq = {
127 .name = "VF pit timer",
128 .flags = IRQF_TIMER | IRQF_IRQPOLL,
129 .handler = pit_timer_interrupt,
130 .dev_id = &clockevent_pit,
131};
132
133static int __init pit_clockevent_init(unsigned long rate, int irq)
134{
135 __raw_writel(0, clkevt_base + PITTCTRL);
136 __raw_writel(PITTFLG_TIF, clkevt_base + PITTFLG);
137
138 BUG_ON(setup_irq(irq, &pit_timer_irq));
139
140 clockevent_pit.cpumask = cpumask_of(0);
141 clockevent_pit.irq = irq;
142 /*
143 * The value for the LDVAL register trigger is calculated as:
144 * LDVAL trigger = (period / clock period) - 1
145 * The pit is a 32-bit down count timer, when the conter value
146 * reaches 0, it will generate an interrupt, thus the minimal
147 * LDVAL trigger value is 1. And then the min_delta is
148 * minimal LDVAL trigger value + 1, and the max_delta is full 32-bit.
149 */
150 clockevents_config_and_register(&clockevent_pit, rate, 2, 0xffffffff);
151
152 return 0;
153}
154
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200155static int __init pit_timer_init(struct device_node *np)
Jingchang Luc1967242013-05-29 10:12:17 +0200156{
157 struct clk *pit_clk;
158 void __iomem *timer_base;
159 unsigned long clk_rate;
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200160 int irq, ret;
Jingchang Luc1967242013-05-29 10:12:17 +0200161
162 timer_base = of_iomap(np, 0);
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200163 if (!timer_base) {
Rafał Miłeckiac9ce6d2017-03-09 10:47:10 +0100164 pr_err("Failed to iomap\n");
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200165 return -ENXIO;
166 }
Jingchang Luc1967242013-05-29 10:12:17 +0200167
168 /*
169 * PIT0 and PIT1 can be chained to build a 64-bit timer,
170 * so choose PIT2 as clocksource, PIT3 as clockevent device,
171 * and leave PIT0 and PIT1 unused for anyone else who needs them.
172 */
173 clksrc_base = timer_base + PITn_OFFSET(2);
174 clkevt_base = timer_base + PITn_OFFSET(3);
175
176 irq = irq_of_parse_and_map(np, 0);
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200177 if (irq <= 0)
178 return -EINVAL;
Jingchang Luc1967242013-05-29 10:12:17 +0200179
180 pit_clk = of_clk_get(np, 0);
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200181 if (IS_ERR(pit_clk))
182 return PTR_ERR(pit_clk);
Jingchang Luc1967242013-05-29 10:12:17 +0200183
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200184 ret = clk_prepare_enable(pit_clk);
185 if (ret)
186 return ret;
Jingchang Luc1967242013-05-29 10:12:17 +0200187
188 clk_rate = clk_get_rate(pit_clk);
189 cycle_per_jiffy = clk_rate / (HZ);
190
191 /* enable the pit module */
192 __raw_writel(~PITMCR_MDIS, timer_base + PITMCR);
193
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200194 ret = pit_clocksource_init(clk_rate);
195 if (ret)
196 return ret;
Jingchang Luc1967242013-05-29 10:12:17 +0200197
Daniel Lezcanob71306e2016-06-06 23:29:49 +0200198 return pit_clockevent_init(clk_rate, irq);
Jingchang Luc1967242013-05-29 10:12:17 +0200199}
Daniel Lezcano17273392017-05-26 16:56:11 +0200200TIMER_OF_DECLARE(vf610, "fsl,vf610-pit", pit_timer_init);