blob: 4e108fc3c3407789165f723e68f91dd67bf88166 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
288 ret = intel_ring_begin(ring, 4);
289 if (ret)
290 return ret;
291 intel_ring_emit(ring, MI_NOOP);
292 /* WaFbcNukeOn3DBlt:ivb/hsw */
293 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
294 intel_ring_emit(ring, MSG_FBC_REND_STATE);
295 intel_ring_emit(ring, value);
296 intel_ring_advance(ring);
297
298 ring->fbc_dirty = false;
299 return 0;
300}
301
Paulo Zanonif3987632012-08-17 18:35:43 -0300302static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300303gen7_render_ring_flush(struct intel_ring_buffer *ring,
304 u32 invalidate_domains, u32 flush_domains)
305{
306 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100307 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 int ret;
309
Paulo Zanonif3987632012-08-17 18:35:43 -0300310 /*
311 * Ensure that any following seqno writes only happen when the render
312 * cache is indeed flushed.
313 *
314 * Workaround: 4th PIPE_CONTROL command (except the ones with only
315 * read-cache invalidate bits set) must have the CS_STALL bit set. We
316 * don't try to be clever and just set it unconditionally.
317 */
318 flags |= PIPE_CONTROL_CS_STALL;
319
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300320 /* Just flush everything. Experiments have shown that reducing the
321 * number of bits based on the write domains has little performance
322 * impact.
323 */
324 if (flush_domains) {
325 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
326 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 }
328 if (invalidate_domains) {
329 flags |= PIPE_CONTROL_TLB_INVALIDATE;
330 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
331 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
332 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
335 /*
336 * TLB invalidate requires a post-sync write.
337 */
338 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200339 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300340
341 /* Workaround: we must issue a pipe_control with CS-stall bit
342 * set before a pipe_control command that has the state cache
343 * invalidate bit set. */
344 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346
347 ret = intel_ring_begin(ring, 4);
348 if (ret)
349 return ret;
350
351 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
352 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200353 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 intel_ring_emit(ring, 0);
355 intel_ring_advance(ring);
356
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300357 if (flush_domains)
358 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
359
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 return 0;
361}
362
Chris Wilson78501ea2010-10-27 12:18:21 +0100363static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100364 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365{
Chris Wilson78501ea2010-10-27 12:18:21 +0100366 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100367 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800368}
369
Chris Wilson78501ea2010-10-27 12:18:21 +0100370u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800371{
Chris Wilson78501ea2010-10-27 12:18:21 +0100372 drm_i915_private_t *dev_priv = ring->dev->dev_private;
373 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200374 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800375
376 return I915_READ(acthd_reg);
377}
378
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200379static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
380{
381 struct drm_i915_private *dev_priv = ring->dev->dev_private;
382 u32 addr;
383
384 addr = dev_priv->status_page_dmah->busaddr;
385 if (INTEL_INFO(ring->dev)->gen >= 4)
386 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
387 I915_WRITE(HWS_PGA, addr);
388}
389
Chris Wilson78501ea2010-10-27 12:18:21 +0100390static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800391{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200392 struct drm_device *dev = ring->dev;
393 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000394 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200395 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800396 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800397
Ben Widawskyab484f82013-10-05 17:57:11 -0700398 gen6_gt_force_wake_get(dev_priv);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200399
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200400 if (I915_NEED_GFX_HWS(dev))
401 intel_ring_setup_status_page(ring);
402 else
403 ring_setup_phys_status_page(ring);
404
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800405 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200406 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200407 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100408 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800409
Daniel Vetter570ef602010-08-02 17:06:23 +0200410 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800411
412 /* G45 ring initialization fails to reset head to zero */
413 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000414 DRM_DEBUG_KMS("%s head not reset to zero "
415 "ctl %08x head %08x tail %08x start %08x\n",
416 ring->name,
417 I915_READ_CTL(ring),
418 I915_READ_HEAD(ring),
419 I915_READ_TAIL(ring),
420 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800421
Daniel Vetter570ef602010-08-02 17:06:23 +0200422 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800423
Chris Wilson6fd0d562010-12-05 20:42:33 +0000424 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
425 DRM_ERROR("failed to set %s head to zero "
426 "ctl %08x head %08x tail %08x start %08x\n",
427 ring->name,
428 I915_READ_CTL(ring),
429 I915_READ_HEAD(ring),
430 I915_READ_TAIL(ring),
431 I915_READ_START(ring));
432 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700433 }
434
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200435 /* Initialize the ring. This must happen _after_ we've cleared the ring
436 * registers with the above sequence (the readback of the HEAD registers
437 * also enforces ordering), otherwise the hw might lose the new ring
438 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700439 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200440 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000441 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000442 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800444 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400445 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700446 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400447 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000448 DRM_ERROR("%s initialization failed "
449 "ctl %08x head %08x tail %08x start %08x\n",
450 ring->name,
451 I915_READ_CTL(ring),
452 I915_READ_HEAD(ring),
453 I915_READ_TAIL(ring),
454 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200455 ret = -EIO;
456 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800457 }
458
Chris Wilson78501ea2010-10-27 12:18:21 +0100459 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
460 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800461 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000462 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200463 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000464 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100465 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800466 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000467
Chris Wilson50f018d2013-06-10 11:20:19 +0100468 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
469
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200470out:
Ben Widawskyab484f82013-10-05 17:57:11 -0700471 gen6_gt_force_wake_put(dev_priv);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200472
473 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700474}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800475
Chris Wilsonc6df5412010-12-15 09:56:50 +0000476static int
477init_pipe_control(struct intel_ring_buffer *ring)
478{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000479 int ret;
480
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100481 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000482 return 0;
483
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100484 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
485 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000486 DRM_ERROR("Failed to allocate seqno page\n");
487 ret = -ENOMEM;
488 goto err;
489 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100490
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100491 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000492
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100493 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000494 if (ret)
495 goto err_unref;
496
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100497 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
498 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
499 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800500 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000501 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800502 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000503
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200504 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100505 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000506 return 0;
507
508err_unpin:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100509 i915_gem_object_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000510err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100511 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000512err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000513 return ret;
514}
515
Chris Wilson78501ea2010-10-27 12:18:21 +0100516static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800517{
Chris Wilson78501ea2010-10-27 12:18:21 +0100518 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000519 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100520 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800521
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000522 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200523 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000524
525 /* We need to disable the AsyncFlip performance optimisations in order
526 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
527 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100528 *
529 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000530 */
531 if (INTEL_INFO(dev)->gen >= 6)
532 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
533
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000534 /* Required for the hardware to program scanline values for waiting */
535 if (INTEL_INFO(dev)->gen == 6)
536 I915_WRITE(GFX_MODE,
537 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
538
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000539 if (IS_GEN7(dev))
540 I915_WRITE(GFX_MODE_GEN7,
541 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
542 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100543
Jesse Barnes8d315282011-10-16 10:23:31 +0200544 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000545 ret = init_pipe_control(ring);
546 if (ret)
547 return ret;
548 }
549
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200550 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700551 /* From the Sandybridge PRM, volume 1 part 3, page 24:
552 * "If this bit is set, STCunit will have LRA as replacement
553 * policy. [...] This bit must be reset. LRA replacement
554 * policy is not supported."
555 */
556 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200557 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700558
559 /* This is not explicitly set for GEN6, so read the register.
560 * see intel_ring_mi_set_context() for why we care.
561 * TODO: consider explicitly setting the bit for GEN5
562 */
563 ring->itlb_before_ctx_switch =
564 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800565 }
566
Daniel Vetter6b26c862012-04-24 14:04:12 +0200567 if (INTEL_INFO(dev)->gen >= 6)
568 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000569
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700570 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700571 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700572
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800573 return ret;
574}
575
Chris Wilsonc6df5412010-12-15 09:56:50 +0000576static void render_ring_cleanup(struct intel_ring_buffer *ring)
577{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100578 struct drm_device *dev = ring->dev;
579
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100580 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000581 return;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 if (INTEL_INFO(dev)->gen >= 5) {
584 kunmap(sg_page(ring->scratch.obj->pages->sgl));
585 i915_gem_object_unpin(ring->scratch.obj);
586 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100587
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100588 drm_gem_object_unreference(&ring->scratch.obj->base);
589 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000590}
591
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000592static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700593update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000594 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000595{
Ben Widawskyad776f82013-05-28 19:22:18 -0700596/* NB: In order to be able to do semaphore MBOX updates for varying number
597 * of rings, it's easiest if we round up each individual update to a
598 * multiple of 2 (since ring updates must always be a multiple of 2)
599 * even though the actual update only requires 3 dwords.
600 */
601#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000602 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700603 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100604 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700605 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000606}
607
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700608/**
609 * gen6_add_request - Update the semaphore mailbox registers
610 *
611 * @ring - ring that is adding a request
612 * @seqno - return seqno stuck into the ring
613 *
614 * Update the mailbox registers in the *other* rings with the current seqno.
615 * This acts like a signal in the canonical semaphore.
616 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000618gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000619{
Ben Widawskyad776f82013-05-28 19:22:18 -0700620 struct drm_device *dev = ring->dev;
621 struct drm_i915_private *dev_priv = dev->dev_private;
622 struct intel_ring_buffer *useless;
623 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000624
Ben Widawskyad776f82013-05-28 19:22:18 -0700625 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
626 MBOX_UPDATE_DWORDS) +
627 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000628 if (ret)
629 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700630#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000631
Ben Widawskyad776f82013-05-28 19:22:18 -0700632 for_each_ring(useless, dev_priv, i) {
633 u32 mbox_reg = ring->signal_mbox[i];
634 if (mbox_reg != GEN6_NOSYNC)
635 update_mboxes(ring, mbox_reg);
636 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637
638 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
639 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100640 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100642 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000644 return 0;
645}
646
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200647static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
648 u32 seqno)
649{
650 struct drm_i915_private *dev_priv = dev->dev_private;
651 return dev_priv->last_seqno < seqno;
652}
653
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700654/**
655 * intel_ring_sync - sync the waiter to the signaller on seqno
656 *
657 * @waiter - ring that is waiting
658 * @signaller - ring which has, or will signal
659 * @seqno - seqno which the waiter will block on
660 */
661static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200662gen6_ring_sync(struct intel_ring_buffer *waiter,
663 struct intel_ring_buffer *signaller,
664 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000665{
666 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700667 u32 dw1 = MI_SEMAPHORE_MBOX |
668 MI_SEMAPHORE_COMPARE |
669 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000670
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700671 /* Throughout all of the GEM code, seqno passed implies our current
672 * seqno is >= the last seqno executed. However for hardware the
673 * comparison is strictly greater than.
674 */
675 seqno -= 1;
676
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200677 WARN_ON(signaller->semaphore_register[waiter->id] ==
678 MI_SEMAPHORE_SYNC_INVALID);
679
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700680 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681 if (ret)
682 return ret;
683
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200684 /* If seqno wrap happened, omit the wait with no-ops */
685 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
686 intel_ring_emit(waiter,
687 dw1 |
688 signaller->semaphore_register[waiter->id]);
689 intel_ring_emit(waiter, seqno);
690 intel_ring_emit(waiter, 0);
691 intel_ring_emit(waiter, MI_NOOP);
692 } else {
693 intel_ring_emit(waiter, MI_NOOP);
694 intel_ring_emit(waiter, MI_NOOP);
695 intel_ring_emit(waiter, MI_NOOP);
696 intel_ring_emit(waiter, MI_NOOP);
697 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700698 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000699
700 return 0;
701}
702
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703#define PIPE_CONTROL_FLUSH(ring__, addr__) \
704do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200705 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
706 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000707 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
708 intel_ring_emit(ring__, 0); \
709 intel_ring_emit(ring__, 0); \
710} while (0)
711
712static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000713pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000714{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100715 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000716 int ret;
717
718 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
719 * incoherent with writes to memory, i.e. completely fubar,
720 * so we need to use PIPE_NOTIFY instead.
721 *
722 * However, we also need to workaround the qword write
723 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
724 * memory before requesting an interrupt.
725 */
726 ret = intel_ring_begin(ring, 32);
727 if (ret)
728 return ret;
729
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200730 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200731 PIPE_CONTROL_WRITE_FLUSH |
732 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100733 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100734 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000735 intel_ring_emit(ring, 0);
736 PIPE_CONTROL_FLUSH(ring, scratch_addr);
737 scratch_addr += 128; /* write to separate cachelines */
738 PIPE_CONTROL_FLUSH(ring, scratch_addr);
739 scratch_addr += 128;
740 PIPE_CONTROL_FLUSH(ring, scratch_addr);
741 scratch_addr += 128;
742 PIPE_CONTROL_FLUSH(ring, scratch_addr);
743 scratch_addr += 128;
744 PIPE_CONTROL_FLUSH(ring, scratch_addr);
745 scratch_addr += 128;
746 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000747
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200748 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200749 PIPE_CONTROL_WRITE_FLUSH |
750 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000751 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100752 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100753 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000754 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100755 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000756
Chris Wilsonc6df5412010-12-15 09:56:50 +0000757 return 0;
758}
759
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800760static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100761gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100762{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100763 /* Workaround to force correct ordering between irq and seqno writes on
764 * ivb (and maybe also on snb) by reading from a CS register (like
765 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100766 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100767 intel_ring_get_active_head(ring);
768 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
769}
770
771static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100772ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800773{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000774 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
775}
776
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200777static void
778ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
779{
780 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
781}
782
Chris Wilsonc6df5412010-12-15 09:56:50 +0000783static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100784pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000785{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100786 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000787}
788
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200789static void
790pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
791{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100792 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200793}
794
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000795static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200796gen5_ring_get_irq(struct intel_ring_buffer *ring)
797{
798 struct drm_device *dev = ring->dev;
799 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100800 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200801
802 if (!dev->irq_enabled)
803 return false;
804
Chris Wilson7338aef2012-04-24 21:48:47 +0100805 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300806 if (ring->irq_refcount++ == 0)
807 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100808 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200809
810 return true;
811}
812
813static void
814gen5_ring_put_irq(struct intel_ring_buffer *ring)
815{
816 struct drm_device *dev = ring->dev;
817 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100818 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200819
Chris Wilson7338aef2012-04-24 21:48:47 +0100820 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300821 if (--ring->irq_refcount == 0)
822 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100823 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200824}
825
826static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200827i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700828{
Chris Wilson78501ea2010-10-27 12:18:21 +0100829 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000830 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100831 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700832
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000833 if (!dev->irq_enabled)
834 return false;
835
Chris Wilson7338aef2012-04-24 21:48:47 +0100836 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200837 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200838 dev_priv->irq_mask &= ~ring->irq_enable_mask;
839 I915_WRITE(IMR, dev_priv->irq_mask);
840 POSTING_READ(IMR);
841 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100842 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000843
844 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700845}
846
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800847static void
Daniel Vettere3670312012-04-11 22:12:53 +0200848i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700849{
Chris Wilson78501ea2010-10-27 12:18:21 +0100850 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000851 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100852 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700853
Chris Wilson7338aef2012-04-24 21:48:47 +0100854 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200855 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200856 dev_priv->irq_mask |= ring->irq_enable_mask;
857 I915_WRITE(IMR, dev_priv->irq_mask);
858 POSTING_READ(IMR);
859 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100860 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700861}
862
Chris Wilsonc2798b12012-04-22 21:13:57 +0100863static bool
864i8xx_ring_get_irq(struct intel_ring_buffer *ring)
865{
866 struct drm_device *dev = ring->dev;
867 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100868 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100869
870 if (!dev->irq_enabled)
871 return false;
872
Chris Wilson7338aef2012-04-24 21:48:47 +0100873 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200874 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100875 dev_priv->irq_mask &= ~ring->irq_enable_mask;
876 I915_WRITE16(IMR, dev_priv->irq_mask);
877 POSTING_READ16(IMR);
878 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100879 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100880
881 return true;
882}
883
884static void
885i8xx_ring_put_irq(struct intel_ring_buffer *ring)
886{
887 struct drm_device *dev = ring->dev;
888 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100889 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100890
Chris Wilson7338aef2012-04-24 21:48:47 +0100891 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200892 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100893 dev_priv->irq_mask |= ring->irq_enable_mask;
894 I915_WRITE16(IMR, dev_priv->irq_mask);
895 POSTING_READ16(IMR);
896 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100897 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100898}
899
Chris Wilson78501ea2010-10-27 12:18:21 +0100900void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800901{
Eric Anholt45930102011-05-06 17:12:35 -0700902 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100903 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700904 u32 mmio = 0;
905
906 /* The ring status page addresses are no longer next to the rest of
907 * the ring registers as of gen7.
908 */
909 if (IS_GEN7(dev)) {
910 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100911 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700912 mmio = RENDER_HWS_PGA_GEN7;
913 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100914 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700915 mmio = BLT_HWS_PGA_GEN7;
916 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100917 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700918 mmio = BSD_HWS_PGA_GEN7;
919 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700920 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700921 mmio = VEBOX_HWS_PGA_GEN7;
922 break;
Eric Anholt45930102011-05-06 17:12:35 -0700923 }
924 } else if (IS_GEN6(ring->dev)) {
925 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
926 } else {
927 mmio = RING_HWS_PGA(ring->mmio_base);
928 }
929
Chris Wilson78501ea2010-10-27 12:18:21 +0100930 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
931 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100932
933 /* Flush the TLB for this page */
934 if (INTEL_INFO(dev)->gen >= 6) {
935 u32 reg = RING_INSTPM(ring->mmio_base);
936 I915_WRITE(reg,
937 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
938 INSTPM_SYNC_FLUSH));
939 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
940 1000))
941 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
942 ring->name);
943 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800944}
945
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000946static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100947bsd_ring_flush(struct intel_ring_buffer *ring,
948 u32 invalidate_domains,
949 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800950{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000951 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000952
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000953 ret = intel_ring_begin(ring, 2);
954 if (ret)
955 return ret;
956
957 intel_ring_emit(ring, MI_FLUSH);
958 intel_ring_emit(ring, MI_NOOP);
959 intel_ring_advance(ring);
960 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800961}
962
Chris Wilson3cce4692010-10-27 16:11:02 +0100963static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000964i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800965{
Chris Wilson3cce4692010-10-27 16:11:02 +0100966 int ret;
967
968 ret = intel_ring_begin(ring, 4);
969 if (ret)
970 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100971
Chris Wilson3cce4692010-10-27 16:11:02 +0100972 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
973 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100974 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +0100975 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100976 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800977
Chris Wilson3cce4692010-10-27 16:11:02 +0100978 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800979}
980
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000981static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700982gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000983{
984 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000985 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100986 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000987
988 if (!dev->irq_enabled)
989 return false;
990
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100991 /* It looks like we need to prevent the gt from suspending while waiting
992 * for an notifiy irq, otherwise irqs seem to get lost on at least the
993 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100994 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100995
Chris Wilson7338aef2012-04-24 21:48:47 +0100996 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200997 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700998 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -0700999 I915_WRITE_IMR(ring,
1000 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001001 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001002 else
1003 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001004 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001005 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001006 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001007
1008 return true;
1009}
1010
1011static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001012gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001013{
1014 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001015 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001016 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001017
Chris Wilson7338aef2012-04-24 21:48:47 +01001018 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001019 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001020 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001021 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001022 else
1023 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001024 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001025 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001026 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001027
Daniel Vetter99ffa162012-01-25 14:04:00 +01001028 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001029}
1030
Ben Widawskya19d2932013-05-28 19:22:30 -07001031static bool
1032hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1033{
1034 struct drm_device *dev = ring->dev;
1035 struct drm_i915_private *dev_priv = dev->dev_private;
1036 unsigned long flags;
1037
1038 if (!dev->irq_enabled)
1039 return false;
1040
Daniel Vetter59cdb632013-07-04 23:35:28 +02001041 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001042 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001043 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001044 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001045 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001046 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001047
1048 return true;
1049}
1050
1051static void
1052hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1053{
1054 struct drm_device *dev = ring->dev;
1055 struct drm_i915_private *dev_priv = dev->dev_private;
1056 unsigned long flags;
1057
1058 if (!dev->irq_enabled)
1059 return;
1060
Daniel Vetter59cdb632013-07-04 23:35:28 +02001061 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001062 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001063 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001064 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001065 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001066 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001067}
1068
Zou Nan haid1b851f2010-05-21 09:08:57 +08001069static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001070i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1071 u32 offset, u32 length,
1072 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001073{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001074 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001075
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001076 ret = intel_ring_begin(ring, 2);
1077 if (ret)
1078 return ret;
1079
Chris Wilson78501ea2010-10-27 12:18:21 +01001080 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001081 MI_BATCH_BUFFER_START |
1082 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001083 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001084 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001085 intel_ring_advance(ring);
1086
Zou Nan haid1b851f2010-05-21 09:08:57 +08001087 return 0;
1088}
1089
Daniel Vetterb45305f2012-12-17 16:21:27 +01001090/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1091#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001092static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001093i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001094 u32 offset, u32 len,
1095 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001096{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001097 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001098
Daniel Vetterb45305f2012-12-17 16:21:27 +01001099 if (flags & I915_DISPATCH_PINNED) {
1100 ret = intel_ring_begin(ring, 4);
1101 if (ret)
1102 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001103
Daniel Vetterb45305f2012-12-17 16:21:27 +01001104 intel_ring_emit(ring, MI_BATCH_BUFFER);
1105 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1106 intel_ring_emit(ring, offset + len - 8);
1107 intel_ring_emit(ring, MI_NOOP);
1108 intel_ring_advance(ring);
1109 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001110 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001111
1112 if (len > I830_BATCH_LIMIT)
1113 return -ENOSPC;
1114
1115 ret = intel_ring_begin(ring, 9+3);
1116 if (ret)
1117 return ret;
1118 /* Blit the batch (which has now all relocs applied) to the stable batch
1119 * scratch bo area (so that the CS never stumbles over its tlb
1120 * invalidation bug) ... */
1121 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1122 XY_SRC_COPY_BLT_WRITE_ALPHA |
1123 XY_SRC_COPY_BLT_WRITE_RGB);
1124 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1125 intel_ring_emit(ring, 0);
1126 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1127 intel_ring_emit(ring, cs_offset);
1128 intel_ring_emit(ring, 0);
1129 intel_ring_emit(ring, 4096);
1130 intel_ring_emit(ring, offset);
1131 intel_ring_emit(ring, MI_FLUSH);
1132
1133 /* ... and execute it. */
1134 intel_ring_emit(ring, MI_BATCH_BUFFER);
1135 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1136 intel_ring_emit(ring, cs_offset + len - 8);
1137 intel_ring_advance(ring);
1138 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001139
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001140 return 0;
1141}
1142
1143static int
1144i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001145 u32 offset, u32 len,
1146 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001147{
1148 int ret;
1149
1150 ret = intel_ring_begin(ring, 2);
1151 if (ret)
1152 return ret;
1153
Chris Wilson65f56872012-04-17 16:38:12 +01001154 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001155 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001156 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001157
Eric Anholt62fdfea2010-05-21 13:26:39 -07001158 return 0;
1159}
1160
Chris Wilson78501ea2010-10-27 12:18:21 +01001161static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001162{
Chris Wilson05394f32010-11-08 19:18:58 +00001163 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001164
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001165 obj = ring->status_page.obj;
1166 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001167 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001168
Chris Wilson9da3da62012-06-01 15:20:22 +01001169 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001170 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001171 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001172 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001173}
1174
Chris Wilson78501ea2010-10-27 12:18:21 +01001175static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001176{
Chris Wilson78501ea2010-10-27 12:18:21 +01001177 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001178 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001179 int ret;
1180
Eric Anholt62fdfea2010-05-21 13:26:39 -07001181 obj = i915_gem_alloc_object(dev, 4096);
1182 if (obj == NULL) {
1183 DRM_ERROR("Failed to allocate status page\n");
1184 ret = -ENOMEM;
1185 goto err;
1186 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001187
1188 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001189
Ben Widawskyc37e2202013-07-31 16:59:58 -07001190 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001191 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001192 goto err_unref;
1193 }
1194
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001195 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001196 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001197 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001198 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001199 goto err_unpin;
1200 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001201 ring->status_page.obj = obj;
1202 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001203
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001204 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1205 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001206
1207 return 0;
1208
1209err_unpin:
1210 i915_gem_object_unpin(obj);
1211err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001212 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001213err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001214 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001215}
1216
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001217static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001218{
1219 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001220
1221 if (!dev_priv->status_page_dmah) {
1222 dev_priv->status_page_dmah =
1223 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1224 if (!dev_priv->status_page_dmah)
1225 return -ENOMEM;
1226 }
1227
Chris Wilson6b8294a2012-11-16 11:43:20 +00001228 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1229 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1230
1231 return 0;
1232}
1233
Ben Widawskyc43b5632012-04-16 14:07:40 -07001234static int intel_init_ring_buffer(struct drm_device *dev,
1235 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001236{
Chris Wilson05394f32010-11-08 19:18:58 +00001237 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001238 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001239 int ret;
1240
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001241 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001242 INIT_LIST_HEAD(&ring->active_list);
1243 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001244 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001245 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001246
Chris Wilsonb259f672011-03-29 13:19:09 +01001247 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001248
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001249 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001250 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001251 if (ret)
1252 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001253 } else {
1254 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001255 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001256 if (ret)
1257 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001258 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001259
Chris Wilsonebc052e2012-11-15 11:32:28 +00001260 obj = NULL;
1261 if (!HAS_LLC(dev))
1262 obj = i915_gem_object_create_stolen(dev, ring->size);
1263 if (obj == NULL)
1264 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001265 if (obj == NULL) {
1266 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001267 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001268 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001269 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270
Chris Wilson05394f32010-11-08 19:18:58 +00001271 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001272
Ben Widawskyc37e2202013-07-31 16:59:58 -07001273 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001274 if (ret)
1275 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001276
Chris Wilson3eef8912012-06-04 17:05:40 +01001277 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1278 if (ret)
1279 goto err_unpin;
1280
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001281 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001282 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001283 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001284 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001285 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001286 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001287 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001288 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001289
Chris Wilson78501ea2010-10-27 12:18:21 +01001290 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001291 if (ret)
1292 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001293
Chris Wilson55249ba2010-12-22 14:04:47 +00001294 /* Workaround an erratum on the i830 which causes a hang if
1295 * the TAIL pointer points to within the last 2 cachelines
1296 * of the buffer.
1297 */
1298 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001299 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001300 ring->effective_size -= 128;
1301
Chris Wilsonc584fe42010-10-29 18:15:52 +01001302 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001303
1304err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001305 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001306err_unpin:
1307 i915_gem_object_unpin(obj);
1308err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001309 drm_gem_object_unreference(&obj->base);
1310 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001311err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001312 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001313 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001314}
1315
Chris Wilson78501ea2010-10-27 12:18:21 +01001316void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001317{
Chris Wilson33626e62010-10-29 16:18:36 +01001318 struct drm_i915_private *dev_priv;
1319 int ret;
1320
Chris Wilson05394f32010-11-08 19:18:58 +00001321 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322 return;
1323
Chris Wilson33626e62010-10-29 16:18:36 +01001324 /* Disable the ring buffer. The ring must be idle at this point */
1325 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001326 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001327 if (ret)
1328 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1329 ring->name, ret);
1330
Chris Wilson33626e62010-10-29 16:18:36 +01001331 I915_WRITE_CTL(ring, 0);
1332
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001333 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001334
Chris Wilson05394f32010-11-08 19:18:58 +00001335 i915_gem_object_unpin(ring->obj);
1336 drm_gem_object_unreference(&ring->obj->base);
1337 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001338
Zou Nan hai8d192152010-11-02 16:31:01 +08001339 if (ring->cleanup)
1340 ring->cleanup(ring);
1341
Chris Wilson78501ea2010-10-27 12:18:21 +01001342 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001343}
1344
Chris Wilsona71d8d92012-02-15 11:25:36 +00001345static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1346{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001347 int ret;
1348
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001349 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001350 if (!ret)
1351 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001352
1353 return ret;
1354}
1355
1356static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1357{
1358 struct drm_i915_gem_request *request;
1359 u32 seqno = 0;
1360 int ret;
1361
1362 i915_gem_retire_requests_ring(ring);
1363
1364 if (ring->last_retired_head != -1) {
1365 ring->head = ring->last_retired_head;
1366 ring->last_retired_head = -1;
1367 ring->space = ring_space(ring);
1368 if (ring->space >= n)
1369 return 0;
1370 }
1371
1372 list_for_each_entry(request, &ring->request_list, list) {
1373 int space;
1374
1375 if (request->tail == -1)
1376 continue;
1377
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001378 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001379 if (space < 0)
1380 space += ring->size;
1381 if (space >= n) {
1382 seqno = request->seqno;
1383 break;
1384 }
1385
1386 /* Consume this request in case we need more space than
1387 * is available and so need to prevent a race between
1388 * updating last_retired_head and direct reads of
1389 * I915_RING_HEAD. It also provides a nice sanity check.
1390 */
1391 request->tail = -1;
1392 }
1393
1394 if (seqno == 0)
1395 return -ENOSPC;
1396
1397 ret = intel_ring_wait_seqno(ring, seqno);
1398 if (ret)
1399 return ret;
1400
1401 if (WARN_ON(ring->last_retired_head == -1))
1402 return -ENOSPC;
1403
1404 ring->head = ring->last_retired_head;
1405 ring->last_retired_head = -1;
1406 ring->space = ring_space(ring);
1407 if (WARN_ON(ring->space < n))
1408 return -ENOSPC;
1409
1410 return 0;
1411}
1412
Chris Wilson3e960502012-11-27 16:22:54 +00001413static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001414{
Chris Wilson78501ea2010-10-27 12:18:21 +01001415 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001416 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001417 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001418 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001419
Chris Wilsona71d8d92012-02-15 11:25:36 +00001420 ret = intel_ring_wait_request(ring, n);
1421 if (ret != -ENOSPC)
1422 return ret;
1423
Chris Wilson09246732013-08-10 22:16:32 +01001424 /* force the tail write in case we have been skipping them */
1425 __intel_ring_advance(ring);
1426
Chris Wilsondb53a302011-02-03 11:57:46 +00001427 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001428 /* With GEM the hangcheck timer should kick us out of the loop,
1429 * leaving it early runs the risk of corrupting GEM state (due
1430 * to running on almost untested codepaths). But on resume
1431 * timers don't work yet, so prevent a complete hang in that
1432 * case by choosing an insanely large timeout. */
1433 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001434
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001435 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001436 ring->head = I915_READ_HEAD(ring);
1437 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001438 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001439 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001440 return 0;
1441 }
1442
1443 if (dev->primary->master) {
1444 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1445 if (master_priv->sarea_priv)
1446 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1447 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001448
Chris Wilsone60a0b12010-10-13 10:09:14 +01001449 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001450
Daniel Vetter33196de2012-11-14 17:14:05 +01001451 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1452 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001453 if (ret)
1454 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001455 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001456 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001457 return -EBUSY;
1458}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001459
Chris Wilson3e960502012-11-27 16:22:54 +00001460static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1461{
1462 uint32_t __iomem *virt;
1463 int rem = ring->size - ring->tail;
1464
1465 if (ring->space < rem) {
1466 int ret = ring_wait_for_space(ring, rem);
1467 if (ret)
1468 return ret;
1469 }
1470
1471 virt = ring->virtual_start + ring->tail;
1472 rem /= 4;
1473 while (rem--)
1474 iowrite32(MI_NOOP, virt++);
1475
1476 ring->tail = 0;
1477 ring->space = ring_space(ring);
1478
1479 return 0;
1480}
1481
1482int intel_ring_idle(struct intel_ring_buffer *ring)
1483{
1484 u32 seqno;
1485 int ret;
1486
1487 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001488 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001489 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001490 if (ret)
1491 return ret;
1492 }
1493
1494 /* Wait upon the last request to be completed */
1495 if (list_empty(&ring->request_list))
1496 return 0;
1497
1498 seqno = list_entry(ring->request_list.prev,
1499 struct drm_i915_gem_request,
1500 list)->seqno;
1501
1502 return i915_wait_seqno(ring, seqno);
1503}
1504
Chris Wilson9d7730912012-11-27 16:22:52 +00001505static int
1506intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1507{
Chris Wilson18235212013-09-04 10:45:51 +01001508 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001509 return 0;
1510
Chris Wilson3c0e2342013-09-04 10:45:52 +01001511 if (ring->preallocated_lazy_request == NULL) {
1512 struct drm_i915_gem_request *request;
1513
1514 request = kmalloc(sizeof(*request), GFP_KERNEL);
1515 if (request == NULL)
1516 return -ENOMEM;
1517
1518 ring->preallocated_lazy_request = request;
1519 }
1520
Chris Wilson18235212013-09-04 10:45:51 +01001521 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001522}
1523
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001524static int __intel_ring_begin(struct intel_ring_buffer *ring,
1525 int bytes)
1526{
1527 int ret;
1528
1529 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1530 ret = intel_wrap_ring_buffer(ring);
1531 if (unlikely(ret))
1532 return ret;
1533 }
1534
1535 if (unlikely(ring->space < bytes)) {
1536 ret = ring_wait_for_space(ring, bytes);
1537 if (unlikely(ret))
1538 return ret;
1539 }
1540
1541 ring->space -= bytes;
1542 return 0;
1543}
1544
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001545int intel_ring_begin(struct intel_ring_buffer *ring,
1546 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001547{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001548 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001549 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001550
Daniel Vetter33196de2012-11-14 17:14:05 +01001551 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1552 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001553 if (ret)
1554 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001555
Chris Wilson9d7730912012-11-27 16:22:52 +00001556 /* Preallocate the olr before touching the ring */
1557 ret = intel_ring_alloc_seqno(ring);
1558 if (ret)
1559 return ret;
1560
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001561 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001562}
1563
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001564void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001565{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001566 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001567
Chris Wilson18235212013-09-04 10:45:51 +01001568 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001569
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001570 if (INTEL_INFO(ring->dev)->gen >= 6) {
1571 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1572 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001573 if (HAS_VEBOX(ring->dev))
1574 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001575 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001576
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001577 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001578 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001579}
1580
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001581static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1582 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001583{
Akshay Joshi0206e352011-08-16 15:34:10 -04001584 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001585
1586 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001587
Chris Wilson12f55812012-07-05 17:14:01 +01001588 /* Disable notification that the ring is IDLE. The GT
1589 * will then assume that it is busy and bring it out of rc6.
1590 */
1591 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1592 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1593
1594 /* Clear the context id. Here be magic! */
1595 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1596
1597 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001598 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001599 GEN6_BSD_SLEEP_INDICATOR) == 0,
1600 50))
1601 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001602
Chris Wilson12f55812012-07-05 17:14:01 +01001603 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001604 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001605 POSTING_READ(RING_TAIL(ring->mmio_base));
1606
1607 /* Let the ring send IDLE messages to the GT again,
1608 * and so let it sleep to conserve power when idle.
1609 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001610 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001611 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001612}
1613
Ben Widawskyea251322013-05-28 19:22:21 -07001614static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1615 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001616{
Chris Wilson71a77e02011-02-02 12:13:49 +00001617 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001618 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001619
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001620 ret = intel_ring_begin(ring, 4);
1621 if (ret)
1622 return ret;
1623
Chris Wilson71a77e02011-02-02 12:13:49 +00001624 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001625 /*
1626 * Bspec vol 1c.5 - video engine command streamer:
1627 * "If ENABLED, all TLBs will be invalidated once the flush
1628 * operation is complete. This bit is only valid when the
1629 * Post-Sync Operation field is a value of 1h or 3h."
1630 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001631 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001632 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1633 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001634 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001635 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001636 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001637 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001638 intel_ring_advance(ring);
1639 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001640}
1641
1642static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001643hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1644 u32 offset, u32 len,
1645 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001646{
Akshay Joshi0206e352011-08-16 15:34:10 -04001647 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001648
Akshay Joshi0206e352011-08-16 15:34:10 -04001649 ret = intel_ring_begin(ring, 2);
1650 if (ret)
1651 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001652
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001653 intel_ring_emit(ring,
1654 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1655 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1656 /* bit0-7 is the length on GEN6+ */
1657 intel_ring_emit(ring, offset);
1658 intel_ring_advance(ring);
1659
1660 return 0;
1661}
1662
1663static int
1664gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1665 u32 offset, u32 len,
1666 unsigned flags)
1667{
1668 int ret;
1669
1670 ret = intel_ring_begin(ring, 2);
1671 if (ret)
1672 return ret;
1673
1674 intel_ring_emit(ring,
1675 MI_BATCH_BUFFER_START |
1676 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001677 /* bit0-7 is the length on GEN6+ */
1678 intel_ring_emit(ring, offset);
1679 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001680
Akshay Joshi0206e352011-08-16 15:34:10 -04001681 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001682}
1683
Chris Wilson549f7362010-10-19 11:19:32 +01001684/* Blitter support (SandyBridge+) */
1685
Ben Widawskyea251322013-05-28 19:22:21 -07001686static int gen6_ring_flush(struct intel_ring_buffer *ring,
1687 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001688{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001689 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001690 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001691 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001692
Daniel Vetter6a233c72011-12-14 13:57:07 +01001693 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001694 if (ret)
1695 return ret;
1696
Chris Wilson71a77e02011-02-02 12:13:49 +00001697 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001698 /*
1699 * Bspec vol 1c.3 - blitter engine command streamer:
1700 * "If ENABLED, all TLBs will be invalidated once the flush
1701 * operation is complete. This bit is only valid when the
1702 * Post-Sync Operation field is a value of 1h or 3h."
1703 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001704 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001705 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001706 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001707 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001708 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001709 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001710 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001711 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001712
1713 if (IS_GEN7(dev) && flush)
1714 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1715
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001716 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001717}
1718
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001719int intel_init_render_ring_buffer(struct drm_device *dev)
1720{
1721 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001722 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001723
Daniel Vetter59465b52012-04-11 22:12:48 +02001724 ring->name = "render ring";
1725 ring->id = RCS;
1726 ring->mmio_base = RENDER_RING_BASE;
1727
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001728 if (INTEL_INFO(dev)->gen >= 6) {
1729 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001730 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001731 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001732 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001733 ring->irq_get = gen6_ring_get_irq;
1734 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001735 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001736 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001737 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001738 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001739 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1740 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1741 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001742 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001743 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1744 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1745 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001746 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001747 } else if (IS_GEN5(dev)) {
1748 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001749 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001750 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001751 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001752 ring->irq_get = gen5_ring_get_irq;
1753 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001754 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1755 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001756 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001757 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001758 if (INTEL_INFO(dev)->gen < 4)
1759 ring->flush = gen2_render_ring_flush;
1760 else
1761 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001762 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001763 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001764 if (IS_GEN2(dev)) {
1765 ring->irq_get = i8xx_ring_get_irq;
1766 ring->irq_put = i8xx_ring_put_irq;
1767 } else {
1768 ring->irq_get = i9xx_ring_get_irq;
1769 ring->irq_put = i9xx_ring_put_irq;
1770 }
Daniel Vettere3670312012-04-11 22:12:53 +02001771 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001772 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001773 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001774 if (IS_HASWELL(dev))
1775 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1776 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001777 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1778 else if (INTEL_INFO(dev)->gen >= 4)
1779 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1780 else if (IS_I830(dev) || IS_845G(dev))
1781 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1782 else
1783 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001784 ring->init = init_render_ring;
1785 ring->cleanup = render_ring_cleanup;
1786
Daniel Vetterb45305f2012-12-17 16:21:27 +01001787 /* Workaround batchbuffer to combat CS tlb bug. */
1788 if (HAS_BROKEN_CS_TLB(dev)) {
1789 struct drm_i915_gem_object *obj;
1790 int ret;
1791
1792 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1793 if (obj == NULL) {
1794 DRM_ERROR("Failed to allocate batch bo\n");
1795 return -ENOMEM;
1796 }
1797
Ben Widawskyc37e2202013-07-31 16:59:58 -07001798 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001799 if (ret != 0) {
1800 drm_gem_object_unreference(&obj->base);
1801 DRM_ERROR("Failed to ping batch bo\n");
1802 return ret;
1803 }
1804
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001805 ring->scratch.obj = obj;
1806 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001807 }
1808
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001809 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001810}
1811
Chris Wilsone8616b62011-01-20 09:57:11 +00001812int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1813{
1814 drm_i915_private_t *dev_priv = dev->dev_private;
1815 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001816 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001817
Daniel Vetter59465b52012-04-11 22:12:48 +02001818 ring->name = "render ring";
1819 ring->id = RCS;
1820 ring->mmio_base = RENDER_RING_BASE;
1821
Chris Wilsone8616b62011-01-20 09:57:11 +00001822 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001823 /* non-kms not supported on gen6+ */
1824 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001825 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001826
1827 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1828 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1829 * the special gen5 functions. */
1830 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001831 if (INTEL_INFO(dev)->gen < 4)
1832 ring->flush = gen2_render_ring_flush;
1833 else
1834 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001835 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001836 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001837 if (IS_GEN2(dev)) {
1838 ring->irq_get = i8xx_ring_get_irq;
1839 ring->irq_put = i8xx_ring_put_irq;
1840 } else {
1841 ring->irq_get = i9xx_ring_get_irq;
1842 ring->irq_put = i9xx_ring_put_irq;
1843 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001844 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001845 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001846 if (INTEL_INFO(dev)->gen >= 4)
1847 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1848 else if (IS_I830(dev) || IS_845G(dev))
1849 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1850 else
1851 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001852 ring->init = init_render_ring;
1853 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001854
1855 ring->dev = dev;
1856 INIT_LIST_HEAD(&ring->active_list);
1857 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001858
1859 ring->size = size;
1860 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001861 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001862 ring->effective_size -= 128;
1863
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001864 ring->virtual_start = ioremap_wc(start, size);
1865 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001866 DRM_ERROR("can not ioremap virtual address for"
1867 " ring buffer\n");
1868 return -ENOMEM;
1869 }
1870
Chris Wilson6b8294a2012-11-16 11:43:20 +00001871 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001872 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001873 if (ret)
1874 return ret;
1875 }
1876
Chris Wilsone8616b62011-01-20 09:57:11 +00001877 return 0;
1878}
1879
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001880int intel_init_bsd_ring_buffer(struct drm_device *dev)
1881{
1882 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001883 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001884
Daniel Vetter58fa3832012-04-11 22:12:49 +02001885 ring->name = "bsd ring";
1886 ring->id = VCS;
1887
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001888 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001889 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1890 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001891 /* gen6 bsd needs a special wa for tail updates */
1892 if (IS_GEN6(dev))
1893 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001894 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001895 ring->add_request = gen6_add_request;
1896 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001897 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001898 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001899 ring->irq_get = gen6_ring_get_irq;
1900 ring->irq_put = gen6_ring_put_irq;
1901 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001902 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001903 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
1904 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1905 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001906 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001907 ring->signal_mbox[RCS] = GEN6_RVSYNC;
1908 ring->signal_mbox[VCS] = GEN6_NOSYNC;
1909 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001910 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001911 } else {
1912 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001913 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001914 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001915 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001916 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001917 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07001918 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001919 ring->irq_get = gen5_ring_get_irq;
1920 ring->irq_put = gen5_ring_put_irq;
1921 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001922 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001923 ring->irq_get = i9xx_ring_get_irq;
1924 ring->irq_put = i9xx_ring_put_irq;
1925 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001926 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001927 }
1928 ring->init = init_ring_common;
1929
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001930 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001931}
Chris Wilson549f7362010-10-19 11:19:32 +01001932
1933int intel_init_blt_ring_buffer(struct drm_device *dev)
1934{
1935 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001936 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001937
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001938 ring->name = "blitter ring";
1939 ring->id = BCS;
1940
1941 ring->mmio_base = BLT_RING_BASE;
1942 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001943 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001944 ring->add_request = gen6_add_request;
1945 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001946 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001947 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001948 ring->irq_get = gen6_ring_get_irq;
1949 ring->irq_put = gen6_ring_put_irq;
1950 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001951 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001952 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
1953 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
1954 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07001955 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001956 ring->signal_mbox[RCS] = GEN6_RBSYNC;
1957 ring->signal_mbox[VCS] = GEN6_VBSYNC;
1958 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001959 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001960 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001961
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001962 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001963}
Chris Wilsona7b97612012-07-20 12:41:08 +01001964
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001965int intel_init_vebox_ring_buffer(struct drm_device *dev)
1966{
1967 drm_i915_private_t *dev_priv = dev->dev_private;
1968 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
1969
1970 ring->name = "video enhancement ring";
1971 ring->id = VECS;
1972
1973 ring->mmio_base = VEBOX_RING_BASE;
1974 ring->write_tail = ring_write_tail;
1975 ring->flush = gen6_ring_flush;
1976 ring->add_request = gen6_add_request;
1977 ring->get_seqno = gen6_ring_get_seqno;
1978 ring->set_seqno = ring_set_seqno;
Daniel Vetterc0d6a3d2013-07-04 23:35:30 +02001979 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
Ben Widawskya19d2932013-05-28 19:22:30 -07001980 ring->irq_get = hsw_vebox_get_irq;
1981 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001982 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1983 ring->sync_to = gen6_ring_sync;
1984 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
1985 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
1986 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
1987 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
1988 ring->signal_mbox[RCS] = GEN6_RVESYNC;
1989 ring->signal_mbox[VCS] = GEN6_VVESYNC;
1990 ring->signal_mbox[BCS] = GEN6_BVESYNC;
1991 ring->signal_mbox[VECS] = GEN6_NOSYNC;
1992 ring->init = init_ring_common;
1993
1994 return intel_init_ring_buffer(dev, ring);
1995}
1996
Chris Wilsona7b97612012-07-20 12:41:08 +01001997int
1998intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1999{
2000 int ret;
2001
2002 if (!ring->gpu_caches_dirty)
2003 return 0;
2004
2005 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2006 if (ret)
2007 return ret;
2008
2009 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2010
2011 ring->gpu_caches_dirty = false;
2012 return 0;
2013}
2014
2015int
2016intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2017{
2018 uint32_t flush_domains;
2019 int ret;
2020
2021 flush_domains = 0;
2022 if (ring->gpu_caches_dirty)
2023 flush_domains = I915_GEM_GPU_DOMAINS;
2024
2025 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2026 if (ret)
2027 return ret;
2028
2029 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2030
2031 ring->gpu_caches_dirty = false;
2032 return 0;
2033}