blob: 1d8d55bd63aa8118d3cac18922c25d9d1840f365 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jamie Iles7779b3452014-02-25 17:01:01 -06002/*
3 * Copyright (c) 2011 Jamie Iles
4 *
Jamie Iles7779b3452014-02-25 17:01:01 -06005 * All enquiries to support@picochip.com
6 */
Jiang Qiue6cb3482016-04-28 17:32:03 +08007#include <linux/acpi.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +00008#include <linux/clk.h>
Jamie Iles7779b3452014-02-25 17:01:01 -06009#include <linux/err.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +000010#include <linux/gpio/driver.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060011#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/irq.h>
16#include <linux/irqdomain.h>
17#include <linux/module.h>
18#include <linux/of.h>
19#include <linux/of_address.h>
Hoan Trana72b8c42017-02-21 11:32:43 -080020#include <linux/of_device.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060021#include <linux/of_irq.h>
22#include <linux/platform_device.h>
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +080023#include <linux/property.h>
Alan Tull07901a92017-10-11 11:34:44 -050024#include <linux/reset.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060025#include <linux/spinlock.h>
Weike Chen3d2613c2014-09-17 09:18:39 -070026#include <linux/platform_data/gpio-dwapb.h>
27#include <linux/slab.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060028
Jiang Qiue6cb3482016-04-28 17:32:03 +080029#include "gpiolib.h"
Andy Shevchenko77cb9072019-07-30 13:43:36 +030030#include "gpiolib-acpi.h"
Jiang Qiue6cb3482016-04-28 17:32:03 +080031
Jamie Iles7779b3452014-02-25 17:01:01 -060032#define GPIO_SWPORTA_DR 0x00
33#define GPIO_SWPORTA_DDR 0x04
34#define GPIO_SWPORTB_DR 0x0c
35#define GPIO_SWPORTB_DDR 0x10
36#define GPIO_SWPORTC_DR 0x18
37#define GPIO_SWPORTC_DDR 0x1c
38#define GPIO_SWPORTD_DR 0x24
39#define GPIO_SWPORTD_DDR 0x28
40#define GPIO_INTEN 0x30
41#define GPIO_INTMASK 0x34
42#define GPIO_INTTYPE_LEVEL 0x38
43#define GPIO_INT_POLARITY 0x3c
44#define GPIO_INTSTATUS 0x40
Weike Chen5d60d9e2014-09-17 09:18:41 -070045#define GPIO_PORTA_DEBOUNCE 0x48
Jamie Iles7779b3452014-02-25 17:01:01 -060046#define GPIO_PORTA_EOI 0x4c
47#define GPIO_EXT_PORTA 0x50
48#define GPIO_EXT_PORTB 0x54
49#define GPIO_EXT_PORTC 0x58
50#define GPIO_EXT_PORTD 0x5c
51
Andy Shevchenkoc58220c2020-04-15 17:15:21 +030052#define DWAPB_DRIVER_NAME "gpio-dwapb"
Jamie Iles7779b3452014-02-25 17:01:01 -060053#define DWAPB_MAX_PORTS 4
Andy Shevchenkoc58220c2020-04-15 17:15:21 +030054
Linus Walleij89f99fe2018-02-08 17:03:58 +010055#define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */
56#define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */
57#define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */
Jamie Iles7779b3452014-02-25 17:01:01 -060058
Hoan Trana72b8c42017-02-21 11:32:43 -080059#define GPIO_REG_OFFSET_V2 1
60
61#define GPIO_INTMASK_V2 0x44
62#define GPIO_INTTYPE_LEVEL_V2 0x34
63#define GPIO_INT_POLARITY_V2 0x38
64#define GPIO_INTSTATUS_V2 0x3c
65#define GPIO_PORTA_EOI_V2 0x40
66
Serge Semin5c544c92020-03-23 22:54:00 +030067#define DWAPB_NR_CLOCKS 2
68
Jamie Iles7779b3452014-02-25 17:01:01 -060069struct dwapb_gpio;
70
Weike Chen1e960db2014-09-17 09:18:42 -070071#ifdef CONFIG_PM_SLEEP
72/* Store GPIO context across system-wide suspend/resume transitions */
73struct dwapb_context {
74 u32 data;
75 u32 dir;
76 u32 ext;
77 u32 int_en;
78 u32 int_mask;
79 u32 int_type;
80 u32 int_pol;
81 u32 int_deb;
Hoan Tran6437c7b2017-09-08 15:41:15 -070082 u32 wake_en;
Weike Chen1e960db2014-09-17 09:18:42 -070083};
84#endif
85
Jamie Iles7779b3452014-02-25 17:01:01 -060086struct dwapb_gpio_port {
Linus Walleij0f4630f2015-12-04 14:02:58 +010087 struct gpio_chip gc;
Jamie Iles7779b3452014-02-25 17:01:01 -060088 bool is_registered;
89 struct dwapb_gpio *gpio;
Weike Chen1e960db2014-09-17 09:18:42 -070090#ifdef CONFIG_PM_SLEEP
91 struct dwapb_context *ctx;
92#endif
93 unsigned int idx;
Jamie Iles7779b3452014-02-25 17:01:01 -060094};
95
96struct dwapb_gpio {
97 struct device *dev;
98 void __iomem *regs;
99 struct dwapb_gpio_port *ports;
100 unsigned int nr_ports;
101 struct irq_domain *domain;
Hoan Trana72b8c42017-02-21 11:32:43 -0800102 unsigned int flags;
Alan Tull07901a92017-10-11 11:34:44 -0500103 struct reset_control *rst;
Serge Semin5c544c92020-03-23 22:54:00 +0300104 struct clk_bulk_data clks[DWAPB_NR_CLOCKS];
Jamie Iles7779b3452014-02-25 17:01:01 -0600105};
106
Hoan Trana72b8c42017-02-21 11:32:43 -0800107static inline u32 gpio_reg_v2_convert(unsigned int offset)
108{
109 switch (offset) {
110 case GPIO_INTMASK:
111 return GPIO_INTMASK_V2;
112 case GPIO_INTTYPE_LEVEL:
113 return GPIO_INTTYPE_LEVEL_V2;
114 case GPIO_INT_POLARITY:
115 return GPIO_INT_POLARITY_V2;
116 case GPIO_INTSTATUS:
117 return GPIO_INTSTATUS_V2;
118 case GPIO_PORTA_EOI:
119 return GPIO_PORTA_EOI_V2;
120 }
121
122 return offset;
123}
124
125static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
126{
127 if (gpio->flags & GPIO_REG_OFFSET_V2)
128 return gpio_reg_v2_convert(offset);
129
130 return offset;
131}
132
Weike Chen67809b92014-09-17 09:18:40 -0700133static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
134{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100135 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700136 void __iomem *reg_base = gpio->regs;
137
Hoan Trana72b8c42017-02-21 11:32:43 -0800138 return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
Weike Chen67809b92014-09-17 09:18:40 -0700139}
140
141static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
142 u32 val)
143{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100144 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700145 void __iomem *reg_base = gpio->regs;
146
Hoan Trana72b8c42017-02-21 11:32:43 -0800147 gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
Weike Chen67809b92014-09-17 09:18:40 -0700148}
149
Jamie Iles7779b3452014-02-25 17:01:01 -0600150static int dwapb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
151{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100152 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600153 struct dwapb_gpio *gpio = port->gpio;
154
155 return irq_find_mapping(gpio->domain, offset);
156}
157
Linus Walleij62c16232018-02-08 18:00:05 +0100158static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
159{
160 struct dwapb_gpio_port *port;
161 int i;
162
163 for (i = 0; i < gpio->nr_ports; i++) {
164 port = &gpio->ports[i];
165 if (port->idx == offs / 32)
166 return port;
167 }
168
169 return NULL;
170}
171
Jamie Iles7779b3452014-02-25 17:01:01 -0600172static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
173{
Linus Walleij62c16232018-02-08 18:00:05 +0100174 struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
175 struct gpio_chip *gc;
176 u32 pol;
177 int val;
Jamie Iles7779b3452014-02-25 17:01:01 -0600178
Linus Walleij62c16232018-02-08 18:00:05 +0100179 if (!port)
180 return;
181 gc = &port->gc;
182
183 pol = dwapb_read(gpio, GPIO_INT_POLARITY);
184 /* Just read the current value right out of the data register */
185 val = gc->get(gc, offs % 32);
186 if (val)
187 pol &= ~BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600188 else
Linus Walleij62c16232018-02-08 18:00:05 +0100189 pol |= BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600190
Linus Walleij62c16232018-02-08 18:00:05 +0100191 dwapb_write(gpio, GPIO_INT_POLARITY, pol);
Jamie Iles7779b3452014-02-25 17:01:01 -0600192}
193
Weike Chen3d2613c2014-09-17 09:18:39 -0700194static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
Jamie Iles7779b3452014-02-25 17:01:01 -0600195{
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300196 unsigned long irq_status;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300197 irq_hw_number_t hwirq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600198
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300199 irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
200 for_each_set_bit(hwirq, &irq_status, 32) {
Jamie Iles7779b3452014-02-25 17:01:01 -0600201 int gpio_irq = irq_find_mapping(gpio->domain, hwirq);
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300202 u32 irq_type = irq_get_trigger_type(gpio_irq);
Jamie Iles7779b3452014-02-25 17:01:01 -0600203
204 generic_handle_irq(gpio_irq);
Jamie Iles7779b3452014-02-25 17:01:01 -0600205
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300206 if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Jamie Iles7779b3452014-02-25 17:01:01 -0600207 dwapb_toggle_trigger(gpio, hwirq);
208 }
209
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300210 return irq_status;
Weike Chen3d2613c2014-09-17 09:18:39 -0700211}
212
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200213static void dwapb_irq_handler(struct irq_desc *desc)
Weike Chen3d2613c2014-09-17 09:18:39 -0700214{
Jiang Liu476f8b42015-06-04 12:13:15 +0800215 struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700216 struct irq_chip *chip = irq_desc_get_chip(desc);
217
Andy Shevchenko9b0aef32020-04-15 17:15:23 +0300218 chained_irq_enter(chip, desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700219 dwapb_do_irq(gpio);
Andy Shevchenko9b0aef32020-04-15 17:15:23 +0300220 chained_irq_exit(chip, desc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600221}
222
223static void dwapb_irq_enable(struct irq_data *d)
224{
225 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
226 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100227 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600228 unsigned long flags;
229 u32 val;
230
Linus Walleij0f4630f2015-12-04 14:02:58 +0100231 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700232 val = dwapb_read(gpio, GPIO_INTEN);
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300233 val |= BIT(irqd_to_hwirq(d));
Weike Chen67809b92014-09-17 09:18:40 -0700234 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100235 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600236}
237
238static void dwapb_irq_disable(struct irq_data *d)
239{
240 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
241 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100242 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600243 unsigned long flags;
244 u32 val;
245
Linus Walleij0f4630f2015-12-04 14:02:58 +0100246 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700247 val = dwapb_read(gpio, GPIO_INTEN);
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300248 val &= ~BIT(irqd_to_hwirq(d));
Weike Chen67809b92014-09-17 09:18:40 -0700249 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100250 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600251}
252
Jamie Iles7779b3452014-02-25 17:01:01 -0600253static int dwapb_irq_set_type(struct irq_data *d, u32 type)
254{
255 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
256 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100257 struct gpio_chip *gc = &gpio->ports[0].gc;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300258 irq_hw_number_t bit = irqd_to_hwirq(d);
Jamie Iles7779b3452014-02-25 17:01:01 -0600259 unsigned long level, polarity, flags;
260
Andy Shevchenkod31275a2020-04-15 17:15:28 +0300261 if (type & ~IRQ_TYPE_SENSE_MASK)
Jamie Iles7779b3452014-02-25 17:01:01 -0600262 return -EINVAL;
263
Linus Walleij0f4630f2015-12-04 14:02:58 +0100264 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700265 level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
266 polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
Jamie Iles7779b3452014-02-25 17:01:01 -0600267
268 switch (type) {
269 case IRQ_TYPE_EDGE_BOTH:
270 level |= BIT(bit);
271 dwapb_toggle_trigger(gpio, bit);
272 break;
273 case IRQ_TYPE_EDGE_RISING:
274 level |= BIT(bit);
275 polarity |= BIT(bit);
276 break;
277 case IRQ_TYPE_EDGE_FALLING:
278 level |= BIT(bit);
279 polarity &= ~BIT(bit);
280 break;
281 case IRQ_TYPE_LEVEL_HIGH:
282 level &= ~BIT(bit);
283 polarity |= BIT(bit);
284 break;
285 case IRQ_TYPE_LEVEL_LOW:
286 level &= ~BIT(bit);
287 polarity &= ~BIT(bit);
288 break;
289 }
290
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200291 irq_setup_alt_chip(d, type);
292
Weike Chen67809b92014-09-17 09:18:40 -0700293 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
Xiaoguang Chenedadced2017-06-02 07:27:15 +0800294 if (type != IRQ_TYPE_EDGE_BOTH)
295 dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100296 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600297
298 return 0;
299}
300
Hoan Tran6437c7b2017-09-08 15:41:15 -0700301#ifdef CONFIG_PM_SLEEP
302static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
303{
304 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
305 struct dwapb_gpio *gpio = igc->private;
306 struct dwapb_context *ctx = gpio->ports[0].ctx;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300307 irq_hw_number_t bit = irqd_to_hwirq(d);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700308
309 if (enable)
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300310 ctx->wake_en |= BIT(bit);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700311 else
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300312 ctx->wake_en &= ~BIT(bit);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700313
314 return 0;
315}
316#endif
317
Weike Chen5d60d9e2014-09-17 09:18:41 -0700318static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
319 unsigned offset, unsigned debounce)
320{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100321 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700322 struct dwapb_gpio *gpio = port->gpio;
323 unsigned long flags, val_deb;
Linus Walleijd97a1b52017-10-20 12:26:51 +0200324 unsigned long mask = BIT(offset);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700325
Linus Walleij0f4630f2015-12-04 14:02:58 +0100326 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700327
328 val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
329 if (debounce)
Andy Shevchenko48ce8052020-04-15 17:15:29 +0300330 val_deb |= mask;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700331 else
Andy Shevchenko48ce8052020-04-15 17:15:29 +0300332 val_deb &= ~mask;
333 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700334
Linus Walleij0f4630f2015-12-04 14:02:58 +0100335 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700336
337 return 0;
338}
339
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300340static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
341 unsigned long config)
342{
343 u32 debounce;
344
345 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
346 return -ENOTSUPP;
347
348 debounce = pinconf_to_config_argument(config);
349 return dwapb_gpio_set_debounce(gc, offset, debounce);
350}
351
Weike Chen3d2613c2014-09-17 09:18:39 -0700352static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
353{
Andy Shevchenkod31275a2020-04-15 17:15:28 +0300354 return IRQ_RETVAL(dwapb_do_irq(dev_id));
Weike Chen3d2613c2014-09-17 09:18:39 -0700355}
356
Jamie Iles7779b3452014-02-25 17:01:01 -0600357static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700358 struct dwapb_gpio_port *port,
359 struct dwapb_port_property *pp)
Jamie Iles7779b3452014-02-25 17:01:01 -0600360{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100361 struct gpio_chip *gc = &port->gc;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800362 struct fwnode_handle *fwnode = pp->fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700363 struct irq_chip_generic *irq_gc = NULL;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300364 unsigned int ngpio = gc->ngpio;
Jamie Iles7779b3452014-02-25 17:01:01 -0600365 struct irq_chip_type *ct;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300366 irq_hw_number_t hwirq;
Weike Chen3d2613c2014-09-17 09:18:39 -0700367 int err, i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600368
Andy Shevchenko551cb862020-05-19 16:12:33 +0300369 if (memchr_inv(pp->irq, 0, sizeof(pp->irq)) == NULL) {
370 dev_warn(gpio->dev, "no IRQ for port%d\n", pp->idx);
371 return;
372 }
373
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800374 gpio->domain = irq_domain_create_linear(fwnode, ngpio,
375 &irq_generic_chip_ops, gpio);
Jamie Iles7779b3452014-02-25 17:01:01 -0600376 if (!gpio->domain)
377 return;
378
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200379 err = irq_alloc_domain_generic_chips(gpio->domain, ngpio, 2,
Andy Shevchenkof9754c72020-04-15 17:15:24 +0300380 DWAPB_DRIVER_NAME, handle_bad_irq,
Jamie Iles7779b3452014-02-25 17:01:01 -0600381 IRQ_NOREQUEST, 0,
382 IRQ_GC_INIT_NESTED_LOCK);
383 if (err) {
384 dev_info(gpio->dev, "irq_alloc_domain_generic_chips failed\n");
385 irq_domain_remove(gpio->domain);
386 gpio->domain = NULL;
387 return;
388 }
389
390 irq_gc = irq_get_domain_generic_chip(gpio->domain, 0);
391 if (!irq_gc) {
392 irq_domain_remove(gpio->domain);
393 gpio->domain = NULL;
394 return;
395 }
396
397 irq_gc->reg_base = gpio->regs;
398 irq_gc->private = gpio;
399
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200400 for (i = 0; i < 2; i++) {
401 ct = &irq_gc->chip_types[i];
402 ct->chip.irq_ack = irq_gc_ack_set_bit;
403 ct->chip.irq_mask = irq_gc_mask_set_bit;
404 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
405 ct->chip.irq_set_type = dwapb_irq_set_type;
406 ct->chip.irq_enable = dwapb_irq_enable;
407 ct->chip.irq_disable = dwapb_irq_disable;
Hoan Tran6437c7b2017-09-08 15:41:15 -0700408#ifdef CONFIG_PM_SLEEP
409 ct->chip.irq_set_wake = dwapb_irq_set_wake;
410#endif
Hoan Trana72b8c42017-02-21 11:32:43 -0800411 ct->regs.ack = gpio_reg_convert(gpio, GPIO_PORTA_EOI);
412 ct->regs.mask = gpio_reg_convert(gpio, GPIO_INTMASK);
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200413 ct->type = IRQ_TYPE_LEVEL_MASK;
414 }
415
416 irq_gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
Andy Shevchenkof9754c72020-04-15 17:15:24 +0300417 irq_gc->chip_types[0].handler = handle_level_irq;
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200418 irq_gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
419 irq_gc->chip_types[1].handler = handle_edge_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600420
Weike Chen3d2613c2014-09-17 09:18:39 -0700421 if (!pp->irq_shared) {
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100422 int i;
423
424 for (i = 0; i < pp->ngpio; i++) {
Andy Shevchenkoaa909392020-05-19 16:12:32 +0300425 if (pp->irq[i])
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100426 irq_set_chained_handler_and_data(pp->irq[i],
427 dwapb_irq_handler, gpio);
428 }
Weike Chen3d2613c2014-09-17 09:18:39 -0700429 } else {
430 /*
431 * Request a shared IRQ since where MFD would have devices
432 * using the same irq pin
433 */
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100434 err = devm_request_irq(gpio->dev, pp->irq[0],
Weike Chen3d2613c2014-09-17 09:18:39 -0700435 dwapb_irq_handler_mfd,
Andy Shevchenkoc58220c2020-04-15 17:15:21 +0300436 IRQF_SHARED, DWAPB_DRIVER_NAME, gpio);
Weike Chen3d2613c2014-09-17 09:18:39 -0700437 if (err) {
438 dev_err(gpio->dev, "error requesting IRQ\n");
439 irq_domain_remove(gpio->domain);
440 gpio->domain = NULL;
441 return;
442 }
443 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600444
Andy Shevchenko1475b622020-04-22 14:06:54 +0300445 for (hwirq = 0; hwirq < ngpio; hwirq++)
Jamie Iles7779b3452014-02-25 17:01:01 -0600446 irq_create_mapping(gpio->domain, hwirq);
447
Linus Walleij0f4630f2015-12-04 14:02:58 +0100448 port->gc.to_irq = dwapb_gpio_to_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600449}
450
451static void dwapb_irq_teardown(struct dwapb_gpio *gpio)
452{
453 struct dwapb_gpio_port *port = &gpio->ports[0];
Linus Walleij0f4630f2015-12-04 14:02:58 +0100454 struct gpio_chip *gc = &port->gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600455 unsigned int ngpio = gc->ngpio;
456 irq_hw_number_t hwirq;
457
458 if (!gpio->domain)
459 return;
460
Andy Shevchenko1475b622020-04-22 14:06:54 +0300461 for (hwirq = 0; hwirq < ngpio; hwirq++)
Jamie Iles7779b3452014-02-25 17:01:01 -0600462 irq_dispose_mapping(irq_find_mapping(gpio->domain, hwirq));
463
464 irq_domain_remove(gpio->domain);
465 gpio->domain = NULL;
466}
467
468static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700469 struct dwapb_port_property *pp,
Jamie Iles7779b3452014-02-25 17:01:01 -0600470 unsigned int offs)
471{
472 struct dwapb_gpio_port *port;
Jamie Iles7779b3452014-02-25 17:01:01 -0600473 void __iomem *dat, *set, *dirout;
474 int err;
475
Jamie Iles7779b3452014-02-25 17:01:01 -0600476 port = &gpio->ports[offs];
477 port->gpio = gpio;
Weike Chen1e960db2014-09-17 09:18:42 -0700478 port->idx = pp->idx;
479
480#ifdef CONFIG_PM_SLEEP
481 port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
482 if (!port->ctx)
483 return -ENOMEM;
484#endif
Jamie Iles7779b3452014-02-25 17:01:01 -0600485
Andy Shevchenko1475b622020-04-22 14:06:54 +0300486 dat = gpio->regs + GPIO_EXT_PORTA + pp->idx * GPIO_EXT_PORT_STRIDE;
487 set = gpio->regs + GPIO_SWPORTA_DR + pp->idx * GPIO_SWPORT_DR_STRIDE;
488 dirout = gpio->regs + GPIO_SWPORTA_DDR + pp->idx * GPIO_SWPORT_DDR_STRIDE;
Jamie Iles7779b3452014-02-25 17:01:01 -0600489
Linus Walleij62c16232018-02-08 18:00:05 +0100490 /* This registers 32 GPIO lines per port */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100491 err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
Linus Walleijd97a1b52017-10-20 12:26:51 +0200492 NULL, 0);
Jamie Iles7779b3452014-02-25 17:01:01 -0600493 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800494 dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
495 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600496 return err;
497 }
498
Weike Chen3d2613c2014-09-17 09:18:39 -0700499#ifdef CONFIG_OF_GPIO
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800500 port->gc.of_node = to_of_node(pp->fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700501#endif
Linus Walleij0f4630f2015-12-04 14:02:58 +0100502 port->gc.ngpio = pp->ngpio;
503 port->gc.base = pp->gpio_base;
Jamie Iles7779b3452014-02-25 17:01:01 -0600504
Weike Chen5d60d9e2014-09-17 09:18:41 -0700505 /* Only port A support debounce */
506 if (pp->idx == 0)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300507 port->gc.set_config = dwapb_gpio_set_config;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700508
Andy Shevchenko551cb862020-05-19 16:12:33 +0300509 /* Only port A can provide interrupts in all configurations of the IP */
510 if (pp->idx == 0)
Weike Chen3d2613c2014-09-17 09:18:39 -0700511 dwapb_configure_irqs(gpio, port, pp);
Jamie Iles7779b3452014-02-25 17:01:01 -0600512
Linus Walleij0f4630f2015-12-04 14:02:58 +0100513 err = gpiochip_add_data(&port->gc, port);
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300514 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800515 dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
516 port->idx);
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300517 return err;
518 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600519
Jiang Qiue6cb3482016-04-28 17:32:03 +0800520 /* Add GPIO-signaled ACPI event support */
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300521 acpi_gpiochip_request_interrupts(&port->gc);
Jiang Qiue6cb3482016-04-28 17:32:03 +0800522
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300523 port->is_registered = true;
524
525 return 0;
Jamie Iles7779b3452014-02-25 17:01:01 -0600526}
527
528static void dwapb_gpio_unregister(struct dwapb_gpio *gpio)
529{
530 unsigned int m;
531
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300532 for (m = 0; m < gpio->nr_ports; ++m) {
533 struct dwapb_gpio_port *port = &gpio->ports[m];
534
535 if (!port->is_registered)
536 continue;
537
538 acpi_gpiochip_free_interrupts(&port->gc);
539 gpiochip_remove(&port->gc);
540 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600541}
542
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300543static void dwapb_get_irq(struct device *dev, struct fwnode_handle *fwnode,
544 struct dwapb_port_property *pp)
545{
546 struct device_node *np = NULL;
Andy Shevchenkoaa909392020-05-19 16:12:32 +0300547 int irq = -ENXIO, j;
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300548
549 if (fwnode_property_read_bool(fwnode, "interrupt-controller"))
550 np = to_of_node(fwnode);
551
552 for (j = 0; j < pp->ngpio; j++) {
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300553 if (np)
Andy Shevchenkoaa909392020-05-19 16:12:32 +0300554 irq = of_irq_get(np, j);
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300555 else if (has_acpi_companion(dev))
Andy Shevchenkoaa909392020-05-19 16:12:32 +0300556 irq = platform_get_irq_optional(to_platform_device(dev), j);
557 if (irq > 0)
558 pp->irq[j] = irq;
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300559 }
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300560}
561
562static struct dwapb_platform_data *dwapb_gpio_get_pdata(struct device *dev)
Weike Chen3d2613c2014-09-17 09:18:39 -0700563{
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800564 struct fwnode_handle *fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700565 struct dwapb_platform_data *pdata;
566 struct dwapb_port_property *pp;
567 int nports;
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300568 int i;
Weike Chen3d2613c2014-09-17 09:18:39 -0700569
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800570 nports = device_get_child_node_count(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700571 if (nports == 0)
572 return ERR_PTR(-ENODEV);
573
Axel Linda9df932014-12-28 15:23:14 +0800574 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Weike Chen3d2613c2014-09-17 09:18:39 -0700575 if (!pdata)
576 return ERR_PTR(-ENOMEM);
577
Axel Linda9df932014-12-28 15:23:14 +0800578 pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
579 if (!pdata->properties)
Weike Chen3d2613c2014-09-17 09:18:39 -0700580 return ERR_PTR(-ENOMEM);
Weike Chen3d2613c2014-09-17 09:18:39 -0700581
582 pdata->nports = nports;
583
584 i = 0;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800585 device_for_each_child_node(dev, fwnode) {
Weike Chen3d2613c2014-09-17 09:18:39 -0700586 pp = &pdata->properties[i++];
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800587 pp->fwnode = fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700588
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800589 if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
Weike Chen3d2613c2014-09-17 09:18:39 -0700590 pp->idx >= DWAPB_MAX_PORTS) {
Jiang Qiue8159182016-04-28 17:32:01 +0800591 dev_err(dev,
592 "missing/invalid port index for port%d\n", i);
Wei Yongjunbfab7c82016-07-10 02:17:36 +0000593 fwnode_handle_put(fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700594 return ERR_PTR(-EINVAL);
595 }
596
Andy Shevchenko1475b622020-04-22 14:06:54 +0300597 if (fwnode_property_read_u32(fwnode, "snps,nr-gpios", &pp->ngpio)) {
Jiang Qiue8159182016-04-28 17:32:01 +0800598 dev_info(dev,
599 "failed to get number of gpios for port%d\n",
600 i);
Weike Chen3d2613c2014-09-17 09:18:39 -0700601 pp->ngpio = 32;
602 }
603
Phil Edworthyda069d52018-05-23 09:52:44 +0100604 pp->irq_shared = false;
605 pp->gpio_base = -1;
606
Weike Chen3d2613c2014-09-17 09:18:39 -0700607 /*
608 * Only port A can provide interrupts in all configurations of
609 * the IP.
610 */
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300611 if (pp->idx == 0)
612 dwapb_get_irq(dev, fwnode, pp);
Weike Chen3d2613c2014-09-17 09:18:39 -0700613 }
614
615 return pdata;
616}
617
Hoan Trana72b8c42017-02-21 11:32:43 -0800618static const struct of_device_id dwapb_of_match[] = {
619 { .compatible = "snps,dw-apb-gpio", .data = (void *)0},
620 { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
621 { /* Sentinel */ }
622};
623MODULE_DEVICE_TABLE(of, dwapb_of_match);
624
625static const struct acpi_device_id dwapb_acpi_match[] = {
626 {"HISI0181", 0},
627 {"APMC0D07", 0},
628 {"APMC0D81", GPIO_REG_OFFSET_V2},
629 { }
630};
631MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
632
Jamie Iles7779b3452014-02-25 17:01:01 -0600633static int dwapb_gpio_probe(struct platform_device *pdev)
634{
Weike Chen3d2613c2014-09-17 09:18:39 -0700635 unsigned int i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600636 struct dwapb_gpio *gpio;
Jamie Iles7779b3452014-02-25 17:01:01 -0600637 int err;
Weike Chen3d2613c2014-09-17 09:18:39 -0700638 struct device *dev = &pdev->dev;
639 struct dwapb_platform_data *pdata = dev_get_platdata(dev);
Jamie Iles7779b3452014-02-25 17:01:01 -0600640
Axel Linda9df932014-12-28 15:23:14 +0800641 if (!pdata) {
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800642 pdata = dwapb_gpio_get_pdata(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700643 if (IS_ERR(pdata))
644 return PTR_ERR(pdata);
645 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600646
Axel Linda9df932014-12-28 15:23:14 +0800647 if (!pdata->nports)
648 return -ENODEV;
Weike Chen3d2613c2014-09-17 09:18:39 -0700649
650 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800651 if (!gpio)
652 return -ENOMEM;
653
Weike Chen3d2613c2014-09-17 09:18:39 -0700654 gpio->dev = &pdev->dev;
655 gpio->nr_ports = pdata->nports;
656
Alan Tull07901a92017-10-11 11:34:44 -0500657 gpio->rst = devm_reset_control_get_optional_shared(dev, NULL);
658 if (IS_ERR(gpio->rst))
659 return PTR_ERR(gpio->rst);
660
661 reset_control_deassert(gpio->rst);
662
Weike Chen3d2613c2014-09-17 09:18:39 -0700663 gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
Jamie Iles7779b3452014-02-25 17:01:01 -0600664 sizeof(*gpio->ports), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800665 if (!gpio->ports)
666 return -ENOMEM;
Jamie Iles7779b3452014-02-25 17:01:01 -0600667
Enrico Weigelt, metux IT consult2a7194e2019-03-11 19:54:47 +0100668 gpio->regs = devm_platform_ioremap_resource(pdev, 0);
Axel Linda9df932014-12-28 15:23:14 +0800669 if (IS_ERR(gpio->regs))
670 return PTR_ERR(gpio->regs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600671
Serge Semin5c544c92020-03-23 22:54:00 +0300672 /* Optional bus and debounce clocks */
673 gpio->clks[0].id = "bus";
674 gpio->clks[1].id = "db";
675 err = devm_clk_bulk_get_optional(&pdev->dev, DWAPB_NR_CLOCKS,
676 gpio->clks);
677 if (err) {
678 dev_err(&pdev->dev, "Cannot get APB/Debounce clocks\n");
679 return err;
Serge Semin3ea8094c2020-03-23 22:53:59 +0300680 }
681
Serge Semin5c544c92020-03-23 22:54:00 +0300682 err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
Serge Semin3ea8094c2020-03-23 22:53:59 +0300683 if (err) {
Serge Semin5c544c92020-03-23 22:54:00 +0300684 dev_err(&pdev->dev, "Cannot enable APB/Debounce clocks\n");
Serge Semin3ea8094c2020-03-23 22:53:59 +0300685 return err;
Phil Edworthye6bf3772018-03-12 18:30:56 +0000686 }
687
Andy Shevchenko9826bbe2020-04-15 17:15:27 +0300688 gpio->flags = (uintptr_t)device_get_match_data(dev);
Hoan Trana72b8c42017-02-21 11:32:43 -0800689
Weike Chen3d2613c2014-09-17 09:18:39 -0700690 for (i = 0; i < gpio->nr_ports; i++) {
691 err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
Jamie Iles7779b3452014-02-25 17:01:01 -0600692 if (err)
693 goto out_unregister;
694 }
695 platform_set_drvdata(pdev, gpio);
696
Axel Linda9df932014-12-28 15:23:14 +0800697 return 0;
Jamie Iles7779b3452014-02-25 17:01:01 -0600698
699out_unregister:
700 dwapb_gpio_unregister(gpio);
701 dwapb_irq_teardown(gpio);
Serge Semin5c544c92020-03-23 22:54:00 +0300702 clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
Jamie Iles7779b3452014-02-25 17:01:01 -0600703
Jamie Iles7779b3452014-02-25 17:01:01 -0600704 return err;
705}
706
707static int dwapb_gpio_remove(struct platform_device *pdev)
708{
709 struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
710
711 dwapb_gpio_unregister(gpio);
712 dwapb_irq_teardown(gpio);
Alan Tull07901a92017-10-11 11:34:44 -0500713 reset_control_assert(gpio->rst);
Serge Semin5c544c92020-03-23 22:54:00 +0300714 clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
Jamie Iles7779b3452014-02-25 17:01:01 -0600715
716 return 0;
717}
718
Weike Chen1e960db2014-09-17 09:18:42 -0700719#ifdef CONFIG_PM_SLEEP
720static int dwapb_gpio_suspend(struct device *dev)
721{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200722 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100723 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700724 unsigned long flags;
725 int i;
726
Linus Walleij0f4630f2015-12-04 14:02:58 +0100727 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700728 for (i = 0; i < gpio->nr_ports; i++) {
729 unsigned int offset;
730 unsigned int idx = gpio->ports[i].idx;
731 struct dwapb_context *ctx = gpio->ports[i].ctx;
732
Linus Walleij89f99fe2018-02-08 17:03:58 +0100733 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700734 ctx->dir = dwapb_read(gpio, offset);
735
Linus Walleij89f99fe2018-02-08 17:03:58 +0100736 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700737 ctx->data = dwapb_read(gpio, offset);
738
Linus Walleij89f99fe2018-02-08 17:03:58 +0100739 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700740 ctx->ext = dwapb_read(gpio, offset);
741
742 /* Only port A can provide interrupts */
743 if (idx == 0) {
744 ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
745 ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
746 ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
747 ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
748 ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
749
750 /* Mask out interrupts */
Andy Shevchenko1afbc802020-04-22 14:06:53 +0300751 dwapb_write(gpio, GPIO_INTMASK, ~ctx->wake_en);
Weike Chen1e960db2014-09-17 09:18:42 -0700752 }
753 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100754 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700755
Serge Semin5c544c92020-03-23 22:54:00 +0300756 clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
Phil Edworthye6bf3772018-03-12 18:30:56 +0000757
Weike Chen1e960db2014-09-17 09:18:42 -0700758 return 0;
759}
760
761static int dwapb_gpio_resume(struct device *dev)
762{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200763 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100764 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700765 unsigned long flags;
Serge Semin5c544c92020-03-23 22:54:00 +0300766 int i, err;
Weike Chen1e960db2014-09-17 09:18:42 -0700767
Serge Semin5c544c92020-03-23 22:54:00 +0300768 err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
769 if (err) {
770 dev_err(gpio->dev, "Cannot reenable APB/Debounce clocks\n");
771 return err;
772 }
Phil Edworthye6bf3772018-03-12 18:30:56 +0000773
Linus Walleij0f4630f2015-12-04 14:02:58 +0100774 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700775 for (i = 0; i < gpio->nr_ports; i++) {
776 unsigned int offset;
777 unsigned int idx = gpio->ports[i].idx;
778 struct dwapb_context *ctx = gpio->ports[i].ctx;
779
Linus Walleij89f99fe2018-02-08 17:03:58 +0100780 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700781 dwapb_write(gpio, offset, ctx->data);
782
Linus Walleij89f99fe2018-02-08 17:03:58 +0100783 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700784 dwapb_write(gpio, offset, ctx->dir);
785
Linus Walleij89f99fe2018-02-08 17:03:58 +0100786 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700787 dwapb_write(gpio, offset, ctx->ext);
788
789 /* Only port A can provide interrupts */
790 if (idx == 0) {
791 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
792 dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
793 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
794 dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
795 dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
796
797 /* Clear out spurious interrupts */
798 dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
799 }
800 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100801 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700802
803 return 0;
804}
805#endif
806
807static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
808 dwapb_gpio_resume);
809
Jamie Iles7779b3452014-02-25 17:01:01 -0600810static struct platform_driver dwapb_gpio_driver = {
811 .driver = {
Andy Shevchenkoc58220c2020-04-15 17:15:21 +0300812 .name = DWAPB_DRIVER_NAME,
Weike Chen1e960db2014-09-17 09:18:42 -0700813 .pm = &dwapb_gpio_pm_ops,
Andy Shevchenkoc59042e2020-04-15 17:15:31 +0300814 .of_match_table = dwapb_of_match,
815 .acpi_match_table = dwapb_acpi_match,
Jamie Iles7779b3452014-02-25 17:01:01 -0600816 },
817 .probe = dwapb_gpio_probe,
818 .remove = dwapb_gpio_remove,
819};
820
821module_platform_driver(dwapb_gpio_driver);
822
823MODULE_LICENSE("GPL");
824MODULE_AUTHOR("Jamie Iles");
825MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");
Andy Shevchenkoc58220c2020-04-15 17:15:21 +0300826MODULE_ALIAS("platform:" DWAPB_DRIVER_NAME);