Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2011 Jamie Iles |
| 4 | * |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 5 | * All enquiries to support@picochip.com |
| 6 | */ |
Jiang Qiu | e6cb348 | 2016-04-28 17:32:03 +0800 | [diff] [blame] | 7 | #include <linux/acpi.h> |
Phil Edworthy | e6bf377 | 2018-03-12 18:30:56 +0000 | [diff] [blame] | 8 | #include <linux/clk.h> |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 9 | #include <linux/err.h> |
Phil Edworthy | e6bf377 | 2018-03-12 18:30:56 +0000 | [diff] [blame] | 10 | #include <linux/gpio/driver.h> |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 11 | #include <linux/init.h> |
| 12 | #include <linux/interrupt.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/ioport.h> |
| 15 | #include <linux/irq.h> |
| 16 | #include <linux/irqdomain.h> |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/of.h> |
| 19 | #include <linux/of_address.h> |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 20 | #include <linux/of_device.h> |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 21 | #include <linux/of_irq.h> |
| 22 | #include <linux/platform_device.h> |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 23 | #include <linux/property.h> |
Alan Tull | 07901a9 | 2017-10-11 11:34:44 -0500 | [diff] [blame] | 24 | #include <linux/reset.h> |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 25 | #include <linux/spinlock.h> |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 26 | #include <linux/platform_data/gpio-dwapb.h> |
| 27 | #include <linux/slab.h> |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 28 | |
Jiang Qiu | e6cb348 | 2016-04-28 17:32:03 +0800 | [diff] [blame] | 29 | #include "gpiolib.h" |
Andy Shevchenko | 77cb907 | 2019-07-30 13:43:36 +0300 | [diff] [blame] | 30 | #include "gpiolib-acpi.h" |
Jiang Qiu | e6cb348 | 2016-04-28 17:32:03 +0800 | [diff] [blame] | 31 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 32 | #define GPIO_SWPORTA_DR 0x00 |
| 33 | #define GPIO_SWPORTA_DDR 0x04 |
| 34 | #define GPIO_SWPORTB_DR 0x0c |
| 35 | #define GPIO_SWPORTB_DDR 0x10 |
| 36 | #define GPIO_SWPORTC_DR 0x18 |
| 37 | #define GPIO_SWPORTC_DDR 0x1c |
| 38 | #define GPIO_SWPORTD_DR 0x24 |
| 39 | #define GPIO_SWPORTD_DDR 0x28 |
| 40 | #define GPIO_INTEN 0x30 |
| 41 | #define GPIO_INTMASK 0x34 |
| 42 | #define GPIO_INTTYPE_LEVEL 0x38 |
| 43 | #define GPIO_INT_POLARITY 0x3c |
| 44 | #define GPIO_INTSTATUS 0x40 |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 45 | #define GPIO_PORTA_DEBOUNCE 0x48 |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 46 | #define GPIO_PORTA_EOI 0x4c |
| 47 | #define GPIO_EXT_PORTA 0x50 |
| 48 | #define GPIO_EXT_PORTB 0x54 |
| 49 | #define GPIO_EXT_PORTC 0x58 |
| 50 | #define GPIO_EXT_PORTD 0x5c |
| 51 | |
Andy Shevchenko | c58220c | 2020-04-15 17:15:21 +0300 | [diff] [blame] | 52 | #define DWAPB_DRIVER_NAME "gpio-dwapb" |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 53 | #define DWAPB_MAX_PORTS 4 |
Andy Shevchenko | c58220c | 2020-04-15 17:15:21 +0300 | [diff] [blame] | 54 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 55 | #define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */ |
| 56 | #define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */ |
| 57 | #define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */ |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 58 | |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 59 | #define GPIO_REG_OFFSET_V2 1 |
| 60 | |
| 61 | #define GPIO_INTMASK_V2 0x44 |
| 62 | #define GPIO_INTTYPE_LEVEL_V2 0x34 |
| 63 | #define GPIO_INT_POLARITY_V2 0x38 |
| 64 | #define GPIO_INTSTATUS_V2 0x3c |
| 65 | #define GPIO_PORTA_EOI_V2 0x40 |
| 66 | |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 67 | #define DWAPB_NR_CLOCKS 2 |
| 68 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 69 | struct dwapb_gpio; |
| 70 | |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 71 | #ifdef CONFIG_PM_SLEEP |
| 72 | /* Store GPIO context across system-wide suspend/resume transitions */ |
| 73 | struct dwapb_context { |
| 74 | u32 data; |
| 75 | u32 dir; |
| 76 | u32 ext; |
| 77 | u32 int_en; |
| 78 | u32 int_mask; |
| 79 | u32 int_type; |
| 80 | u32 int_pol; |
| 81 | u32 int_deb; |
Hoan Tran | 6437c7b | 2017-09-08 15:41:15 -0700 | [diff] [blame] | 82 | u32 wake_en; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 83 | }; |
| 84 | #endif |
| 85 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 86 | struct dwapb_gpio_port { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 87 | struct gpio_chip gc; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 88 | bool is_registered; |
| 89 | struct dwapb_gpio *gpio; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 90 | #ifdef CONFIG_PM_SLEEP |
| 91 | struct dwapb_context *ctx; |
| 92 | #endif |
| 93 | unsigned int idx; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | struct dwapb_gpio { |
| 97 | struct device *dev; |
| 98 | void __iomem *regs; |
| 99 | struct dwapb_gpio_port *ports; |
| 100 | unsigned int nr_ports; |
| 101 | struct irq_domain *domain; |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 102 | unsigned int flags; |
Alan Tull | 07901a9 | 2017-10-11 11:34:44 -0500 | [diff] [blame] | 103 | struct reset_control *rst; |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 104 | struct clk_bulk_data clks[DWAPB_NR_CLOCKS]; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 105 | }; |
| 106 | |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 107 | static inline u32 gpio_reg_v2_convert(unsigned int offset) |
| 108 | { |
| 109 | switch (offset) { |
| 110 | case GPIO_INTMASK: |
| 111 | return GPIO_INTMASK_V2; |
| 112 | case GPIO_INTTYPE_LEVEL: |
| 113 | return GPIO_INTTYPE_LEVEL_V2; |
| 114 | case GPIO_INT_POLARITY: |
| 115 | return GPIO_INT_POLARITY_V2; |
| 116 | case GPIO_INTSTATUS: |
| 117 | return GPIO_INTSTATUS_V2; |
| 118 | case GPIO_PORTA_EOI: |
| 119 | return GPIO_PORTA_EOI_V2; |
| 120 | } |
| 121 | |
| 122 | return offset; |
| 123 | } |
| 124 | |
| 125 | static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset) |
| 126 | { |
| 127 | if (gpio->flags & GPIO_REG_OFFSET_V2) |
| 128 | return gpio_reg_v2_convert(offset); |
| 129 | |
| 130 | return offset; |
| 131 | } |
| 132 | |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 133 | static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset) |
| 134 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 135 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 136 | void __iomem *reg_base = gpio->regs; |
| 137 | |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 138 | return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset)); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 139 | } |
| 140 | |
| 141 | static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset, |
| 142 | u32 val) |
| 143 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 144 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 145 | void __iomem *reg_base = gpio->regs; |
| 146 | |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 147 | gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 148 | } |
| 149 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 150 | static int dwapb_gpio_to_irq(struct gpio_chip *gc, unsigned offset) |
| 151 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 152 | struct dwapb_gpio_port *port = gpiochip_get_data(gc); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 153 | struct dwapb_gpio *gpio = port->gpio; |
| 154 | |
| 155 | return irq_find_mapping(gpio->domain, offset); |
| 156 | } |
| 157 | |
Linus Walleij | 62c1623 | 2018-02-08 18:00:05 +0100 | [diff] [blame] | 158 | static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs) |
| 159 | { |
| 160 | struct dwapb_gpio_port *port; |
| 161 | int i; |
| 162 | |
| 163 | for (i = 0; i < gpio->nr_ports; i++) { |
| 164 | port = &gpio->ports[i]; |
| 165 | if (port->idx == offs / 32) |
| 166 | return port; |
| 167 | } |
| 168 | |
| 169 | return NULL; |
| 170 | } |
| 171 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 172 | static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs) |
| 173 | { |
Linus Walleij | 62c1623 | 2018-02-08 18:00:05 +0100 | [diff] [blame] | 174 | struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs); |
| 175 | struct gpio_chip *gc; |
| 176 | u32 pol; |
| 177 | int val; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 178 | |
Linus Walleij | 62c1623 | 2018-02-08 18:00:05 +0100 | [diff] [blame] | 179 | if (!port) |
| 180 | return; |
| 181 | gc = &port->gc; |
| 182 | |
| 183 | pol = dwapb_read(gpio, GPIO_INT_POLARITY); |
| 184 | /* Just read the current value right out of the data register */ |
| 185 | val = gc->get(gc, offs % 32); |
| 186 | if (val) |
| 187 | pol &= ~BIT(offs); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 188 | else |
Linus Walleij | 62c1623 | 2018-02-08 18:00:05 +0100 | [diff] [blame] | 189 | pol |= BIT(offs); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 190 | |
Linus Walleij | 62c1623 | 2018-02-08 18:00:05 +0100 | [diff] [blame] | 191 | dwapb_write(gpio, GPIO_INT_POLARITY, pol); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 192 | } |
| 193 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 194 | static u32 dwapb_do_irq(struct dwapb_gpio *gpio) |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 195 | { |
Andy Shevchenko | 038aa1f | 2020-04-15 17:15:22 +0300 | [diff] [blame] | 196 | unsigned long irq_status; |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 197 | irq_hw_number_t hwirq; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 198 | |
Andy Shevchenko | 038aa1f | 2020-04-15 17:15:22 +0300 | [diff] [blame] | 199 | irq_status = dwapb_read(gpio, GPIO_INTSTATUS); |
| 200 | for_each_set_bit(hwirq, &irq_status, 32) { |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 201 | int gpio_irq = irq_find_mapping(gpio->domain, hwirq); |
Andy Shevchenko | 038aa1f | 2020-04-15 17:15:22 +0300 | [diff] [blame] | 202 | u32 irq_type = irq_get_trigger_type(gpio_irq); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 203 | |
| 204 | generic_handle_irq(gpio_irq); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 205 | |
Andy Shevchenko | 038aa1f | 2020-04-15 17:15:22 +0300 | [diff] [blame] | 206 | if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 207 | dwapb_toggle_trigger(gpio, hwirq); |
| 208 | } |
| 209 | |
Andy Shevchenko | 038aa1f | 2020-04-15 17:15:22 +0300 | [diff] [blame] | 210 | return irq_status; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 211 | } |
| 212 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 213 | static void dwapb_irq_handler(struct irq_desc *desc) |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 214 | { |
Jiang Liu | 476f8b4 | 2015-06-04 12:13:15 +0800 | [diff] [blame] | 215 | struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 216 | struct irq_chip *chip = irq_desc_get_chip(desc); |
| 217 | |
Andy Shevchenko | 9b0aef3 | 2020-04-15 17:15:23 +0300 | [diff] [blame] | 218 | chained_irq_enter(chip, desc); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 219 | dwapb_do_irq(gpio); |
Andy Shevchenko | 9b0aef3 | 2020-04-15 17:15:23 +0300 | [diff] [blame] | 220 | chained_irq_exit(chip, desc); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 221 | } |
| 222 | |
| 223 | static void dwapb_irq_enable(struct irq_data *d) |
| 224 | { |
| 225 | struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d); |
| 226 | struct dwapb_gpio *gpio = igc->private; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 227 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 228 | unsigned long flags; |
| 229 | u32 val; |
| 230 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 231 | spin_lock_irqsave(&gc->bgpio_lock, flags); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 232 | val = dwapb_read(gpio, GPIO_INTEN); |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 233 | val |= BIT(irqd_to_hwirq(d)); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 234 | dwapb_write(gpio, GPIO_INTEN, val); |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 235 | spin_unlock_irqrestore(&gc->bgpio_lock, flags); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 236 | } |
| 237 | |
| 238 | static void dwapb_irq_disable(struct irq_data *d) |
| 239 | { |
| 240 | struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d); |
| 241 | struct dwapb_gpio *gpio = igc->private; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 242 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 243 | unsigned long flags; |
| 244 | u32 val; |
| 245 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 246 | spin_lock_irqsave(&gc->bgpio_lock, flags); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 247 | val = dwapb_read(gpio, GPIO_INTEN); |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 248 | val &= ~BIT(irqd_to_hwirq(d)); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 249 | dwapb_write(gpio, GPIO_INTEN, val); |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 250 | spin_unlock_irqrestore(&gc->bgpio_lock, flags); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 251 | } |
| 252 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 253 | static int dwapb_irq_set_type(struct irq_data *d, u32 type) |
| 254 | { |
| 255 | struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d); |
| 256 | struct dwapb_gpio *gpio = igc->private; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 257 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 258 | irq_hw_number_t bit = irqd_to_hwirq(d); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 259 | unsigned long level, polarity, flags; |
| 260 | |
Andy Shevchenko | d31275a | 2020-04-15 17:15:28 +0300 | [diff] [blame] | 261 | if (type & ~IRQ_TYPE_SENSE_MASK) |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 262 | return -EINVAL; |
| 263 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 264 | spin_lock_irqsave(&gc->bgpio_lock, flags); |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 265 | level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL); |
| 266 | polarity = dwapb_read(gpio, GPIO_INT_POLARITY); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 267 | |
| 268 | switch (type) { |
| 269 | case IRQ_TYPE_EDGE_BOTH: |
| 270 | level |= BIT(bit); |
| 271 | dwapb_toggle_trigger(gpio, bit); |
| 272 | break; |
| 273 | case IRQ_TYPE_EDGE_RISING: |
| 274 | level |= BIT(bit); |
| 275 | polarity |= BIT(bit); |
| 276 | break; |
| 277 | case IRQ_TYPE_EDGE_FALLING: |
| 278 | level |= BIT(bit); |
| 279 | polarity &= ~BIT(bit); |
| 280 | break; |
| 281 | case IRQ_TYPE_LEVEL_HIGH: |
| 282 | level &= ~BIT(bit); |
| 283 | polarity |= BIT(bit); |
| 284 | break; |
| 285 | case IRQ_TYPE_LEVEL_LOW: |
| 286 | level &= ~BIT(bit); |
| 287 | polarity &= ~BIT(bit); |
| 288 | break; |
| 289 | } |
| 290 | |
Sebastian Andrzej Siewior | 6a2f4b7 | 2014-05-26 22:58:14 +0200 | [diff] [blame] | 291 | irq_setup_alt_chip(d, type); |
| 292 | |
Weike Chen | 67809b9 | 2014-09-17 09:18:40 -0700 | [diff] [blame] | 293 | dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level); |
Xiaoguang Chen | edadced | 2017-06-02 07:27:15 +0800 | [diff] [blame] | 294 | if (type != IRQ_TYPE_EDGE_BOTH) |
| 295 | dwapb_write(gpio, GPIO_INT_POLARITY, polarity); |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 296 | spin_unlock_irqrestore(&gc->bgpio_lock, flags); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 297 | |
| 298 | return 0; |
| 299 | } |
| 300 | |
Hoan Tran | 6437c7b | 2017-09-08 15:41:15 -0700 | [diff] [blame] | 301 | #ifdef CONFIG_PM_SLEEP |
| 302 | static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable) |
| 303 | { |
| 304 | struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d); |
| 305 | struct dwapb_gpio *gpio = igc->private; |
| 306 | struct dwapb_context *ctx = gpio->ports[0].ctx; |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 307 | irq_hw_number_t bit = irqd_to_hwirq(d); |
Hoan Tran | 6437c7b | 2017-09-08 15:41:15 -0700 | [diff] [blame] | 308 | |
| 309 | if (enable) |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 310 | ctx->wake_en |= BIT(bit); |
Hoan Tran | 6437c7b | 2017-09-08 15:41:15 -0700 | [diff] [blame] | 311 | else |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 312 | ctx->wake_en &= ~BIT(bit); |
Hoan Tran | 6437c7b | 2017-09-08 15:41:15 -0700 | [diff] [blame] | 313 | |
| 314 | return 0; |
| 315 | } |
| 316 | #endif |
| 317 | |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 318 | static int dwapb_gpio_set_debounce(struct gpio_chip *gc, |
| 319 | unsigned offset, unsigned debounce) |
| 320 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 321 | struct dwapb_gpio_port *port = gpiochip_get_data(gc); |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 322 | struct dwapb_gpio *gpio = port->gpio; |
| 323 | unsigned long flags, val_deb; |
Linus Walleij | d97a1b5 | 2017-10-20 12:26:51 +0200 | [diff] [blame] | 324 | unsigned long mask = BIT(offset); |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 325 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 326 | spin_lock_irqsave(&gc->bgpio_lock, flags); |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 327 | |
| 328 | val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE); |
| 329 | if (debounce) |
Andy Shevchenko | 48ce805 | 2020-04-15 17:15:29 +0300 | [diff] [blame] | 330 | val_deb |= mask; |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 331 | else |
Andy Shevchenko | 48ce805 | 2020-04-15 17:15:29 +0300 | [diff] [blame] | 332 | val_deb &= ~mask; |
| 333 | dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb); |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 334 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 335 | spin_unlock_irqrestore(&gc->bgpio_lock, flags); |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 336 | |
| 337 | return 0; |
| 338 | } |
| 339 | |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 340 | static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset, |
| 341 | unsigned long config) |
| 342 | { |
| 343 | u32 debounce; |
| 344 | |
| 345 | if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE) |
| 346 | return -ENOTSUPP; |
| 347 | |
| 348 | debounce = pinconf_to_config_argument(config); |
| 349 | return dwapb_gpio_set_debounce(gc, offset, debounce); |
| 350 | } |
| 351 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 352 | static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id) |
| 353 | { |
Andy Shevchenko | d31275a | 2020-04-15 17:15:28 +0300 | [diff] [blame] | 354 | return IRQ_RETVAL(dwapb_do_irq(dev_id)); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 355 | } |
| 356 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 357 | static void dwapb_configure_irqs(struct dwapb_gpio *gpio, |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 358 | struct dwapb_gpio_port *port, |
| 359 | struct dwapb_port_property *pp) |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 360 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 361 | struct gpio_chip *gc = &port->gc; |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 362 | struct fwnode_handle *fwnode = pp->fwnode; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 363 | struct irq_chip_generic *irq_gc = NULL; |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 364 | unsigned int ngpio = gc->ngpio; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 365 | struct irq_chip_type *ct; |
Andy Shevchenko | e092bc5 | 2020-04-15 17:15:26 +0300 | [diff] [blame] | 366 | irq_hw_number_t hwirq; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 367 | int err, i; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 368 | |
Andy Shevchenko | 551cb86 | 2020-05-19 16:12:33 +0300 | [diff] [blame] | 369 | if (memchr_inv(pp->irq, 0, sizeof(pp->irq)) == NULL) { |
| 370 | dev_warn(gpio->dev, "no IRQ for port%d\n", pp->idx); |
| 371 | return; |
| 372 | } |
| 373 | |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 374 | gpio->domain = irq_domain_create_linear(fwnode, ngpio, |
| 375 | &irq_generic_chip_ops, gpio); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 376 | if (!gpio->domain) |
| 377 | return; |
| 378 | |
Sebastian Andrzej Siewior | 6a2f4b7 | 2014-05-26 22:58:14 +0200 | [diff] [blame] | 379 | err = irq_alloc_domain_generic_chips(gpio->domain, ngpio, 2, |
Andy Shevchenko | f9754c7 | 2020-04-15 17:15:24 +0300 | [diff] [blame] | 380 | DWAPB_DRIVER_NAME, handle_bad_irq, |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 381 | IRQ_NOREQUEST, 0, |
| 382 | IRQ_GC_INIT_NESTED_LOCK); |
| 383 | if (err) { |
| 384 | dev_info(gpio->dev, "irq_alloc_domain_generic_chips failed\n"); |
| 385 | irq_domain_remove(gpio->domain); |
| 386 | gpio->domain = NULL; |
| 387 | return; |
| 388 | } |
| 389 | |
| 390 | irq_gc = irq_get_domain_generic_chip(gpio->domain, 0); |
| 391 | if (!irq_gc) { |
| 392 | irq_domain_remove(gpio->domain); |
| 393 | gpio->domain = NULL; |
| 394 | return; |
| 395 | } |
| 396 | |
| 397 | irq_gc->reg_base = gpio->regs; |
| 398 | irq_gc->private = gpio; |
| 399 | |
Sebastian Andrzej Siewior | 6a2f4b7 | 2014-05-26 22:58:14 +0200 | [diff] [blame] | 400 | for (i = 0; i < 2; i++) { |
| 401 | ct = &irq_gc->chip_types[i]; |
| 402 | ct->chip.irq_ack = irq_gc_ack_set_bit; |
| 403 | ct->chip.irq_mask = irq_gc_mask_set_bit; |
| 404 | ct->chip.irq_unmask = irq_gc_mask_clr_bit; |
| 405 | ct->chip.irq_set_type = dwapb_irq_set_type; |
| 406 | ct->chip.irq_enable = dwapb_irq_enable; |
| 407 | ct->chip.irq_disable = dwapb_irq_disable; |
Hoan Tran | 6437c7b | 2017-09-08 15:41:15 -0700 | [diff] [blame] | 408 | #ifdef CONFIG_PM_SLEEP |
| 409 | ct->chip.irq_set_wake = dwapb_irq_set_wake; |
| 410 | #endif |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 411 | ct->regs.ack = gpio_reg_convert(gpio, GPIO_PORTA_EOI); |
| 412 | ct->regs.mask = gpio_reg_convert(gpio, GPIO_INTMASK); |
Sebastian Andrzej Siewior | 6a2f4b7 | 2014-05-26 22:58:14 +0200 | [diff] [blame] | 413 | ct->type = IRQ_TYPE_LEVEL_MASK; |
| 414 | } |
| 415 | |
| 416 | irq_gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK; |
Andy Shevchenko | f9754c7 | 2020-04-15 17:15:24 +0300 | [diff] [blame] | 417 | irq_gc->chip_types[0].handler = handle_level_irq; |
Sebastian Andrzej Siewior | 6a2f4b7 | 2014-05-26 22:58:14 +0200 | [diff] [blame] | 418 | irq_gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH; |
| 419 | irq_gc->chip_types[1].handler = handle_edge_irq; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 420 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 421 | if (!pp->irq_shared) { |
Phil Edworthy | e6ca26a | 2018-04-26 17:19:47 +0100 | [diff] [blame] | 422 | int i; |
| 423 | |
| 424 | for (i = 0; i < pp->ngpio; i++) { |
Andy Shevchenko | aa90939 | 2020-05-19 16:12:32 +0300 | [diff] [blame] | 425 | if (pp->irq[i]) |
Phil Edworthy | e6ca26a | 2018-04-26 17:19:47 +0100 | [diff] [blame] | 426 | irq_set_chained_handler_and_data(pp->irq[i], |
| 427 | dwapb_irq_handler, gpio); |
| 428 | } |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 429 | } else { |
| 430 | /* |
| 431 | * Request a shared IRQ since where MFD would have devices |
| 432 | * using the same irq pin |
| 433 | */ |
Phil Edworthy | e6ca26a | 2018-04-26 17:19:47 +0100 | [diff] [blame] | 434 | err = devm_request_irq(gpio->dev, pp->irq[0], |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 435 | dwapb_irq_handler_mfd, |
Andy Shevchenko | c58220c | 2020-04-15 17:15:21 +0300 | [diff] [blame] | 436 | IRQF_SHARED, DWAPB_DRIVER_NAME, gpio); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 437 | if (err) { |
| 438 | dev_err(gpio->dev, "error requesting IRQ\n"); |
| 439 | irq_domain_remove(gpio->domain); |
| 440 | gpio->domain = NULL; |
| 441 | return; |
| 442 | } |
| 443 | } |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 444 | |
Andy Shevchenko | 1475b62 | 2020-04-22 14:06:54 +0300 | [diff] [blame] | 445 | for (hwirq = 0; hwirq < ngpio; hwirq++) |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 446 | irq_create_mapping(gpio->domain, hwirq); |
| 447 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 448 | port->gc.to_irq = dwapb_gpio_to_irq; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 449 | } |
| 450 | |
| 451 | static void dwapb_irq_teardown(struct dwapb_gpio *gpio) |
| 452 | { |
| 453 | struct dwapb_gpio_port *port = &gpio->ports[0]; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 454 | struct gpio_chip *gc = &port->gc; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 455 | unsigned int ngpio = gc->ngpio; |
| 456 | irq_hw_number_t hwirq; |
| 457 | |
| 458 | if (!gpio->domain) |
| 459 | return; |
| 460 | |
Andy Shevchenko | 1475b62 | 2020-04-22 14:06:54 +0300 | [diff] [blame] | 461 | for (hwirq = 0; hwirq < ngpio; hwirq++) |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 462 | irq_dispose_mapping(irq_find_mapping(gpio->domain, hwirq)); |
| 463 | |
| 464 | irq_domain_remove(gpio->domain); |
| 465 | gpio->domain = NULL; |
| 466 | } |
| 467 | |
| 468 | static int dwapb_gpio_add_port(struct dwapb_gpio *gpio, |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 469 | struct dwapb_port_property *pp, |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 470 | unsigned int offs) |
| 471 | { |
| 472 | struct dwapb_gpio_port *port; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 473 | void __iomem *dat, *set, *dirout; |
| 474 | int err; |
| 475 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 476 | port = &gpio->ports[offs]; |
| 477 | port->gpio = gpio; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 478 | port->idx = pp->idx; |
| 479 | |
| 480 | #ifdef CONFIG_PM_SLEEP |
| 481 | port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL); |
| 482 | if (!port->ctx) |
| 483 | return -ENOMEM; |
| 484 | #endif |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 485 | |
Andy Shevchenko | 1475b62 | 2020-04-22 14:06:54 +0300 | [diff] [blame] | 486 | dat = gpio->regs + GPIO_EXT_PORTA + pp->idx * GPIO_EXT_PORT_STRIDE; |
| 487 | set = gpio->regs + GPIO_SWPORTA_DR + pp->idx * GPIO_SWPORT_DR_STRIDE; |
| 488 | dirout = gpio->regs + GPIO_SWPORTA_DDR + pp->idx * GPIO_SWPORT_DDR_STRIDE; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 489 | |
Linus Walleij | 62c1623 | 2018-02-08 18:00:05 +0100 | [diff] [blame] | 490 | /* This registers 32 GPIO lines per port */ |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 491 | err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout, |
Linus Walleij | d97a1b5 | 2017-10-20 12:26:51 +0200 | [diff] [blame] | 492 | NULL, 0); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 493 | if (err) { |
Jiang Qiu | e815918 | 2016-04-28 17:32:01 +0800 | [diff] [blame] | 494 | dev_err(gpio->dev, "failed to init gpio chip for port%d\n", |
| 495 | port->idx); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 496 | return err; |
| 497 | } |
| 498 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 499 | #ifdef CONFIG_OF_GPIO |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 500 | port->gc.of_node = to_of_node(pp->fwnode); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 501 | #endif |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 502 | port->gc.ngpio = pp->ngpio; |
| 503 | port->gc.base = pp->gpio_base; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 504 | |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 505 | /* Only port A support debounce */ |
| 506 | if (pp->idx == 0) |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 507 | port->gc.set_config = dwapb_gpio_set_config; |
Weike Chen | 5d60d9e | 2014-09-17 09:18:41 -0700 | [diff] [blame] | 508 | |
Andy Shevchenko | 551cb86 | 2020-05-19 16:12:33 +0300 | [diff] [blame] | 509 | /* Only port A can provide interrupts in all configurations of the IP */ |
| 510 | if (pp->idx == 0) |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 511 | dwapb_configure_irqs(gpio, port, pp); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 512 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 513 | err = gpiochip_add_data(&port->gc, port); |
Andy Shevchenko | 494a94e | 2020-05-19 16:12:30 +0300 | [diff] [blame] | 514 | if (err) { |
Jiang Qiu | e815918 | 2016-04-28 17:32:01 +0800 | [diff] [blame] | 515 | dev_err(gpio->dev, "failed to register gpiochip for port%d\n", |
| 516 | port->idx); |
Andy Shevchenko | 494a94e | 2020-05-19 16:12:30 +0300 | [diff] [blame] | 517 | return err; |
| 518 | } |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 519 | |
Jiang Qiu | e6cb348 | 2016-04-28 17:32:03 +0800 | [diff] [blame] | 520 | /* Add GPIO-signaled ACPI event support */ |
Andy Shevchenko | 494a94e | 2020-05-19 16:12:30 +0300 | [diff] [blame] | 521 | acpi_gpiochip_request_interrupts(&port->gc); |
Jiang Qiu | e6cb348 | 2016-04-28 17:32:03 +0800 | [diff] [blame] | 522 | |
Andy Shevchenko | 494a94e | 2020-05-19 16:12:30 +0300 | [diff] [blame] | 523 | port->is_registered = true; |
| 524 | |
| 525 | return 0; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 526 | } |
| 527 | |
| 528 | static void dwapb_gpio_unregister(struct dwapb_gpio *gpio) |
| 529 | { |
| 530 | unsigned int m; |
| 531 | |
Andy Shevchenko | 494a94e | 2020-05-19 16:12:30 +0300 | [diff] [blame] | 532 | for (m = 0; m < gpio->nr_ports; ++m) { |
| 533 | struct dwapb_gpio_port *port = &gpio->ports[m]; |
| 534 | |
| 535 | if (!port->is_registered) |
| 536 | continue; |
| 537 | |
| 538 | acpi_gpiochip_free_interrupts(&port->gc); |
| 539 | gpiochip_remove(&port->gc); |
| 540 | } |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 541 | } |
| 542 | |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 543 | static void dwapb_get_irq(struct device *dev, struct fwnode_handle *fwnode, |
| 544 | struct dwapb_port_property *pp) |
| 545 | { |
| 546 | struct device_node *np = NULL; |
Andy Shevchenko | aa90939 | 2020-05-19 16:12:32 +0300 | [diff] [blame] | 547 | int irq = -ENXIO, j; |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 548 | |
| 549 | if (fwnode_property_read_bool(fwnode, "interrupt-controller")) |
| 550 | np = to_of_node(fwnode); |
| 551 | |
| 552 | for (j = 0; j < pp->ngpio; j++) { |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 553 | if (np) |
Andy Shevchenko | aa90939 | 2020-05-19 16:12:32 +0300 | [diff] [blame] | 554 | irq = of_irq_get(np, j); |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 555 | else if (has_acpi_companion(dev)) |
Andy Shevchenko | aa90939 | 2020-05-19 16:12:32 +0300 | [diff] [blame] | 556 | irq = platform_get_irq_optional(to_platform_device(dev), j); |
| 557 | if (irq > 0) |
| 558 | pp->irq[j] = irq; |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 559 | } |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | static struct dwapb_platform_data *dwapb_gpio_get_pdata(struct device *dev) |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 563 | { |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 564 | struct fwnode_handle *fwnode; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 565 | struct dwapb_platform_data *pdata; |
| 566 | struct dwapb_port_property *pp; |
| 567 | int nports; |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 568 | int i; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 569 | |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 570 | nports = device_get_child_node_count(dev); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 571 | if (nports == 0) |
| 572 | return ERR_PTR(-ENODEV); |
| 573 | |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 574 | pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 575 | if (!pdata) |
| 576 | return ERR_PTR(-ENOMEM); |
| 577 | |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 578 | pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL); |
| 579 | if (!pdata->properties) |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 580 | return ERR_PTR(-ENOMEM); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 581 | |
| 582 | pdata->nports = nports; |
| 583 | |
| 584 | i = 0; |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 585 | device_for_each_child_node(dev, fwnode) { |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 586 | pp = &pdata->properties[i++]; |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 587 | pp->fwnode = fwnode; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 588 | |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 589 | if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) || |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 590 | pp->idx >= DWAPB_MAX_PORTS) { |
Jiang Qiu | e815918 | 2016-04-28 17:32:01 +0800 | [diff] [blame] | 591 | dev_err(dev, |
| 592 | "missing/invalid port index for port%d\n", i); |
Wei Yongjun | bfab7c8 | 2016-07-10 02:17:36 +0000 | [diff] [blame] | 593 | fwnode_handle_put(fwnode); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 594 | return ERR_PTR(-EINVAL); |
| 595 | } |
| 596 | |
Andy Shevchenko | 1475b62 | 2020-04-22 14:06:54 +0300 | [diff] [blame] | 597 | if (fwnode_property_read_u32(fwnode, "snps,nr-gpios", &pp->ngpio)) { |
Jiang Qiu | e815918 | 2016-04-28 17:32:01 +0800 | [diff] [blame] | 598 | dev_info(dev, |
| 599 | "failed to get number of gpios for port%d\n", |
| 600 | i); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 601 | pp->ngpio = 32; |
| 602 | } |
| 603 | |
Phil Edworthy | da069d5 | 2018-05-23 09:52:44 +0100 | [diff] [blame] | 604 | pp->irq_shared = false; |
| 605 | pp->gpio_base = -1; |
| 606 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 607 | /* |
| 608 | * Only port A can provide interrupts in all configurations of |
| 609 | * the IP. |
| 610 | */ |
Andy Shevchenko | 4c2b54f | 2020-04-15 17:15:32 +0300 | [diff] [blame] | 611 | if (pp->idx == 0) |
| 612 | dwapb_get_irq(dev, fwnode, pp); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 613 | } |
| 614 | |
| 615 | return pdata; |
| 616 | } |
| 617 | |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 618 | static const struct of_device_id dwapb_of_match[] = { |
| 619 | { .compatible = "snps,dw-apb-gpio", .data = (void *)0}, |
| 620 | { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2}, |
| 621 | { /* Sentinel */ } |
| 622 | }; |
| 623 | MODULE_DEVICE_TABLE(of, dwapb_of_match); |
| 624 | |
| 625 | static const struct acpi_device_id dwapb_acpi_match[] = { |
| 626 | {"HISI0181", 0}, |
| 627 | {"APMC0D07", 0}, |
| 628 | {"APMC0D81", GPIO_REG_OFFSET_V2}, |
| 629 | { } |
| 630 | }; |
| 631 | MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match); |
| 632 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 633 | static int dwapb_gpio_probe(struct platform_device *pdev) |
| 634 | { |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 635 | unsigned int i; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 636 | struct dwapb_gpio *gpio; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 637 | int err; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 638 | struct device *dev = &pdev->dev; |
| 639 | struct dwapb_platform_data *pdata = dev_get_platdata(dev); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 640 | |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 641 | if (!pdata) { |
Jiang Qiu | 4ba8cfa | 2016-04-28 17:32:02 +0800 | [diff] [blame] | 642 | pdata = dwapb_gpio_get_pdata(dev); |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 643 | if (IS_ERR(pdata)) |
| 644 | return PTR_ERR(pdata); |
| 645 | } |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 646 | |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 647 | if (!pdata->nports) |
| 648 | return -ENODEV; |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 649 | |
| 650 | gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL); |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 651 | if (!gpio) |
| 652 | return -ENOMEM; |
| 653 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 654 | gpio->dev = &pdev->dev; |
| 655 | gpio->nr_ports = pdata->nports; |
| 656 | |
Alan Tull | 07901a9 | 2017-10-11 11:34:44 -0500 | [diff] [blame] | 657 | gpio->rst = devm_reset_control_get_optional_shared(dev, NULL); |
| 658 | if (IS_ERR(gpio->rst)) |
| 659 | return PTR_ERR(gpio->rst); |
| 660 | |
| 661 | reset_control_deassert(gpio->rst); |
| 662 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 663 | gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports, |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 664 | sizeof(*gpio->ports), GFP_KERNEL); |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 665 | if (!gpio->ports) |
| 666 | return -ENOMEM; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 667 | |
Enrico Weigelt, metux IT consult | 2a7194e | 2019-03-11 19:54:47 +0100 | [diff] [blame] | 668 | gpio->regs = devm_platform_ioremap_resource(pdev, 0); |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 669 | if (IS_ERR(gpio->regs)) |
| 670 | return PTR_ERR(gpio->regs); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 671 | |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 672 | /* Optional bus and debounce clocks */ |
| 673 | gpio->clks[0].id = "bus"; |
| 674 | gpio->clks[1].id = "db"; |
| 675 | err = devm_clk_bulk_get_optional(&pdev->dev, DWAPB_NR_CLOCKS, |
| 676 | gpio->clks); |
| 677 | if (err) { |
| 678 | dev_err(&pdev->dev, "Cannot get APB/Debounce clocks\n"); |
| 679 | return err; |
Serge Semin | 3ea8094c | 2020-03-23 22:53:59 +0300 | [diff] [blame] | 680 | } |
| 681 | |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 682 | err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks); |
Serge Semin | 3ea8094c | 2020-03-23 22:53:59 +0300 | [diff] [blame] | 683 | if (err) { |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 684 | dev_err(&pdev->dev, "Cannot enable APB/Debounce clocks\n"); |
Serge Semin | 3ea8094c | 2020-03-23 22:53:59 +0300 | [diff] [blame] | 685 | return err; |
Phil Edworthy | e6bf377 | 2018-03-12 18:30:56 +0000 | [diff] [blame] | 686 | } |
| 687 | |
Andy Shevchenko | 9826bbe | 2020-04-15 17:15:27 +0300 | [diff] [blame] | 688 | gpio->flags = (uintptr_t)device_get_match_data(dev); |
Hoan Tran | a72b8c4 | 2017-02-21 11:32:43 -0800 | [diff] [blame] | 689 | |
Weike Chen | 3d2613c | 2014-09-17 09:18:39 -0700 | [diff] [blame] | 690 | for (i = 0; i < gpio->nr_ports; i++) { |
| 691 | err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 692 | if (err) |
| 693 | goto out_unregister; |
| 694 | } |
| 695 | platform_set_drvdata(pdev, gpio); |
| 696 | |
Axel Lin | da9df93 | 2014-12-28 15:23:14 +0800 | [diff] [blame] | 697 | return 0; |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 698 | |
| 699 | out_unregister: |
| 700 | dwapb_gpio_unregister(gpio); |
| 701 | dwapb_irq_teardown(gpio); |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 702 | clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 703 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 704 | return err; |
| 705 | } |
| 706 | |
| 707 | static int dwapb_gpio_remove(struct platform_device *pdev) |
| 708 | { |
| 709 | struct dwapb_gpio *gpio = platform_get_drvdata(pdev); |
| 710 | |
| 711 | dwapb_gpio_unregister(gpio); |
| 712 | dwapb_irq_teardown(gpio); |
Alan Tull | 07901a9 | 2017-10-11 11:34:44 -0500 | [diff] [blame] | 713 | reset_control_assert(gpio->rst); |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 714 | clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks); |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 715 | |
| 716 | return 0; |
| 717 | } |
| 718 | |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 719 | #ifdef CONFIG_PM_SLEEP |
| 720 | static int dwapb_gpio_suspend(struct device *dev) |
| 721 | { |
Wolfram Sang | deb19ac | 2018-10-21 21:59:56 +0200 | [diff] [blame] | 722 | struct dwapb_gpio *gpio = dev_get_drvdata(dev); |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 723 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 724 | unsigned long flags; |
| 725 | int i; |
| 726 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 727 | spin_lock_irqsave(&gc->bgpio_lock, flags); |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 728 | for (i = 0; i < gpio->nr_ports; i++) { |
| 729 | unsigned int offset; |
| 730 | unsigned int idx = gpio->ports[i].idx; |
| 731 | struct dwapb_context *ctx = gpio->ports[i].ctx; |
| 732 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 733 | offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 734 | ctx->dir = dwapb_read(gpio, offset); |
| 735 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 736 | offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 737 | ctx->data = dwapb_read(gpio, offset); |
| 738 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 739 | offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 740 | ctx->ext = dwapb_read(gpio, offset); |
| 741 | |
| 742 | /* Only port A can provide interrupts */ |
| 743 | if (idx == 0) { |
| 744 | ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK); |
| 745 | ctx->int_en = dwapb_read(gpio, GPIO_INTEN); |
| 746 | ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY); |
| 747 | ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL); |
| 748 | ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE); |
| 749 | |
| 750 | /* Mask out interrupts */ |
Andy Shevchenko | 1afbc80 | 2020-04-22 14:06:53 +0300 | [diff] [blame] | 751 | dwapb_write(gpio, GPIO_INTMASK, ~ctx->wake_en); |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 752 | } |
| 753 | } |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 754 | spin_unlock_irqrestore(&gc->bgpio_lock, flags); |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 755 | |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 756 | clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks); |
Phil Edworthy | e6bf377 | 2018-03-12 18:30:56 +0000 | [diff] [blame] | 757 | |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 758 | return 0; |
| 759 | } |
| 760 | |
| 761 | static int dwapb_gpio_resume(struct device *dev) |
| 762 | { |
Wolfram Sang | deb19ac | 2018-10-21 21:59:56 +0200 | [diff] [blame] | 763 | struct dwapb_gpio *gpio = dev_get_drvdata(dev); |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 764 | struct gpio_chip *gc = &gpio->ports[0].gc; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 765 | unsigned long flags; |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 766 | int i, err; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 767 | |
Serge Semin | 5c544c9 | 2020-03-23 22:54:00 +0300 | [diff] [blame] | 768 | err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks); |
| 769 | if (err) { |
| 770 | dev_err(gpio->dev, "Cannot reenable APB/Debounce clocks\n"); |
| 771 | return err; |
| 772 | } |
Phil Edworthy | e6bf377 | 2018-03-12 18:30:56 +0000 | [diff] [blame] | 773 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 774 | spin_lock_irqsave(&gc->bgpio_lock, flags); |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 775 | for (i = 0; i < gpio->nr_ports; i++) { |
| 776 | unsigned int offset; |
| 777 | unsigned int idx = gpio->ports[i].idx; |
| 778 | struct dwapb_context *ctx = gpio->ports[i].ctx; |
| 779 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 780 | offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 781 | dwapb_write(gpio, offset, ctx->data); |
| 782 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 783 | offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 784 | dwapb_write(gpio, offset, ctx->dir); |
| 785 | |
Linus Walleij | 89f99fe | 2018-02-08 17:03:58 +0100 | [diff] [blame] | 786 | offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE; |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 787 | dwapb_write(gpio, offset, ctx->ext); |
| 788 | |
| 789 | /* Only port A can provide interrupts */ |
| 790 | if (idx == 0) { |
| 791 | dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type); |
| 792 | dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol); |
| 793 | dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb); |
| 794 | dwapb_write(gpio, GPIO_INTEN, ctx->int_en); |
| 795 | dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask); |
| 796 | |
| 797 | /* Clear out spurious interrupts */ |
| 798 | dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff); |
| 799 | } |
| 800 | } |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 801 | spin_unlock_irqrestore(&gc->bgpio_lock, flags); |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 802 | |
| 803 | return 0; |
| 804 | } |
| 805 | #endif |
| 806 | |
| 807 | static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend, |
| 808 | dwapb_gpio_resume); |
| 809 | |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 810 | static struct platform_driver dwapb_gpio_driver = { |
| 811 | .driver = { |
Andy Shevchenko | c58220c | 2020-04-15 17:15:21 +0300 | [diff] [blame] | 812 | .name = DWAPB_DRIVER_NAME, |
Weike Chen | 1e960db | 2014-09-17 09:18:42 -0700 | [diff] [blame] | 813 | .pm = &dwapb_gpio_pm_ops, |
Andy Shevchenko | c59042e | 2020-04-15 17:15:31 +0300 | [diff] [blame] | 814 | .of_match_table = dwapb_of_match, |
| 815 | .acpi_match_table = dwapb_acpi_match, |
Jamie Iles | 7779b345 | 2014-02-25 17:01:01 -0600 | [diff] [blame] | 816 | }, |
| 817 | .probe = dwapb_gpio_probe, |
| 818 | .remove = dwapb_gpio_remove, |
| 819 | }; |
| 820 | |
| 821 | module_platform_driver(dwapb_gpio_driver); |
| 822 | |
| 823 | MODULE_LICENSE("GPL"); |
| 824 | MODULE_AUTHOR("Jamie Iles"); |
| 825 | MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver"); |
Andy Shevchenko | c58220c | 2020-04-15 17:15:21 +0300 | [diff] [blame] | 826 | MODULE_ALIAS("platform:" DWAPB_DRIVER_NAME); |