blob: 20a053c14270b123ca74d2a0c3951c053c4de8ea [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Contains the definition of registers common to all PowerPC variants.
3 * If a register definition has been changed in a different PowerPC
4 * variant, we will case it in #ifndef XXX ... #endif, and have the
5 * number used in the Programming Environments Manual For 32-Bit
6 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here.
7 */
8
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10009#ifndef _ASM_POWERPC_REG_H
10#define _ASM_POWERPC_REG_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011#ifdef __KERNEL__
Paul Mackerras14cf11a2005-09-26 16:04:21 +100012
13#include <linux/stringify.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100014#include <asm/cputable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015
16/* Pickup Book E specific registers. */
17#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
18#include <asm/reg_booke.h>
David Gibson26ef5c02005-11-10 11:50:16 +110019#endif /* CONFIG_BOOKE || CONFIG_40x */
20
Andy Fleming39aef682008-02-04 18:27:55 -060021#ifdef CONFIG_FSL_EMB_PERFMON
22#include <asm/reg_fsl_emb.h>
23#endif
24
David Gibson26ef5c02005-11-10 11:50:16 +110025#ifdef CONFIG_8xx
26#include <asm/reg_8xx.h>
27#endif /* CONFIG_8xx */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100029#define MSR_SF_LG 63 /* Enable 64 bit mode */
30#define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
31#define MSR_HV_LG 60 /* Hypervisor state */
32#define MSR_VEC_LG 25 /* Enable AltiVec */
Michael Neulingce48b212008-06-25 14:07:18 +100033#define MSR_VSX_LG 23 /* Enable VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100034#define MSR_POW_LG 18 /* Enable Power Management */
35#define MSR_WE_LG 18 /* Wait State Enable */
36#define MSR_TGPR_LG 17 /* TLB Update registers in use */
37#define MSR_CE_LG 17 /* Critical Interrupt Enable */
38#define MSR_ILE_LG 16 /* Interrupt Little Endian */
39#define MSR_EE_LG 15 /* External Interrupt Enable */
40#define MSR_PR_LG 14 /* Problem State / Privilege Level */
41#define MSR_FP_LG 13 /* Floating Point enable */
42#define MSR_ME_LG 12 /* Machine Check Enable */
43#define MSR_FE0_LG 11 /* Floating Exception mode 0 */
44#define MSR_SE_LG 10 /* Single Step */
45#define MSR_BE_LG 9 /* Branch Trace */
46#define MSR_DE_LG 9 /* Debug Exception Enable */
47#define MSR_FE1_LG 8 /* Floating Exception mode 1 */
48#define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
49#define MSR_IR_LG 5 /* Instruction Relocate */
50#define MSR_DR_LG 4 /* Data Relocate */
51#define MSR_PE_LG 3 /* Protection Enable */
52#define MSR_PX_LG 2 /* Protection Exclusive Mode */
53#define MSR_PMM_LG 2 /* Performance monitor */
54#define MSR_RI_LG 1 /* Recoverable Exception */
55#define MSR_LE_LG 0 /* Little Endian */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100056
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100057#ifdef __ASSEMBLY__
58#define __MASK(X) (1<<(X))
59#else
60#define __MASK(X) (1UL<<(X))
61#endif
62
Paul Mackerrasc0325242005-10-28 22:48:08 +100063#ifdef CONFIG_PPC64
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100064#define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
65#define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
66#define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
Paul Mackerrasc0325242005-10-28 22:48:08 +100067#else
68/* so tests for these bits fail on 32-bit */
69#define MSR_SF 0
70#define MSR_ISF 0
71#define MSR_HV 0
72#endif
73
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100074#define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
Michael Neulingce48b212008-06-25 14:07:18 +100075#define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100076#define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
77#define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
78#define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
79#define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
80#define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
81#define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
82#define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
83#define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
84#define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
85#define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
86#define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
87#define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
88#define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
89#define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
90#define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
91#define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
92#define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
93#define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
94#define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
Paul Mackerrasfd582ec2005-10-11 22:08:12 +100095#ifndef MSR_PMM
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100096#define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
Paul Mackerrasfd582ec2005-10-11 22:08:12 +100097#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100098#define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
99#define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
100
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000101#if defined(CONFIG_PPC_BOOK3S_64)
Michael Ellerman9d4a2922011-04-07 21:56:02 +0000102#define MSR_64BIT MSR_SF
103
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000104/* Server variant */
Anton Blanchard9e6e3c22006-06-10 23:14:51 +1000105#define MSR_ MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV
Michael Ellerman9d4a2922011-04-07 21:56:02 +0000106#define MSR_KERNEL MSR_ | MSR_64BIT
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000107#define MSR_USER32 MSR_ | MSR_PR | MSR_EE
Michael Ellerman9d4a2922011-04-07 21:56:02 +0000108#define MSR_USER64 MSR_USER32 | MSR_64BIT
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000109#elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000110/* Default MSR for kernel mode. */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000111#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000112#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000113#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000114
Michael Ellerman9d4a2922011-04-07 21:56:02 +0000115#ifndef MSR_64BIT
116#define MSR_64BIT 0
117#endif
118
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000119/* Floating Point Status and Control Register (FPSCR) Fields */
120#define FPSCR_FX 0x80000000 /* FPU exception summary */
121#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
122#define FPSCR_VX 0x20000000 /* Invalid operation summary */
123#define FPSCR_OX 0x10000000 /* Overflow exception summary */
124#define FPSCR_UX 0x08000000 /* Underflow exception summary */
125#define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
126#define FPSCR_XX 0x02000000 /* Inexact exception summary */
127#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
128#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
129#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
130#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
131#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
132#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
133#define FPSCR_FR 0x00040000 /* Fraction rounded */
134#define FPSCR_FI 0x00020000 /* Fraction inexact */
135#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
136#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
137#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
138#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
139#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
140#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
141#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
142#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
143#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
144#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
145#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
146#define FPSCR_RN 0x00000003 /* FPU rounding control */
147
Kumar Gala39fd0932009-04-01 16:25:33 -0500148/* Bit definitions for SPEFSCR. */
149#define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */
150#define SPEFSCR_OVH 0x40000000 /* Integer overflow high */
151#define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */
152#define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */
153#define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */
154#define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */
155#define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */
156#define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */
157#define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */
158#define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */
159#define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */
160#define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */
161#define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */
162#define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */
163#define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */
164#define SPEFSCR_OV 0x00004000 /* Integer overflow */
165#define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */
166#define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */
167#define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */
168#define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */
169#define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */
170#define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */
171#define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */
172#define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */
173#define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */
174#define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */
175#define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */
176#define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */
177
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000178/* Special Purpose Registers (SPRNs)*/
Tseng-Hui (Frank) Lin6edc6422011-03-02 07:20:50 +0000179
180#ifdef CONFIG_40x
181#define SPRN_PID 0x3B1 /* Process ID */
182#else
183#define SPRN_PID 0x030 /* Process ID */
184#ifdef CONFIG_BOOKE
185#define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
186#endif
187#endif
188
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000189#define SPRN_CTR 0x009 /* Count Register */
Anton Blanchard4c1985572006-12-08 17:46:58 +1100190#define SPRN_DSCR 0x11
Paul Mackerras48404f22011-05-01 19:48:20 +0000191#define SPRN_CFAR 0x1c /* Come From Address Register */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000192#define SPRN_AMR 0x1d /* Authority Mask Register */
193#define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */
194#define SPRN_AMOR 0x15d /* Authority Mask Override Register */
Tseng-Hui (Frank) Lin851d2e22011-05-02 20:43:04 +0000195#define SPRN_ACOP 0x1F /* Available Coprocessor Register */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000196#define SPRN_CTRLF 0x088
197#define SPRN_CTRLT 0x098
Arnd Bergmannc902be72006-01-04 19:55:53 +0000198#define CTRL_CT 0xc0000000 /* current thread */
199#define CTRL_CT0 0x80000000 /* thread 0 */
200#define CTRL_CT1 0x40000000 /* thread 1 */
201#define CTRL_TE 0x00c00000 /* thread enable */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000202#define CTRL_RUNLATCH 0x1
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
204#define DABR_TRANSLATION (1UL << 2)
Geoff Levandc9c38322009-03-03 08:33:05 +0000205#define DABR_DATA_WRITE (1UL << 1)
206#define DABR_DATA_READ (1UL << 0)
Scott Woodd49747b2007-10-09 12:37:13 -0500207#define SPRN_DABR2 0x13D /* e300 */
Jens Osterkamp9176c0b2008-02-28 11:26:21 +0100208#define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */
209#define DABRX_USER (1UL << 0)
210#define DABRX_KERNEL (1UL << 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000211#define SPRN_DAR 0x013 /* Data Address Register */
Scott Woodd49747b2007-10-09 12:37:13 -0500212#define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500213#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214#define DSISR_NOHPTE 0x40000000 /* no translation found */
215#define DSISR_PROTFAULT 0x08000000 /* protection fault */
216#define DSISR_ISSTORE 0x02000000 /* access was a store */
217#define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
218#define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */
219#define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
220#define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
221#define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */
222#define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */
Anton Blanchardf0509822006-12-08 17:51:13 +1100223#define SPRN_SPURR 0x134 /* Scaled PURR */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100224#define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */
225#define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */
226#define SPRN_HDSISR 0x132
227#define SPRN_HDAR 0x133
228#define SPRN_HDEC 0x136 /* Hypervisor Decrementer */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000229#define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100230#define SPRN_RMOR 0x138 /* Real mode offset register */
231#define SPRN_HRMOR 0x139 /* Real mode offset register */
232#define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */
233#define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */
Olof Johansson11999192007-02-04 16:36:51 -0600234#define SPRN_LPCR 0x13E /* LPAR Control Register */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100235#define LPCR_VPM0 (1ul << (63-0))
236#define LPCR_VPM1 (1ul << (63-1))
237#define LPCR_ISL (1ul << (63-2))
Paul Mackerras923c53c2011-06-29 00:20:24 +0000238#define LPCR_VC_SH (63-2)
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100239#define LPCR_DPFD_SH (63-11)
240#define LPCR_VRMA_L (1ul << (63-12))
241#define LPCR_VRMA_LP0 (1ul << (63-15))
242#define LPCR_VRMA_LP1 (1ul << (63-16))
Paul Mackerras923c53c2011-06-29 00:20:24 +0000243#define LPCR_VRMASD_SH (63-16)
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100244#define LPCR_RMLS 0x1C000000 /* impl dependent rmo limit sel */
Paul Mackerrasaa04b4c2011-06-29 00:25:44 +0000245#define LPCR_RMLS_SH (63-37)
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100246#define LPCR_ILE 0x02000000 /* !HV irqs set MSR:LE */
247#define LPCR_PECE 0x00007000 /* powersave exit cause enable */
248#define LPCR_PECE0 0x00004000 /* ext. exceptions can cause exit */
249#define LPCR_PECE1 0x00002000 /* decrementer can cause exit */
250#define LPCR_PECE2 0x00001000 /* machine check etc can cause exit */
251#define LPCR_MER 0x00000800 /* Mediated External Exception */
Paul Mackerras923c53c2011-06-29 00:20:24 +0000252#define LPCR_LPES 0x0000000c
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100253#define LPCR_LPES0 0x00000008 /* LPAR Env selector 0 */
254#define LPCR_LPES1 0x00000004 /* LPAR Env selector 1 */
Paul Mackerras923c53c2011-06-29 00:20:24 +0000255#define LPCR_LPES_SH 2
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100256#define LPCR_RMI 0x00000002 /* real mode is cache inhibit */
257#define LPCR_HDICE 0x00000001 /* Hyp Decr enable (HV,PR,EE) */
258#define SPRN_LPID 0x13F /* Logical Partition Identifier */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000259#define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100260#define SPRN_HMER 0x150 /* Hardware m? error recovery */
261#define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */
262#define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */
263#define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */
264#define SPRN_TLBVPNR 0x155 /* P7 TLB control register */
265#define SPRN_TLBRPNR 0x156 /* P7 TLB control register */
266#define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
268#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
269#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
270#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
271#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
272#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
273#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
274#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
275#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
276#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
277#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
278#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
279#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
280#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
281#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
282#define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */
283
284#define SPRN_DEC 0x016 /* Decrement Register */
285#define SPRN_DER 0x095 /* Debug Enable Regsiter */
286#define DER_RSTE 0x40000000 /* Reset Interrupt */
287#define DER_CHSTPE 0x20000000 /* Check Stop */
288#define DER_MCIE 0x10000000 /* Machine Check Interrupt */
289#define DER_EXTIE 0x02000000 /* External Interrupt */
290#define DER_ALIE 0x01000000 /* Alignment Interrupt */
291#define DER_PRIE 0x00800000 /* Program Interrupt */
292#define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */
293#define DER_DECIE 0x00200000 /* Decrementer Interrupt */
294#define DER_SYSIE 0x00040000 /* System Call Interrupt */
295#define DER_TRE 0x00020000 /* Trace Interrupt */
296#define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */
297#define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */
298#define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */
299#define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */
300#define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */
301#define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */
302#define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */
303#define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */
304#define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */
305#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
306#define SPRN_EAR 0x11A /* External Address Register */
307#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
308#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
309#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
310#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
311#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
312#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
313#define HID0_SBCLK (1<<27)
314#define HID0_EICE (1<<26)
315#define HID0_TBEN (1<<26) /* Timebase enable - 745x */
316#define HID0_ECLK (1<<25)
317#define HID0_PAR (1<<24)
318#define HID0_STEN (1<<24) /* Software table search enable - 745x */
319#define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */
320#define HID0_DOZE (1<<23)
321#define HID0_NAP (1<<22)
322#define HID0_SLEEP (1<<21)
323#define HID0_DPM (1<<20)
324#define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */
325#define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */
326#define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/
327#define HID0_ICE (1<<15) /* Instruction Cache Enable */
328#define HID0_DCE (1<<14) /* Data Cache Enable */
329#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
330#define HID0_DLOCK (1<<12) /* Data Cache Lock */
331#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
332#define HID0_DCI (1<<10) /* Data Cache Invalidate */
333#define HID0_SPD (1<<9) /* Speculative disable */
334#define HID0_DAPUEN (1<<8) /* Debug APU enable */
335#define HID0_SGE (1<<7) /* Store Gathering Enable */
336#define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
Kumar Galafc4033b2008-06-18 16:26:52 -0500337#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338#define HID0_LRSTK (1<<4) /* Link register stack - 745x */
339#define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */
340#define HID0_ABE (1<<3) /* Address Broadcast Enable */
341#define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */
342#define HID0_BHTE (1<<2) /* Branch History Table Enable */
343#define HID0_BTCD (1<<1) /* Branch target cache disable */
344#define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */
345#define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */
346
347#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
Li Yang86985db2010-11-03 17:35:31 +0800348#ifdef CONFIG_6xx
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000349#define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */
350#define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */
351#define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */
352#define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */
353#define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */
354#define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */
355#define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */
356#define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */
357#define HID1_PS (1<<16) /* 750FX PLL selection */
Li Yang86985db2010-11-03 17:35:31 +0800358#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000359#define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100360#define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000361#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
Scott Woodd49747b2007-10-09 12:37:13 -0500362#define SPRN_IABR2 0x3FA /* 83xx */
363#define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000364#define SPRN_HID4 0x3F4 /* 970 HID4 */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100365#define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000366#define SPRN_HID5 0x3F6 /* 970 HID5 */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500367#define SPRN_HID6 0x3F9 /* BE HID 6 */
368#define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */
369#define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */
370#define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */
371#define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */
372#define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */
373#define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */
374#define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */
375#define SPRN_TSC 0x3FD /* Thread switch control on others */
376#define SPRN_TST 0x3FC /* Thread switch timeout on others */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000377#if !defined(SPRN_IAC1) && !defined(SPRN_IAC2)
378#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
379#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
380#endif
381#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
382#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
383#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
384#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
385#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
386#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
387#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
388#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
389#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
390#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
391#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
392#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
393#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
394#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
395#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
396#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
397#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
398#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
399#define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */
400#define ICTRL_EICE 0x08000000 /* enable icache parity errs */
401#define ICTRL_EDC 0x04000000 /* enable dcache parity errs */
402#define ICTRL_EICP 0x00000100 /* enable icache par. check */
403#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
404#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
405#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
406#define SPRN_L2CR2 0x3f8
407#define L2CR_L2E 0x80000000 /* L2 enable */
408#define L2CR_L2PE 0x40000000 /* L2 parity enable */
409#define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */
410#define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */
411#define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */
412#define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */
413#define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */
414#define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */
415#define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */
416#define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */
417#define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */
418#define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */
419#define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */
420#define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */
421#define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */
422#define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */
423#define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */
424#define L2CR_L2DO 0x00400000 /* L2 data only */
425#define L2CR_L2I 0x00200000 /* L2 global invalidate */
426#define L2CR_L2CTL 0x00100000 /* L2 RAM control */
427#define L2CR_L2WT 0x00080000 /* L2 write-through */
428#define L2CR_L2TS 0x00040000 /* L2 test support */
429#define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */
430#define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */
431#define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */
432#define L2CR_L2SL 0x00008000 /* L2 DLL slow */
433#define L2CR_L2DF 0x00004000 /* L2 differential clock */
434#define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */
435#define L2CR_L2IP 0x00000001 /* L2 GI in progress */
436#define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */
437#define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */
438#define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */
439#define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */
440#define SPRN_L3CR 0x3FA /* Level 3 Cache Control Regsiter */
441#define L3CR_L3E 0x80000000 /* L3 enable */
442#define L3CR_L3PE 0x40000000 /* L3 data parity enable */
443#define L3CR_L3APE 0x20000000 /* L3 addr parity enable */
444#define L3CR_L3SIZ 0x10000000 /* L3 size */
445#define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */
446#define L3CR_L3RES 0x04000000 /* L3 special reserved bit */
447#define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */
448#define L3CR_L3IO 0x00400000 /* L3 instruction only */
449#define L3CR_L3SPO 0x00040000 /* L3 sample point override */
450#define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */
451#define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */
452#define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */
453#define L3CR_L3HWF 0x00000800 /* L3 hardware flush */
454#define L3CR_L3I 0x00000400 /* L3 global invalidate */
455#define L3CR_L3RT 0x00000300 /* L3 SRAM type */
456#define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */
457#define L3CR_L3DO 0x00000040 /* L3 data only mode */
458#define L3CR_PMEN 0x00000004 /* L3 private memory enable */
459#define L3CR_PMSIZ 0x00000001 /* L3 private memory size */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000460
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461#define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */
462#define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */
463#define SPRN_LDSTCR 0x3f8 /* Load/Store control register */
464#define SPRN_LDSTDB 0x3f4 /* */
465#define SPRN_LR 0x008 /* Link Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000466#ifndef SPRN_PIR
467#define SPRN_PIR 0x3FF /* Processor Identification Register */
468#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469#define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */
470#define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500471#define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000472#define SPRN_PVR 0x11F /* Processor Version Register */
473#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
474#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
475#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
Paul Mackerras799d6042005-11-10 13:37:51 +1100476#define SPRN_ASR 0x118 /* Address Space Register */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000477#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
478#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
479#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
480#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
481#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
482#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
483#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
484#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
485#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
486#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
487#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000488#define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000489#define SRR1_WAKESYSERR 0x00300000 /* System error */
490#define SRR1_WAKEEE 0x00200000 /* External interrupt */
491#define SRR1_WAKEMT 0x00280000 /* mtctrl */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100492#define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000493#define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
494#define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100495#define SRR1_WAKERESET 0x00100000 /* System reset */
496#define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */
497#define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained,
498 * may not be recoverable */
499#define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */
500#define SRR1_WS_DEEP 0x00010000 /* All resources maintained */
Alexander Graf25a8a022010-01-08 02:58:07 +0100501#define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */
502#define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */
503#define SRR1_PROGTRAP 0x00020000 /* Trap */
504#define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100505
Benjamin Herrenschmidtacf7d762006-06-19 20:33:16 +0200506#define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */
507#define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000508
Olof Johanssonc388cfe2007-02-04 16:36:53 -0600509#define SPRN_TBCTL 0x35f /* PA6T Timebase control register */
510#define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */
511#define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */
512#define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */
513#define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */
514
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000515#ifndef SPRN_SVR
516#define SPRN_SVR 0x11E /* System Version Register */
517#endif
518#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
519/* these bits were defined in inverted endian sense originally, ugh, confusing */
520#define THRM1_TIN (1 << 31)
521#define THRM1_TIV (1 << 30)
522#define THRM1_THRES(x) ((x&0x7f)<<23)
523#define THRM3_SITV(x) ((x&0x3fff)<<1)
524#define THRM1_TID (1<<2)
525#define THRM1_TIE (1<<1)
526#define THRM1_V (1<<0)
527#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
528#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
529#define THRM3_E (1<<0)
530#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
531#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
532#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
533#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
534#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
535#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
536#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
537#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
538#define SPRN_VRSAVE 0x100 /* Vector Register Save Register */
539#define SPRN_XER 0x001 /* Fixed Point Exception Register */
540
Alexander Grafd6d549b2010-02-19 11:00:33 +0100541#define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */
542#define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */
543#define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */
544#define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */
545#define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */
546#define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */
547#define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */
548
Benjamin Herrenschmidt43501472005-11-07 14:27:33 +1100549#define SPRN_SCOMC 0x114 /* SCOM Access Control */
550#define SPRN_SCOMD 0x115 /* SCOM Access DATA */
551
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000552/* Performance monitor SPRs */
553#ifdef CONFIG_PPC64
554#define SPRN_MMCR0 795
555#define MMCR0_FC 0x80000000UL /* freeze counters */
556#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
557#define MMCR0_KERNEL_DISABLE MMCR0_FCS
558#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
559#define MMCR0_PROBLEM_DISABLE MMCR0_FCP
560#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
561#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
562#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
563#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
564#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
565#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
566#define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/
567#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
568#define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */
569#define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
570#define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
571#define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
572#define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
573#define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
574#define SPRN_MMCR1 798
575#define SPRN_MMCRA 0x312
Paul Mackerras0bbd0d42009-05-14 13:31:48 +1000576#define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */
Anton Blanchard81cd5ae2009-10-27 18:31:29 +0000577#define MMCRA_SDAR_DCACHE_MISS 0x40000000UL
578#define MMCRA_SDAR_ERAT_MISS 0x20000000UL
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000579#define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
580#define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
will schmidt078f1942007-06-27 02:12:33 +1000581#define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */
582#define MMCRA_SLOT_SHIFT 24
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000583#define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
Paul Mackerras0bbd0d42009-05-14 13:31:48 +1000584#define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */
Michael Neulinge78dbc82006-06-08 14:42:34 +1000585#define POWER6_MMCRA_SIHV 0x0000040000000000ULL
586#define POWER6_MMCRA_SIPR 0x0000020000000000ULL
587#define POWER6_MMCRA_THRM 0x00000020UL
588#define POWER6_MMCRA_OTHER 0x0000000EUL
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000589#define SPRN_PMC1 787
590#define SPRN_PMC2 788
591#define SPRN_PMC3 789
592#define SPRN_PMC4 790
593#define SPRN_PMC5 791
594#define SPRN_PMC6 792
595#define SPRN_PMC7 793
596#define SPRN_PMC8 794
597#define SPRN_SIAR 780
598#define SPRN_SDAR 781
599
Olof Johansson25fc5302007-04-18 16:38:21 +1000600#define SPRN_PA6T_MMCR0 795
601#define PA6T_MMCR0_EN0 0x0000000000000001UL
602#define PA6T_MMCR0_EN1 0x0000000000000002UL
603#define PA6T_MMCR0_EN2 0x0000000000000004UL
604#define PA6T_MMCR0_EN3 0x0000000000000008UL
605#define PA6T_MMCR0_EN4 0x0000000000000010UL
606#define PA6T_MMCR0_EN5 0x0000000000000020UL
607#define PA6T_MMCR0_SUPEN 0x0000000000000040UL
608#define PA6T_MMCR0_PREN 0x0000000000000080UL
609#define PA6T_MMCR0_HYPEN 0x0000000000000100UL
610#define PA6T_MMCR0_FCM0 0x0000000000000200UL
611#define PA6T_MMCR0_FCM1 0x0000000000000400UL
612#define PA6T_MMCR0_INTGEN 0x0000000000000800UL
613#define PA6T_MMCR0_INTEN0 0x0000000000001000UL
614#define PA6T_MMCR0_INTEN1 0x0000000000002000UL
615#define PA6T_MMCR0_INTEN2 0x0000000000004000UL
616#define PA6T_MMCR0_INTEN3 0x0000000000008000UL
617#define PA6T_MMCR0_INTEN4 0x0000000000010000UL
618#define PA6T_MMCR0_INTEN5 0x0000000000020000UL
619#define PA6T_MMCR0_DISCNT 0x0000000000040000UL
620#define PA6T_MMCR0_UOP 0x0000000000080000UL
621#define PA6T_MMCR0_TRG 0x0000000000100000UL
622#define PA6T_MMCR0_TRGEN 0x0000000000200000UL
623#define PA6T_MMCR0_TRGREG 0x0000000001600000UL
624#define PA6T_MMCR0_SIARLOG 0x0000000002000000UL
625#define PA6T_MMCR0_SDARLOG 0x0000000004000000UL
626#define PA6T_MMCR0_PROEN 0x0000000008000000UL
627#define PA6T_MMCR0_PROLOG 0x0000000010000000UL
628#define PA6T_MMCR0_DAMEN2 0x0000000020000000UL
629#define PA6T_MMCR0_DAMEN3 0x0000000040000000UL
630#define PA6T_MMCR0_DAMEN4 0x0000000080000000UL
631#define PA6T_MMCR0_DAMEN5 0x0000000100000000UL
632#define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL
633#define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL
634#define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL
635#define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL
636#define PA6T_MMCR0_HANDDIS 0x0000002000000000UL
637#define PA6T_MMCR0_PCTEN 0x0000004000000000UL
638#define PA6T_MMCR0_SOCEN 0x0000008000000000UL
639#define PA6T_MMCR0_SOCMOD 0x0000010000000000UL
640
641#define SPRN_PA6T_MMCR1 798
642#define PA6T_MMCR1_ES2 0x00000000000000ffUL
643#define PA6T_MMCR1_ES3 0x000000000000ff00UL
644#define PA6T_MMCR1_ES4 0x0000000000ff0000UL
645#define PA6T_MMCR1_ES5 0x00000000ff000000UL
646
Olof Johansson2e1957f2007-09-05 12:09:06 +1000647#define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */
648#define SPRN_PA6T_UPMC1 772 /* ... */
Olof Johansson25fc5302007-04-18 16:38:21 +1000649#define SPRN_PA6T_UPMC2 773
650#define SPRN_PA6T_UPMC3 774
651#define SPRN_PA6T_UPMC4 775
652#define SPRN_PA6T_UPMC5 776
Olof Johansson2e1957f2007-09-05 12:09:06 +1000653#define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */
654#define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */
655#define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */
656#define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */
657#define SPRN_PA6T_PMC0 787
658#define SPRN_PA6T_PMC1 788
659#define SPRN_PA6T_PMC2 789
660#define SPRN_PA6T_PMC3 790
661#define SPRN_PA6T_PMC4 791
662#define SPRN_PA6T_PMC5 792
663#define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */
664#define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */
665#define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */
666#define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */
667
668#define SPRN_PA6T_IER 981 /* Icache Error Register */
669#define SPRN_PA6T_DER 982 /* Dcache Error Register */
670#define SPRN_PA6T_BER 862 /* BIU Error Address Register */
671#define SPRN_PA6T_MER 849 /* MMU Error Register */
672
673#define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */
674#define SPRN_PA6T_IMA1 881 /* ... */
675#define SPRN_PA6T_IMA2 882
676#define SPRN_PA6T_IMA3 883
677#define SPRN_PA6T_IMA4 884
678#define SPRN_PA6T_IMA5 885
679#define SPRN_PA6T_IMA6 886
680#define SPRN_PA6T_IMA7 887
681#define SPRN_PA6T_IMA8 888
682#define SPRN_PA6T_IMA9 889
683#define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */
684#define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */
685#define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */
Geoff Levandcda563f2008-01-19 07:29:47 +1100686#define SPRN_BKMK 1020 /* Cell Bookmark Register */
Olof Johansson2e1957f2007-09-05 12:09:06 +1000687#define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */
688
Olof Johansson6529c132007-01-28 21:25:57 -0600689
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000690#else /* 32-bit */
Andy Fleming555d97a2005-12-15 20:02:04 -0600691#define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */
692#define MMCR0_FC 0x80000000UL /* freeze counters */
693#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
694#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
695#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
696#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
697#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
698#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
699#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
700#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
701#define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/
702#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
703#define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */
704#define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */
705
706#define SPRN_MMCR1 956
707#define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */
708#define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */
709#define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */
710#define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */
711#define SPRN_MMCR2 944
712#define SPRN_PMC1 953 /* Performance Counter Register 1 */
713#define SPRN_PMC2 954 /* Performance Counter Register 2 */
714#define SPRN_PMC3 957 /* Performance Counter Register 3 */
715#define SPRN_PMC4 958 /* Performance Counter Register 4 */
716#define SPRN_PMC5 945 /* Performance Counter Register 5 */
717#define SPRN_PMC6 946 /* Performance Counter Register 6 */
718
719#define SPRN_SIAR 955 /* Sampled Instruction Address Register */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000720
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000721/* Bit definitions for MMCR0 and PMC1 / PMC2. */
722#define MMCR0_PMC1_CYCLES (1 << 7)
723#define MMCR0_PMC1_ICACHEMISS (5 << 7)
724#define MMCR0_PMC1_DTLB (6 << 7)
725#define MMCR0_PMC2_DCACHEMISS 0x6
726#define MMCR0_PMC2_CYCLES 0x1
727#define MMCR0_PMC2_ITLB 0x7
728#define MMCR0_PMC2_LOADMISSTIME 0x5
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000729#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000730
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000731/*
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000732 * SPRG usage:
733 *
734 * All 64-bit:
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100735 * - SPRG1 stores PACA pointer except 64-bit server in
736 * HV mode in which case it is HSPRG0
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000737 *
738 * 64-bit server:
739 * - SPRG0 unused (reserved for HV on Power4)
Benjamin Herrenschmidt063517b2009-07-14 20:52:56 +0000740 * - SPRG2 scratch for exception vectors
741 * - SPRG3 unused (user visible)
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100742 * - HSPRG0 stores PACA in HV mode
743 * - HSPRG1 scratch for "HV" exceptions
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000744 *
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +0000745 * 64-bit embedded
746 * - SPRG0 generic exception scratch
747 * - SPRG2 TLB exception stack
748 * - SPRG3 unused (user visible)
749 * - SPRG4 unused (user visible)
750 * - SPRG6 TLB miss scratch (user visible, sorry !)
751 * - SPRG7 critical exception scratch
752 * - SPRG8 machine check exception scratch
753 * - SPRG9 debug exception scratch
754 *
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000755 * All 32-bit:
756 * - SPRG3 current thread_info pointer
757 * (virtual on BookE, physical on others)
758 *
759 * 32-bit classic:
760 * - SPRG0 scratch for exception vectors
761 * - SPRG1 scratch for exception vectors
762 * - SPRG2 indicator that we are in RTAS
763 * - SPRG4 (603 only) pseudo TLB LRU data
764 *
765 * 32-bit 40x:
766 * - SPRG0 scratch for exception vectors
767 * - SPRG1 scratch for exception vectors
768 * - SPRG2 scratch for exception vectors
769 * - SPRG4 scratch for exception vectors (not 403)
770 * - SPRG5 scratch for exception vectors (not 403)
771 * - SPRG6 scratch for exception vectors (not 403)
772 * - SPRG7 scratch for exception vectors (not 403)
773 *
774 * 32-bit 440 and FSL BookE:
775 * - SPRG0 scratch for exception vectors
776 * - SPRG1 scratch for exception vectors (*)
777 * - SPRG2 scratch for crit interrupts handler
778 * - SPRG4 scratch for exception vectors
779 * - SPRG5 scratch for exception vectors
780 * - SPRG6 scratch for machine check handler
781 * - SPRG7 scratch for exception vectors
782 * - SPRG9 scratch for debug vectors (e500 only)
783 *
784 * Additionally, BookE separates "read" and "write"
785 * of those registers. That allows to use the userspace
786 * readable variant for reads, which can avoid a fault
787 * with KVM type virtualization.
788 *
789 * (*) Under KVM, the host SPRG1 is used to point to
790 * the current VCPU data structure
791 *
792 * 32-bit 8xx:
793 * - SPRG0 scratch for exception vectors
794 * - SPRG1 scratch for exception vectors
795 * - SPRG2 apparently unused but initialized
796 *
797 */
798#ifdef CONFIG_PPC64
Benjamin Herrenschmidt063517b2009-07-14 20:52:56 +0000799#define SPRN_SPRG_PACA SPRN_SPRG1
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000800#else
801#define SPRN_SPRG_THREAD SPRN_SPRG3
802#endif
803
804#ifdef CONFIG_PPC_BOOK3S_64
Benjamin Herrenschmidt063517b2009-07-14 20:52:56 +0000805#define SPRN_SPRG_SCRATCH0 SPRN_SPRG2
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100806#define SPRN_SPRG_HPACA SPRN_HSPRG0
807#define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1
808
809#define GET_PACA(rX) \
810 BEGIN_FTR_SECTION_NESTED(66); \
811 mfspr rX,SPRN_SPRG_PACA; \
812 FTR_SECTION_ELSE_NESTED(66); \
813 mfspr rX,SPRN_SPRG_HPACA; \
814 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66)
815
816#define SET_PACA(rX) \
817 BEGIN_FTR_SECTION_NESTED(66); \
818 mtspr SPRN_SPRG_PACA,rX; \
819 FTR_SECTION_ELSE_NESTED(66); \
820 mtspr SPRN_SPRG_HPACA,rX; \
821 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66)
Paul Mackerras673b1892011-04-05 13:59:58 +1000822
823#define GET_SCRATCH0(rX) \
824 BEGIN_FTR_SECTION_NESTED(66); \
825 mfspr rX,SPRN_SPRG_SCRATCH0; \
826 FTR_SECTION_ELSE_NESTED(66); \
827 mfspr rX,SPRN_SPRG_HSCRATCH0; \
828 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66)
829
830#define SET_SCRATCH0(rX) \
831 BEGIN_FTR_SECTION_NESTED(66); \
832 mtspr SPRN_SPRG_SCRATCH0,rX; \
833 FTR_SECTION_ELSE_NESTED(66); \
834 mtspr SPRN_SPRG_HSCRATCH0,rX; \
835 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE_206, 66)
Paul Mackerras593adf32011-05-11 00:39:50 +0000836
837#else /* CONFIG_PPC_BOOK3S_64 */
838#define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0
839#define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX
840
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000841#endif
842
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +0000843#ifdef CONFIG_PPC_BOOK3E_64
844#define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8
845#define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG7
846#define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9
847#define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2
848#define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6
849#define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100850
851#define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX
852#define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA
853
Benjamin Herrenschmidt13363ab2009-07-23 23:15:39 +0000854#endif
855
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000856#ifdef CONFIG_PPC_BOOK3S_32
857#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
858#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
859#define SPRN_SPRG_RTAS SPRN_SPRG2
860#define SPRN_SPRG_603_LRU SPRN_SPRG4
861#endif
862
863#ifdef CONFIG_40x
864#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
865#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
866#define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
867#define SPRN_SPRG_SCRATCH3 SPRN_SPRG4
868#define SPRN_SPRG_SCRATCH4 SPRN_SPRG5
869#define SPRN_SPRG_SCRATCH5 SPRN_SPRG6
870#define SPRN_SPRG_SCRATCH6 SPRN_SPRG7
871#endif
872
873#ifdef CONFIG_BOOKE
874#define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0
875#define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0
876#define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1
877#define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1
878#define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2
879#define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2
880#define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R
881#define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W
882#define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R
883#define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W
884#define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG6R
885#define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG6W
886#define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R
887#define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W
888#ifdef CONFIG_E200
889#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R
890#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W
891#else
892#define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9
893#define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9
894#endif
895#define SPRN_SPRG_RVCPU SPRN_SPRG1
896#define SPRN_SPRG_WVCPU SPRN_SPRG1
897#endif
898
899#ifdef CONFIG_8xx
900#define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
901#define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
902#endif
903
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100904
905
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000906/*
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000907 * An mtfsf instruction with the L bit set. On CPUs that support this a
Anton Blanchard52aed7c2006-10-06 02:54:07 +1000908 * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored.
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000909 *
910 * Until binutils gets the new form of mtfsf, hardwire the instruction.
911 */
912#ifdef CONFIG_PPC64
913#define MTFSF_L(REG) \
914 .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25))
915#else
916#define MTFSF_L(REG) mtfsf 0xff, (REG)
917#endif
918
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000919/* Processor Version Register (PVR) field extraction */
920
921#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
922#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
923
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000924#define __is_processor(pv) (PVR_VER(mfspr(SPRN_PVR)) == (pv))
925
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000926/*
927 * IBM has further subdivided the standard PowerPC 16-bit version and
928 * revision subfields of the PVR for the PowerPC 403s into the following:
929 */
930
931#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
932#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
933#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
934#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
935#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
936#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
937
938/* Processor Version Numbers */
939
940#define PVR_403GA 0x00200000
941#define PVR_403GB 0x00200100
942#define PVR_403GC 0x00200200
943#define PVR_403GCX 0x00201400
944#define PVR_405GP 0x40110000
Dave Kleikampe7f75ad2010-03-05 10:43:12 +0000945#define PVR_476 0x11a52000
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000946#define PVR_STB03XXX 0x40310000
947#define PVR_NP405H 0x41410000
948#define PVR_NP405L 0x41610000
949#define PVR_601 0x00010000
950#define PVR_602 0x00050000
951#define PVR_603 0x00030000
952#define PVR_603e 0x00060000
953#define PVR_603ev 0x00070000
954#define PVR_603r 0x00071000
955#define PVR_604 0x00040000
956#define PVR_604e 0x00090000
957#define PVR_604r 0x000A0000
958#define PVR_620 0x00140000
959#define PVR_740 0x00080000
960#define PVR_750 PVR_740
961#define PVR_740P 0x10080000
962#define PVR_750P PVR_740P
963#define PVR_7400 0x000C0000
964#define PVR_7410 0x800C0000
965#define PVR_7450 0x80000000
966#define PVR_8540 0x80200000
967#define PVR_8560 0x80200000
Liu Yuac6f1202011-01-25 14:02:13 +0800968#define PVR_VER_E500V1 0x8020
969#define PVR_VER_E500V2 0x8021
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000970/*
971 * For the 8xx processors, all of them report the same PVR family for
972 * the PowerPC core. The various versions of these processors must be
973 * differentiated by the version number in the Communication Processor
974 * Module (CPM).
975 */
976#define PVR_821 0x00500000
977#define PVR_823 PVR_821
978#define PVR_850 PVR_821
979#define PVR_860 PVR_821
980#define PVR_8240 0x00810100
981#define PVR_8245 0x80811014
982#define PVR_8260 PVR_8240
983
Torez Smithb4e8c8d2010-03-05 10:45:54 +0000984/* 476 Simulator seems to currently have the PVR of the 602... */
985#define PVR_476_ISS 0x00052000
986
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000987/* 64-bit processors */
988/* XXX the prefix should be PVR_, we'll do a global sweep to fix it one day */
Michael Neulingd6b89a12006-05-09 11:33:38 -0500989#define PV_NORTHSTAR 0x0033
990#define PV_PULSAR 0x0034
991#define PV_POWER4 0x0035
992#define PV_ICESTAR 0x0036
993#define PV_SSTAR 0x0037
994#define PV_POWER4p 0x0038
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000995#define PV_970 0x0039
Michael Neulingd6b89a12006-05-09 11:33:38 -0500996#define PV_POWER5 0x003A
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000997#define PV_POWER5p 0x003B
Anton Blanchard0837e322011-03-09 14:38:42 +1100998#define PV_POWER7 0x003F
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000999#define PV_970FX 0x003C
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +11001000#define PV_POWER6 0x003E
1001#define PV_POWER7 0x003F
Michael Neulingd6b89a12006-05-09 11:33:38 -05001002#define PV_630 0x0040
1003#define PV_630p 0x0041
1004#define PV_970MP 0x0044
Jake Moilanen362ff7b2006-10-18 10:47:22 -05001005#define PV_970GX 0x0045
Michael Neulingd6b89a12006-05-09 11:33:38 -05001006#define PV_BE 0x0070
Olof Johanssonb3ebd1d2006-09-06 14:35:57 -05001007#define PV_PA6T 0x0090
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001008
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001009/* Macros for setting and retrieving special purpose registers */
1010#ifndef __ASSEMBLY__
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001011#define mfmsr() ({unsigned long rval; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001012 asm volatile("mfmsr %0" : "=r" (rval)); rval;})
Benjamin Herrenschmidt0866eb92010-07-09 15:21:41 +10001013#ifdef CONFIG_PPC_BOOK3S_64
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001014#define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
Paul Mackerras4c75f842009-06-12 02:00:50 +00001015 : : "r" (v) : "memory")
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001016#define mtmsrd(v) __mtmsrd((v), 0)
Paul Mackerrasf78541dc2005-10-28 22:53:37 +10001017#define mtmsr(v) mtmsrd(v)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001018#else
Paul Mackerras4c75f842009-06-12 02:00:50 +00001019#define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v) : "memory")
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001020#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001021
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001022#define mfspr(rn) ({unsigned long rval; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001023 asm volatile("mfspr %0," __stringify(rn) \
1024 : "=r" (rval)); rval;})
Benjamin Herrenschmidt2fae0a52009-06-14 16:16:10 +00001025#define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : : "r" (v)\
1026 : "memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001027
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001028#ifdef __powerpc64__
1029#ifdef CONFIG_PPC_CELL
1030#define mftb() ({unsigned long rval; \
1031 asm volatile( \
1032 "90: mftb %0;\n" \
1033 "97: cmpwi %0,0;\n" \
1034 " beq- 90b;\n" \
1035 "99:\n" \
1036 ".section __ftr_fixup,\"a\"\n" \
1037 ".align 3\n" \
1038 "98:\n" \
1039 " .llong %1\n" \
1040 " .llong %1\n" \
1041 " .llong 97b-98b\n" \
1042 " .llong 99b-98b\n" \
Michael Ellermanfac23fe2008-06-24 11:32:54 +10001043 " .llong 0\n" \
1044 " .llong 0\n" \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001045 ".previous" \
1046 : "=r" (rval) : "i" (CPU_FTR_CELL_TB_BUG)); rval;})
1047#else
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001048#define mftb() ({unsigned long rval; \
1049 asm volatile("mftb %0" : "=r" (rval)); rval;})
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001050#endif /* !CONFIG_PPC_CELL */
1051
1052#else /* __powerpc64__ */
1053
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001054#define mftbl() ({unsigned long rval; \
1055 asm volatile("mftbl %0" : "=r" (rval)); rval;})
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +10001056#define mftbu() ({unsigned long rval; \
1057 asm volatile("mftbu %0" : "=r" (rval)); rval;})
1058#endif /* !__powerpc64__ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001059
1060#define mttbl(v) asm volatile("mttbl %0":: "r"(v))
1061#define mttbu(v) asm volatile("mttbu %0":: "r"(v))
1062
1063#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001064#define mfsrin(v) ({unsigned int rval; \
1065 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \
1066 rval;})
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001067#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001068
1069#define proc_trap() asm volatile("trap")
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001070
1071#ifdef CONFIG_PPC64
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001072
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001073extern void ppc64_runlatch_on(void);
Anton Blanchard4138d652010-08-06 03:28:19 +00001074extern void __ppc64_runlatch_off(void);
1075
1076#define ppc64_runlatch_off() \
1077 do { \
1078 if (cpu_has_feature(CPU_FTR_CTRL) && \
1079 test_thread_flag(TIF_RUNLATCH)) \
1080 __ppc64_runlatch_off(); \
1081 } while (0)
Benjamin Herrenschmidt43501472005-11-07 14:27:33 +11001082
1083extern unsigned long scom970_read(unsigned int address);
1084extern void scom970_write(unsigned int address, unsigned long value);
1085
Paul Mackerrasa0652fc2006-03-27 15:03:03 +11001086#else
1087#define ppc64_runlatch_on()
1088#define ppc64_runlatch_off()
1089
Benjamin Herrenschmidt43501472005-11-07 14:27:33 +11001090#endif /* CONFIG_PPC64 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001091
1092#define __get_SP() ({unsigned long sp; \
1093 asm volatile("mr %0,1": "=r" (sp)); sp;})
1094
Anton Vorontsov322b4392008-12-17 10:08:55 +00001095struct pt_regs;
1096
1097extern void ppc_save_regs(struct pt_regs *regs);
1098
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001099#endif /* __ASSEMBLY__ */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001100#endif /* __KERNEL__ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001101#endif /* _ASM_POWERPC_REG_H */