blob: 2713be4bca412fbda3c7426e165362208b0b732e [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01009#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010010#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020011#include <linux/seq_file.h>
12#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090013#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090014#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010016#include <linux/pci.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010033 pgprot_t mask_set;
34 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010035 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080036 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010037 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010038 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080039 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070040 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010041};
42
Suresh Siddhaad5ca552008-09-23 14:00:42 -070043/*
44 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
45 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
46 * entries change the page attribute in parallel to some other cpu
47 * splitting a large page entry along with changing the attribute.
48 */
49static DEFINE_SPINLOCK(cpa_lock);
50
Shaohua Lid75586a2008-08-21 10:46:06 +080051#define CPA_FLUSHTLB 1
52#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070053#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080054
Thomas Gleixner65280e62008-05-05 16:35:21 +020055#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020056static unsigned long direct_pages_count[PG_LEVEL_NUM];
57
Thomas Gleixner65280e62008-05-05 16:35:21 +020058void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020059{
Andi Kleence0c0e52008-05-02 11:46:49 +020060 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080061 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020062 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080063 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020064}
65
Thomas Gleixner65280e62008-05-05 16:35:21 +020066static void split_page_count(int level)
67{
68 direct_pages_count[level]--;
69 direct_pages_count[level - 1] += PTRS_PER_PTE;
70}
71
Alexey Dobriyane1759c22008-10-15 23:50:22 +040072void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020073{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000074 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010075 direct_pages_count[PG_LEVEL_4K] << 2);
76#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000077 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010078 direct_pages_count[PG_LEVEL_2M] << 11);
79#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000080 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010081 direct_pages_count[PG_LEVEL_2M] << 12);
82#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020083#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010084 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000085 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010086 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020087#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020088}
89#else
90static inline void split_page_count(int level) { }
91#endif
92
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010093#ifdef CONFIG_X86_64
94
95static inline unsigned long highmap_start_pfn(void)
96{
97 return __pa(_text) >> PAGE_SHIFT;
98}
99
100static inline unsigned long highmap_end_pfn(void)
101{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800102 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100103}
104
105#endif
106
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100107#ifdef CONFIG_DEBUG_PAGEALLOC
108# define debug_pagealloc 1
109#else
110# define debug_pagealloc 0
111#endif
112
Arjan van de Vened724be2008-01-30 13:34:04 +0100113static inline int
114within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100115{
Arjan van de Vened724be2008-01-30 13:34:04 +0100116 return addr >= start && addr < end;
117}
118
119/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100120 * Flushing functions
121 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100122
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123/**
124 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800125 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100126 * @size: number of bytes to flush
127 *
128 * clflush is an unordered instruction which needs fencing with mfence
129 * to avoid ordering issues.
130 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100131void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100132{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100133 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100134
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100135 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100136
137 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
138 clflush(vaddr);
139 /*
140 * Flush any possible final partial cacheline:
141 */
142 clflush(vend);
143
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100144 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100145}
Eric Anholte517a5e2009-09-10 17:48:48 -0700146EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100147
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100148static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100149{
Andi Kleen6bb83832008-02-04 16:48:06 +0100150 unsigned long cache = (unsigned long)arg;
151
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100152 /*
153 * Flush all to work around Errata in early athlons regarding
154 * large page flushing.
155 */
156 __flush_tlb_all();
157
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700158 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100159 wbinvd();
160}
161
Andi Kleen6bb83832008-02-04 16:48:06 +0100162static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100163{
164 BUG_ON(irqs_disabled());
165
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200166 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100167}
168
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100169static void __cpa_flush_range(void *arg)
170{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100171 /*
172 * We could optimize that further and do individual per page
173 * tlb invalidates for a low number of pages. Caveat: we must
174 * flush the high aliases on 64bit as well.
175 */
176 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100177}
178
Andi Kleen6bb83832008-02-04 16:48:06 +0100179static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100180{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100181 unsigned int i, level;
182 unsigned long addr;
183
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100185 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100186
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200187 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100188
Andi Kleen6bb83832008-02-04 16:48:06 +0100189 if (!cache)
190 return;
191
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100192 /*
193 * We only need to flush on one CPU,
194 * clflush is a MESI-coherent instruction that
195 * will cause all other CPUs to flush the same
196 * cachelines:
197 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100198 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
199 pte_t *pte = lookup_address(addr, &level);
200
201 /*
202 * Only flush present addresses:
203 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100204 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100205 clflush_cache_range((void *) addr, PAGE_SIZE);
206 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100207}
208
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700209static void cpa_flush_array(unsigned long *start, int numpages, int cache,
210 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800211{
212 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700213 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800214
215 BUG_ON(irqs_disabled());
216
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700217 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800218
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700219 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800220 return;
221
Shaohua Lid75586a2008-08-21 10:46:06 +0800222 /*
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
226 * cachelines:
227 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700228 for (i = 0; i < numpages; i++) {
229 unsigned long addr;
230 pte_t *pte;
231
232 if (in_flags & CPA_PAGES_ARRAY)
233 addr = (unsigned long)page_address(pages[i]);
234 else
235 addr = start[i];
236
237 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800238
239 /*
240 * Only flush present addresses:
241 */
242 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700243 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800244 }
245}
246
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100247/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100248 * Certain areas of memory on x86 require very specific protection flags,
249 * for example the BIOS area or kernel text. Callers don't always get this
250 * right (again, ioremap() on BIOS memory is not uncommon) so this function
251 * checks and fixes these known static required protection bits.
252 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100253static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
254 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100255{
256 pgprot_t forbidden = __pgprot(0);
257
Ingo Molnar687c4822008-01-30 13:34:04 +0100258 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100259 * The BIOS area between 640k and 1Mb needs to be executable for
260 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100261 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100262#ifdef CONFIG_PCI_BIOS
263 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100265#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100266
267 /*
268 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100269 * Does not cover __inittext since that is gone later on. On
270 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100271 */
272 if (within(address, (unsigned long)_text, (unsigned long)_etext))
273 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100275 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100276 * The .rodata section needs to be read-only. Using the pfn
277 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100278 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100279 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
280 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100281 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100282
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800283#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700284 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800285 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
286 * kernel text mappings for the large page aligned text, rodata sections
287 * will be always read-only. For the kernel identity mappings covering
288 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700289 *
290 * This will preserve the large page mappings for kernel text/data
291 * at no extra cost.
292 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800293 if (kernel_set_to_readonly &&
294 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800295 (unsigned long)__end_rodata_hpage_align)) {
296 unsigned int level;
297
298 /*
299 * Don't enforce the !RW mapping for the kernel text mapping,
300 * if the current mapping is already using small page mapping.
301 * No need to work hard to preserve large page mappings in this
302 * case.
303 *
304 * This also fixes the Linux Xen paravirt guest boot failure
305 * (because of unexpected read-only mappings for kernel identity
306 * mappings). In this paravirt guest case, the kernel text
307 * mapping and the kernel identity mapping share the same
308 * page-table pages. Thus we can't really use different
309 * protections for the kernel text and identity mappings. Also,
310 * these shared mappings are made of small page mappings.
311 * Thus this don't enforce !RW mapping for small page kernel
312 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300313 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800314 */
315 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
316 pgprot_val(forbidden) |= _PAGE_RW;
317 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700318#endif
319
Arjan van de Vened724be2008-01-30 13:34:04 +0100320 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100321
322 return prot;
323}
324
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100325/*
326 * Lookup the page table entry for a virtual address. Return a pointer
327 * to the entry and the level of the mapping.
328 *
329 * Note: We return pud and pmd either when the entry is marked large
330 * or when the present bit is not set. Otherwise we would return a
331 * pointer to a nonexisting mapping.
332 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100333pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100334{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 pgd_t *pgd = pgd_offset_k(address);
336 pud_t *pud;
337 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100338
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100339 *level = PG_LEVEL_NONE;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 if (pgd_none(*pgd))
342 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 pud = pud_offset(pgd, address);
345 if (pud_none(*pud))
346 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100347
348 *level = PG_LEVEL_1G;
349 if (pud_large(*pud) || !pud_present(*pud))
350 return (pte_t *)pud;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pmd = pmd_offset(pud, address);
353 if (pmd_none(*pmd))
354 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100355
356 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100357 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100360 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100361
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100362 return pte_offset_kernel(pmd, address);
363}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200364EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100365
Ingo Molnar9df84992008-02-04 16:48:09 +0100366/*
367 * Set the new pmd in all the pgds we know about:
368 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100369static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100370{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100371 /* change init_mm */
372 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100373#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100374 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100375 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100377 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100378 pgd_t *pgd;
379 pud_t *pud;
380 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100381
Ingo Molnar44af6c42008-01-30 13:34:03 +0100382 pgd = (pgd_t *)page_address(page) + pgd_index(address);
383 pud = pud_offset(pgd, address);
384 pmd = pmd_offset(pud, address);
385 set_pte_atomic((pte_t *)pmd, pte);
386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100388#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389}
390
Ingo Molnar9df84992008-02-04 16:48:09 +0100391static int
392try_preserve_large_page(pte_t *kpte, unsigned long address,
393 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100394{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800395 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100396 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100397 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100398 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100399 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100400
Andi Kleenc9caa022008-03-12 03:53:29 +0100401 if (cpa->force_split)
402 return 1;
403
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800404 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100405 /*
406 * Check for races, another CPU might have split this page
407 * up already:
408 */
409 tmp = lookup_address(address, &level);
410 if (tmp != kpte)
411 goto out_unlock;
412
413 switch (level) {
414 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100415 psize = PMD_PAGE_SIZE;
416 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100417 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100418#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100419 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100420 psize = PUD_PAGE_SIZE;
421 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100422 break;
423#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100424 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100425 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100426 goto out_unlock;
427 }
428
429 /*
430 * Calculate the number of pages, which fit into this large
431 * page starting at address:
432 */
433 nextpage_addr = (address + psize) & pmask;
434 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100435 if (numpages < cpa->numpages)
436 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100437
438 /*
439 * We are safe now. Check whether the new pgprot is the same:
440 */
441 old_pte = *kpte;
matthieu castet64edc8e2010-11-16 22:30:27 +0100442 old_prot = new_prot = req_prot = pte_pgprot(old_pte);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100443
matthieu castet64edc8e2010-11-16 22:30:27 +0100444 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
445 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100446
447 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800448 * Set the PSE and GLOBAL flags only if the PRESENT flag is
449 * set otherwise pmd_present/pmd_huge will return true even on
450 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
451 * for the ancient hardware that doesn't support it.
452 */
453 if (pgprot_val(new_prot) & _PAGE_PRESENT)
454 pgprot_val(new_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
455 else
456 pgprot_val(new_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
457
458 new_prot = canon_pgprot(new_prot);
459
460 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100461 * old_pte points to the large page base address. So we need
462 * to add the offset of the virtual address:
463 */
464 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
465 cpa->pfn = pfn;
466
matthieu castet64edc8e2010-11-16 22:30:27 +0100467 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100468
469 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100470 * We need to check the full range, whether
471 * static_protection() requires a different pgprot for one of
472 * the pages in the range we try to preserve:
473 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100474 addr = address & pmask;
475 pfn = pte_pfn(old_pte);
476 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
477 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100478
479 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
480 goto out_unlock;
481 }
482
483 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100484 * If there are no changes, return. maxpages has been updated
485 * above:
486 */
487 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100488 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100489 goto out_unlock;
490 }
491
492 /*
493 * We need to change the attributes. Check, whether we can
494 * change the large page in one go. We request a split, when
495 * the address is not aligned and the number of pages is
496 * smaller than the number of pages in the large page. Note
497 * that we limited the number of possible pages already to
498 * the number of pages in the large page.
499 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100500 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100501 /*
502 * The address is aligned and the number of pages
503 * covers the full page.
504 */
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800505 new_pte = pfn_pte(pte_pfn(old_pte), new_prot);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100506 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800507 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100508 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100509 }
510
511out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800512 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100513
Ingo Molnarbeaff632008-02-04 16:48:09 +0100514 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100515}
516
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100517static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100518{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800519 unsigned long pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100520 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100521 pte_t *pbase, *tmp;
522 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700523 struct page *base;
524
525 if (!debug_pagealloc)
526 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100527 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700528 if (!debug_pagealloc)
529 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700530 if (!base)
531 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100532
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800533 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100534 /*
535 * Check for races, another CPU might have split this page
536 * up for us already:
537 */
538 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100539 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100540 goto out_unlock;
541
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100542 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700543 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100544 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100545 /*
546 * If we ever want to utilize the PAT bit, we need to
547 * update this function to make sure it's converted from
548 * bit 12 to bit 7 when we cross from the 2MB level to
549 * the 4K level:
550 */
551 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100552
Andi Kleenf07333f2008-02-04 16:48:09 +0100553#ifdef CONFIG_X86_64
554 if (level == PG_LEVEL_1G) {
555 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800556 /*
557 * Set the PSE flags only if the PRESENT flag is set
558 * otherwise pmd_present/pmd_huge will return true
559 * even on a non present pmd.
560 */
561 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
562 pgprot_val(ref_prot) |= _PAGE_PSE;
563 else
564 pgprot_val(ref_prot) &= ~_PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100565 }
566#endif
567
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100568 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800569 * Set the GLOBAL flags only if the PRESENT flag is set
570 * otherwise pmd/pte_present will return true even on a non
571 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
572 * for the ancient hardware that doesn't support it.
573 */
574 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
575 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
576 else
577 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
578
579 /*
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100580 * Get the target pfn from the original entry:
581 */
582 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100583 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800584 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100585
Andi Kleence0c0e52008-05-02 11:46:49 +0200586 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700587 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
588 split_page_count(level);
589
590#ifdef CONFIG_X86_64
591 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200592 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
593 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700594#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200595
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100596 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100597 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100598 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100599 * We use the standard kernel pagetable protections for the new
600 * pagetable protections, the actual ptes set above control the
601 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100602 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100603 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100604
605 /*
606 * Intel Atom errata AAH41 workaround.
607 *
608 * The real fix should be in hw or in a microcode update, but
609 * we also probabilistically try to reduce the window of having
610 * a large TLB mixed with 4K TLBs while instruction fetches are
611 * going on.
612 */
613 __flush_tlb_all();
614
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100615 base = NULL;
616
617out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100618 /*
619 * If we dropped out via the lookup_address check under
620 * pgd_lock then stick the page back into the pool:
621 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700622 if (base)
623 __free_page(base);
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800624 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100625
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100626 return 0;
627}
628
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800629static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
630 int primary)
631{
632 /*
633 * Ignore all non primary paths.
634 */
635 if (!primary)
636 return 0;
637
638 /*
639 * Ignore the NULL PTE for kernel identity mapping, as it is expected
640 * to have holes.
641 * Also set numpages to '1' indicating that we processed cpa req for
642 * one virtual address page and its pfn. TBD: numpages can be set based
643 * on the initial value and the level returned by lookup_address().
644 */
645 if (within(vaddr, PAGE_OFFSET,
646 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
647 cpa->numpages = 1;
648 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
649 return 0;
650 } else {
651 WARN(1, KERN_WARNING "CPA: called for zero pte. "
652 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
653 *cpa->vaddr);
654
655 return -EFAULT;
656 }
657}
658
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100659static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100660{
Shaohua Lid75586a2008-08-21 10:46:06 +0800661 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100662 int do_split, err;
663 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100664 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200666 if (cpa->flags & CPA_PAGES_ARRAY) {
667 struct page *page = cpa->pages[cpa->curpage];
668 if (unlikely(PageHighMem(page)))
669 return 0;
670 address = (unsigned long)page_address(page);
671 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800672 address = cpa->vaddr[cpa->curpage];
673 else
674 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100675repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100676 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800678 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100679
680 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800681 if (!pte_val(old_pte))
682 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100683
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100684 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100685 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100686 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100687 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100688
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100689 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
690 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100691
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100692 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100693
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100694 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800695 * Set the GLOBAL flags only if the PRESENT flag is
696 * set otherwise pte_present will return true even on
697 * a non present pte. The canon_pgprot will clear
698 * _PAGE_GLOBAL for the ancient hardware that doesn't
699 * support it.
700 */
701 if (pgprot_val(new_prot) & _PAGE_PRESENT)
702 pgprot_val(new_prot) |= _PAGE_GLOBAL;
703 else
704 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
705
706 /*
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100707 * We need to keep the pfn from the existing PTE,
708 * after all we're only going to change it's attributes
709 * not the memory it points to
710 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100711 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
712 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100713 /*
714 * Do we really change anything ?
715 */
716 if (pte_val(old_pte) != pte_val(new_pte)) {
717 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800718 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100719 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100720 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100721 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100723
724 /*
725 * Check, whether we can keep the large page intact
726 * and just change the pte:
727 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100728 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100729 /*
730 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100731 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100732 * try_large_page:
733 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100734 if (do_split <= 0)
735 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100736
737 /*
738 * We have to split the large page:
739 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100740 err = split_large_page(kpte, address);
741 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700742 /*
743 * Do a global flush tlb after splitting the large page
744 * and before we do the actual change page attribute in the PTE.
745 *
746 * With out this, we violate the TLB application note, that says
747 * "The TLBs may contain both ordinary and large-page
748 * translations for a 4-KByte range of linear addresses. This
749 * may occur if software modifies the paging structures so that
750 * the page size used for the address range changes. If the two
751 * translations differ with respect to page frame or attributes
752 * (e.g., permissions), processor behavior is undefined and may
753 * be implementation-specific."
754 *
755 * We do this global tlb flush inside the cpa_lock, so that we
756 * don't allow any other cpu, with stale tlb entries change the
757 * page attribute in parallel, that also falls into the
758 * just split large page entry.
759 */
760 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100761 goto repeat;
762 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100763
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100764 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100765}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100767static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
768
769static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100770{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100771 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900772 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900773 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900774 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100775
Yinghai Lu965194c2008-07-12 14:31:28 -0700776 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100777 return 0;
778
Yinghai Luf361a452008-07-10 20:38:26 -0700779#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700780 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700781 return 0;
782#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100783 /*
784 * No need to redo, when the primary call touched the direct
785 * mapping already:
786 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200787 if (cpa->flags & CPA_PAGES_ARRAY) {
788 struct page *page = cpa->pages[cpa->curpage];
789 if (unlikely(PageHighMem(page)))
790 return 0;
791 vaddr = (unsigned long)page_address(page);
792 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800793 vaddr = cpa->vaddr[cpa->curpage];
794 else
795 vaddr = *cpa->vaddr;
796
797 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800798 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100799
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100800 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900801 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700802 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800803
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100804 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900805 if (ret)
806 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100807 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100808
Arjan van de Ven488fd992008-01-30 13:34:07 +0100809#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100810 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900811 * If the primary call didn't touch the high mapping already
812 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100813 * to touch the high mapped kernel as well:
814 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900815 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
816 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
817 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
818 __START_KERNEL_map - phys_base;
819 alias_cpa = *cpa;
820 alias_cpa.vaddr = &temp_cpa_vaddr;
821 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100822
Tejun Heo992f4c12009-06-22 11:56:24 +0900823 /*
824 * The high mapping range is imprecise, so ignore the
825 * return value.
826 */
827 __change_page_attr_set_clr(&alias_cpa, 0);
828 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100829#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900830
831 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100832}
833
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100834static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100835{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100836 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100837
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100838 while (numpages) {
839 /*
840 * Store the remaining nr of pages for the large page
841 * preservation check.
842 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100843 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800844 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700845 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800846 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100847
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700848 if (!debug_pagealloc)
849 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100850 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700851 if (!debug_pagealloc)
852 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100853 if (ret)
854 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100855
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100856 if (checkalias) {
857 ret = cpa_process_alias(cpa);
858 if (ret)
859 return ret;
860 }
861
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100862 /*
863 * Adjust the number of pages with the result of the
864 * CPA operation. Either a large page has been
865 * preserved or a single page update happened.
866 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100867 BUG_ON(cpa->numpages > numpages);
868 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700869 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800870 cpa->curpage++;
871 else
872 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
873
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100874 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100875 return 0;
876}
877
Andi Kleen6bb83832008-02-04 16:48:06 +0100878static inline int cache_attr(pgprot_t attr)
879{
880 return pgprot_val(attr) &
881 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
882}
883
Shaohua Lid75586a2008-08-21 10:46:06 +0800884static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100885 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700886 int force_split, int in_flag,
887 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100888{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100889 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200890 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500891 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100892
893 /*
894 * Check, if we are requested to change a not supported
895 * feature:
896 */
897 mask_set = canon_pgprot(mask_set);
898 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100899 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100900 return 0;
901
Thomas Gleixner69b14152008-02-13 11:04:50 +0100902 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700903 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800904 int i;
905 for (i = 0; i < numpages; i++) {
906 if (addr[i] & ~PAGE_MASK) {
907 addr[i] &= PAGE_MASK;
908 WARN_ON_ONCE(1);
909 }
910 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700911 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
912 /*
913 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
914 * No need to cehck in that case
915 */
916 if (*addr & ~PAGE_MASK) {
917 *addr &= PAGE_MASK;
918 /*
919 * People should not be passing in unaligned addresses:
920 */
921 WARN_ON_ONCE(1);
922 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500923 /*
924 * Save address for cache flush. *addr is modified in the call
925 * to __change_page_attr_set_clr() below.
926 */
927 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100928 }
929
Nick Piggin5843d9a2008-08-01 03:15:21 +0200930 /* Must avoid aliasing mappings in the highmem code */
931 kmap_flush_unused();
932
Nick Piggindb64fe02008-10-18 20:27:03 -0700933 vm_unmap_aliases();
934
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100935 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700936 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100937 cpa.numpages = numpages;
938 cpa.mask_set = mask_set;
939 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800940 cpa.flags = 0;
941 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100942 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100943
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700944 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
945 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800946
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100947 /* No alias checking for _NX bit modifications */
948 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
949
950 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100951
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100952 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100953 * Check whether we really changed something:
954 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800955 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800956 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200957
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100958 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100959 * No need to flush, when we did not set any of the caching
960 * attributes:
961 */
962 cache = cache_attr(mask_set);
963
964 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100965 * On success we use clflush, when the CPU supports it to
Linus Torvalds11520e52012-12-15 15:15:24 -0800966 * avoid the wbindv. If the CPU does not support it and in the
967 * error case we fall back to cpa_flush_all (which uses
968 * wbindv):
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100969 */
Linus Torvalds11520e52012-12-15 15:15:24 -0800970 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700971 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
972 cpa_flush_array(addr, numpages, cache,
973 cpa.flags, pages);
974 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500975 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800976 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100977 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200978
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100979out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100980 return ret;
981}
982
Shaohua Lid75586a2008-08-21 10:46:06 +0800983static inline int change_page_attr_set(unsigned long *addr, int numpages,
984 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100985{
Shaohua Lid75586a2008-08-21 10:46:06 +0800986 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700987 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100988}
989
Shaohua Lid75586a2008-08-21 10:46:06 +0800990static inline int change_page_attr_clear(unsigned long *addr, int numpages,
991 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100992{
Shaohua Lid75586a2008-08-21 10:46:06 +0800993 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700994 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100995}
996
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700997static inline int cpa_set_pages_array(struct page **pages, int numpages,
998 pgprot_t mask)
999{
1000 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1001 CPA_PAGES_ARRAY, pages);
1002}
1003
1004static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1005 pgprot_t mask)
1006{
1007 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1008 CPA_PAGES_ARRAY, pages);
1009}
1010
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001011int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001012{
Suresh Siddhade33c442008-04-25 17:07:22 -07001013 /*
1014 * for now UC MINUS. see comments in ioremap_nocache()
1015 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001016 return change_page_attr_set(&addr, numpages,
1017 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001018}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001019
1020int set_memory_uc(unsigned long addr, int numpages)
1021{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001022 int ret;
1023
Suresh Siddhade33c442008-04-25 17:07:22 -07001024 /*
1025 * for now UC MINUS. see comments in ioremap_nocache()
1026 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001027 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1028 _PAGE_CACHE_UC_MINUS, NULL);
1029 if (ret)
1030 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001031
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001032 ret = _set_memory_uc(addr, numpages);
1033 if (ret)
1034 goto out_free;
1035
1036 return 0;
1037
1038out_free:
1039 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1040out_err:
1041 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001042}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001043EXPORT_SYMBOL(set_memory_uc);
1044
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001045static int _set_memory_array(unsigned long *addr, int addrinarray,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001046 unsigned long new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001047{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001048 int i, j;
1049 int ret;
1050
Shaohua Lid75586a2008-08-21 10:46:06 +08001051 /*
1052 * for now UC MINUS. see comments in ioremap_nocache()
1053 */
1054 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001055 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001056 new_type, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001057 if (ret)
1058 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001059 }
1060
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001061 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +08001062 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001063
1064 if (!ret && new_type == _PAGE_CACHE_WC)
1065 ret = change_page_attr_set_clr(addr, addrinarray,
1066 __pgprot(_PAGE_CACHE_WC),
1067 __pgprot(_PAGE_CACHE_MASK),
1068 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001069 if (ret)
1070 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001071
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001072 return 0;
1073
1074out_free:
1075 for (j = 0; j < i; j++)
1076 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1077
1078 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001079}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001080
1081int set_memory_array_uc(unsigned long *addr, int addrinarray)
1082{
1083 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_UC_MINUS);
1084}
Shaohua Lid75586a2008-08-21 10:46:06 +08001085EXPORT_SYMBOL(set_memory_array_uc);
1086
Pauli Nieminen4f646252010-04-01 12:45:01 +00001087int set_memory_array_wc(unsigned long *addr, int addrinarray)
1088{
1089 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_WC);
1090}
1091EXPORT_SYMBOL(set_memory_array_wc);
1092
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001093int _set_memory_wc(unsigned long addr, int numpages)
1094{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001095 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001096 unsigned long addr_copy = addr;
1097
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001098 ret = change_page_attr_set(&addr, numpages,
1099 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001100 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001101 ret = change_page_attr_set_clr(&addr_copy, numpages,
1102 __pgprot(_PAGE_CACHE_WC),
1103 __pgprot(_PAGE_CACHE_MASK),
1104 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001105 }
1106 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001107}
1108
1109int set_memory_wc(unsigned long addr, int numpages)
1110{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001111 int ret;
1112
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001113 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001114 return set_memory_uc(addr, numpages);
1115
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001116 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1117 _PAGE_CACHE_WC, NULL);
1118 if (ret)
1119 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001120
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001121 ret = _set_memory_wc(addr, numpages);
1122 if (ret)
1123 goto out_free;
1124
1125 return 0;
1126
1127out_free:
1128 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1129out_err:
1130 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001131}
1132EXPORT_SYMBOL(set_memory_wc);
1133
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001134int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001135{
Shaohua Lid75586a2008-08-21 10:46:06 +08001136 return change_page_attr_clear(&addr, numpages,
1137 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001138}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001139
1140int set_memory_wb(unsigned long addr, int numpages)
1141{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001142 int ret;
1143
1144 ret = _set_memory_wb(addr, numpages);
1145 if (ret)
1146 return ret;
1147
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001148 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001149 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001150}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001151EXPORT_SYMBOL(set_memory_wb);
1152
Shaohua Lid75586a2008-08-21 10:46:06 +08001153int set_memory_array_wb(unsigned long *addr, int addrinarray)
1154{
1155 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001156 int ret;
1157
1158 ret = change_page_attr_clear(addr, addrinarray,
1159 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001160 if (ret)
1161 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001162
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001163 for (i = 0; i < addrinarray; i++)
1164 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001165
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001166 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001167}
1168EXPORT_SYMBOL(set_memory_array_wb);
1169
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001170int set_memory_x(unsigned long addr, int numpages)
1171{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001172 if (!(__supported_pte_mask & _PAGE_NX))
1173 return 0;
1174
Shaohua Lid75586a2008-08-21 10:46:06 +08001175 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001176}
1177EXPORT_SYMBOL(set_memory_x);
1178
1179int set_memory_nx(unsigned long addr, int numpages)
1180{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001181 if (!(__supported_pte_mask & _PAGE_NX))
1182 return 0;
1183
Shaohua Lid75586a2008-08-21 10:46:06 +08001184 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001185}
1186EXPORT_SYMBOL(set_memory_nx);
1187
1188int set_memory_ro(unsigned long addr, int numpages)
1189{
Shaohua Lid75586a2008-08-21 10:46:06 +08001190 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001191}
Bruce Allana03352d2008-09-29 20:19:22 -07001192EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001193
1194int set_memory_rw(unsigned long addr, int numpages)
1195{
Shaohua Lid75586a2008-08-21 10:46:06 +08001196 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001197}
Bruce Allana03352d2008-09-29 20:19:22 -07001198EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001199
1200int set_memory_np(unsigned long addr, int numpages)
1201{
Shaohua Lid75586a2008-08-21 10:46:06 +08001202 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001203}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001204
Andi Kleenc9caa022008-03-12 03:53:29 +01001205int set_memory_4k(unsigned long addr, int numpages)
1206{
Shaohua Lid75586a2008-08-21 10:46:06 +08001207 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001208 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001209}
1210
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001211int set_pages_uc(struct page *page, int numpages)
1212{
1213 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001214
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001215 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001216}
1217EXPORT_SYMBOL(set_pages_uc);
1218
Pauli Nieminen4f646252010-04-01 12:45:01 +00001219static int _set_pages_array(struct page **pages, int addrinarray,
1220 unsigned long new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001221{
1222 unsigned long start;
1223 unsigned long end;
1224 int i;
1225 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001226 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001227
1228 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001229 if (PageHighMem(pages[i]))
1230 continue;
1231 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001232 end = start + PAGE_SIZE;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001233 if (reserve_memtype(start, end, new_type, NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001234 goto err_out;
1235 }
1236
Pauli Nieminen4f646252010-04-01 12:45:01 +00001237 ret = cpa_set_pages_array(pages, addrinarray,
1238 __pgprot(_PAGE_CACHE_UC_MINUS));
1239 if (!ret && new_type == _PAGE_CACHE_WC)
1240 ret = change_page_attr_set_clr(NULL, addrinarray,
1241 __pgprot(_PAGE_CACHE_WC),
1242 __pgprot(_PAGE_CACHE_MASK),
1243 0, CPA_PAGES_ARRAY, pages);
1244 if (ret)
1245 goto err_out;
1246 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001247err_out:
1248 free_idx = i;
1249 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001250 if (PageHighMem(pages[i]))
1251 continue;
1252 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001253 end = start + PAGE_SIZE;
1254 free_memtype(start, end);
1255 }
1256 return -EINVAL;
1257}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001258
1259int set_pages_array_uc(struct page **pages, int addrinarray)
1260{
1261 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_UC_MINUS);
1262}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001263EXPORT_SYMBOL(set_pages_array_uc);
1264
Pauli Nieminen4f646252010-04-01 12:45:01 +00001265int set_pages_array_wc(struct page **pages, int addrinarray)
1266{
1267 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_WC);
1268}
1269EXPORT_SYMBOL(set_pages_array_wc);
1270
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001271int set_pages_wb(struct page *page, int numpages)
1272{
1273 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001274
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001275 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001276}
1277EXPORT_SYMBOL(set_pages_wb);
1278
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001279int set_pages_array_wb(struct page **pages, int addrinarray)
1280{
1281 int retval;
1282 unsigned long start;
1283 unsigned long end;
1284 int i;
1285
1286 retval = cpa_clear_pages_array(pages, addrinarray,
1287 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001288 if (retval)
1289 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001290
1291 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001292 if (PageHighMem(pages[i]))
1293 continue;
1294 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001295 end = start + PAGE_SIZE;
1296 free_memtype(start, end);
1297 }
1298
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001299 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001300}
1301EXPORT_SYMBOL(set_pages_array_wb);
1302
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001303int set_pages_x(struct page *page, int numpages)
1304{
1305 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001306
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001307 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001308}
1309EXPORT_SYMBOL(set_pages_x);
1310
1311int set_pages_nx(struct page *page, int numpages)
1312{
1313 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001314
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001315 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001316}
1317EXPORT_SYMBOL(set_pages_nx);
1318
1319int set_pages_ro(struct page *page, int numpages)
1320{
1321 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001322
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001323 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001324}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001325
1326int set_pages_rw(struct page *page, int numpages)
1327{
1328 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001329
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001330 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001331}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001334
1335static int __set_pages_p(struct page *page, int numpages)
1336{
Shaohua Lid75586a2008-08-21 10:46:06 +08001337 unsigned long tempaddr = (unsigned long) page_address(page);
1338 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001339 .numpages = numpages,
1340 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001341 .mask_clr = __pgprot(0),
1342 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001343
Suresh Siddha55121b42008-09-23 14:00:40 -07001344 /*
1345 * No alias checking needed for setting present flag. otherwise,
1346 * we may need to break large pages for 64-bit kernel text
1347 * mappings (this adds to complexity if we want to do this from
1348 * atomic context especially). Let's keep it simple!
1349 */
1350 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001351}
1352
1353static int __set_pages_np(struct page *page, int numpages)
1354{
Shaohua Lid75586a2008-08-21 10:46:06 +08001355 unsigned long tempaddr = (unsigned long) page_address(page);
1356 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001357 .numpages = numpages,
1358 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001359 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1360 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001361
Suresh Siddha55121b42008-09-23 14:00:40 -07001362 /*
1363 * No alias checking needed for setting not present flag. otherwise,
1364 * we may need to break large pages for 64-bit kernel text
1365 * mappings (this adds to complexity if we want to do this from
1366 * atomic context especially). Let's keep it simple!
1367 */
1368 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001369}
1370
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371void kernel_map_pages(struct page *page, int numpages, int enable)
1372{
1373 if (PageHighMem(page))
1374 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001375 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001376 debug_check_no_locks_freed(page_address(page),
1377 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001378 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001379
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001380 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001381 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001382 * Large pages for identity mappings are not used at boot time
1383 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001385 if (enable)
1386 __set_pages_p(page, numpages);
1387 else
1388 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001389
1390 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001391 * We should perform an IPI and flush all tlbs,
1392 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 */
1394 __flush_tlb_all();
1395}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001396
1397#ifdef CONFIG_HIBERNATION
1398
1399bool kernel_page_present(struct page *page)
1400{
1401 unsigned int level;
1402 pte_t *pte;
1403
1404 if (PageHighMem(page))
1405 return false;
1406
1407 pte = lookup_address((unsigned long)page_address(page), &level);
1408 return (pte_val(*pte) & _PAGE_PRESENT);
1409}
1410
1411#endif /* CONFIG_HIBERNATION */
1412
1413#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001414
1415/*
1416 * The testcases use internal knowledge of the implementation that shouldn't
1417 * be exposed to the rest of the kernel. Include these directly here.
1418 */
1419#ifdef CONFIG_CPA_DEBUG
1420#include "pageattr-test.c"
1421#endif