blob: 460bed4fc5b159ecd12d99a8ea770b0d90369b8a [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070021 *
Suresh Siddhae61d98d2008-07-10 11:16:35 -070022 * This file implements early detection/parsing of Remapping Devices
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070023 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
Suresh Siddhae61d98d2008-07-10 11:16:35 -070025 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070027 */
28
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020029#define pr_fmt(fmt) "DMAR: " fmt
Donald Dutilee9071b02012-06-08 17:13:11 -040030
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070031#include <linux/pci.h>
32#include <linux/dmar.h>
Kay, Allen M38717942008-09-09 18:37:29 +030033#include <linux/iova.h>
34#include <linux/intel-iommu.h>
Suresh Siddhafe962e92008-07-10 11:16:42 -070035#include <linux/timer.h>
Suresh Siddha0ac24912009-03-16 17:04:54 -070036#include <linux/irq.h>
37#include <linux/interrupt.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Len Browneb27cae2009-07-06 23:40:19 -040039#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Alex Williamsona5459cf2014-06-12 16:12:31 -060041#include <linux/iommu.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -040043#include <asm/iommu_table.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070044
Joerg Roedel078e1ee2012-09-26 12:44:43 +020045#include "irq_remapping.h"
46
Jiang Liuc2a0b532014-11-09 22:47:56 +080047typedef int (*dmar_res_handler_t)(struct acpi_dmar_header *, void *);
48struct dmar_res_callback {
49 dmar_res_handler_t cb[ACPI_DMAR_TYPE_RESERVED];
50 void *arg[ACPI_DMAR_TYPE_RESERVED];
51 bool ignore_unhandled;
52 bool print_entry;
53};
54
Jiang Liu3a5670e2014-02-19 14:07:33 +080055/*
56 * Assumptions:
57 * 1) The hotplug framework guarentees that DMAR unit will be hot-added
58 * before IO devices managed by that unit.
59 * 2) The hotplug framework guarantees that DMAR unit will be hot-removed
60 * after IO devices managed by that unit.
61 * 3) Hotplug events are rare.
62 *
63 * Locking rules for DMA and interrupt remapping related global data structures:
64 * 1) Use dmar_global_lock in process context
65 * 2) Use RCU in interrupt context
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070066 */
Jiang Liu3a5670e2014-02-19 14:07:33 +080067DECLARE_RWSEM(dmar_global_lock);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070068LIST_HEAD(dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070069
Suresh Siddha41750d32011-08-23 17:05:18 -070070struct acpi_table_header * __initdata dmar_tbl;
Jiang Liu2e455282014-02-19 14:07:36 +080071static int dmar_dev_scope_status = 1;
Jiang Liu78d8e702014-11-09 22:47:57 +080072static unsigned long dmar_seq_ids[BITS_TO_LONGS(DMAR_UNITS_SUPPORTED)];
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070073
Jiang Liu694835d2014-01-06 14:18:16 +080074static int alloc_iommu(struct dmar_drhd_unit *drhd);
Jiang Liua868e6b2014-01-06 14:18:20 +080075static void free_iommu(struct intel_iommu *iommu);
Jiang Liu694835d2014-01-06 14:18:16 +080076
Joerg Roedelb0119e82017-02-01 13:23:08 +010077extern const struct iommu_ops intel_iommu_ops;
78
Jiang Liu6b197242014-11-09 22:47:58 +080079static void dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070080{
81 /*
82 * add INCLUDE_ALL at the tail, so scan the list will find it at
83 * the very end.
84 */
85 if (drhd->include_all)
Jiang Liu0e242612014-02-19 14:07:34 +080086 list_add_tail_rcu(&drhd->list, &dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070087 else
Jiang Liu0e242612014-02-19 14:07:34 +080088 list_add_rcu(&drhd->list, &dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070089}
90
Jiang Liubb3a6b72014-02-19 14:07:24 +080091void *dmar_alloc_dev_scope(void *start, void *end, int *cnt)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070092{
93 struct acpi_dmar_device_scope *scope;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070094
95 *cnt = 0;
96 while (start < end) {
97 scope = start;
Bob Moore83118b02014-07-30 12:21:00 +080098 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_NAMESPACE ||
David Woodhouse07cb52f2014-03-07 14:39:27 +000099 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700100 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
101 (*cnt)++;
Linn Crosettoae3e7f32013-04-23 12:26:45 -0600102 else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC &&
103 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_HPET) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400104 pr_warn("Unsupported device scope\n");
Yinghai Lu5715f0f2010-04-08 19:58:22 +0100105 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700106 start += scope->length;
107 }
108 if (*cnt == 0)
Jiang Liubb3a6b72014-02-19 14:07:24 +0800109 return NULL;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700110
David Woodhouse832bd852014-03-07 15:08:36 +0000111 return kcalloc(*cnt, sizeof(struct dmar_dev_scope), GFP_KERNEL);
Jiang Liubb3a6b72014-02-19 14:07:24 +0800112}
113
David Woodhouse832bd852014-03-07 15:08:36 +0000114void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt)
Jiang Liuada4d4b2014-01-06 14:18:09 +0800115{
Jiang Liub683b232014-02-19 14:07:32 +0800116 int i;
David Woodhouse832bd852014-03-07 15:08:36 +0000117 struct device *tmp_dev;
Jiang Liub683b232014-02-19 14:07:32 +0800118
Jiang Liuada4d4b2014-01-06 14:18:09 +0800119 if (*devices && *cnt) {
Jiang Liub683b232014-02-19 14:07:32 +0800120 for_each_active_dev_scope(*devices, *cnt, i, tmp_dev)
David Woodhouse832bd852014-03-07 15:08:36 +0000121 put_device(tmp_dev);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800122 kfree(*devices);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800123 }
Jiang Liu0e242612014-02-19 14:07:34 +0800124
125 *devices = NULL;
126 *cnt = 0;
Jiang Liuada4d4b2014-01-06 14:18:09 +0800127}
128
Jiang Liu59ce0512014-02-19 14:07:35 +0800129/* Optimize out kzalloc()/kfree() for normal cases */
130static char dmar_pci_notify_info_buf[64];
131
132static struct dmar_pci_notify_info *
133dmar_alloc_pci_notify_info(struct pci_dev *dev, unsigned long event)
134{
135 int level = 0;
136 size_t size;
137 struct pci_dev *tmp;
138 struct dmar_pci_notify_info *info;
139
140 BUG_ON(dev->is_virtfn);
141
142 /* Only generate path[] for device addition event */
143 if (event == BUS_NOTIFY_ADD_DEVICE)
144 for (tmp = dev; tmp; tmp = tmp->bus->self)
145 level++;
146
147 size = sizeof(*info) + level * sizeof(struct acpi_dmar_pci_path);
148 if (size <= sizeof(dmar_pci_notify_info_buf)) {
149 info = (struct dmar_pci_notify_info *)dmar_pci_notify_info_buf;
150 } else {
151 info = kzalloc(size, GFP_KERNEL);
152 if (!info) {
153 pr_warn("Out of memory when allocating notify_info "
154 "for %s.\n", pci_name(dev));
Jiang Liu2e455282014-02-19 14:07:36 +0800155 if (dmar_dev_scope_status == 0)
156 dmar_dev_scope_status = -ENOMEM;
Jiang Liu59ce0512014-02-19 14:07:35 +0800157 return NULL;
158 }
159 }
160
161 info->event = event;
162 info->dev = dev;
163 info->seg = pci_domain_nr(dev->bus);
164 info->level = level;
165 if (event == BUS_NOTIFY_ADD_DEVICE) {
Jiang Liu5ae05662014-04-15 10:35:35 +0800166 for (tmp = dev; tmp; tmp = tmp->bus->self) {
167 level--;
Joerg Roedel57384592014-10-02 11:50:25 +0200168 info->path[level].bus = tmp->bus->number;
Jiang Liu59ce0512014-02-19 14:07:35 +0800169 info->path[level].device = PCI_SLOT(tmp->devfn);
170 info->path[level].function = PCI_FUNC(tmp->devfn);
171 if (pci_is_root_bus(tmp->bus))
172 info->bus = tmp->bus->number;
173 }
174 }
175
176 return info;
177}
178
179static inline void dmar_free_pci_notify_info(struct dmar_pci_notify_info *info)
180{
181 if ((void *)info != dmar_pci_notify_info_buf)
182 kfree(info);
183}
184
185static bool dmar_match_pci_path(struct dmar_pci_notify_info *info, int bus,
186 struct acpi_dmar_pci_path *path, int count)
187{
188 int i;
189
190 if (info->bus != bus)
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200191 goto fallback;
Jiang Liu59ce0512014-02-19 14:07:35 +0800192 if (info->level != count)
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200193 goto fallback;
Jiang Liu59ce0512014-02-19 14:07:35 +0800194
195 for (i = 0; i < count; i++) {
196 if (path[i].device != info->path[i].device ||
197 path[i].function != info->path[i].function)
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200198 goto fallback;
Jiang Liu59ce0512014-02-19 14:07:35 +0800199 }
200
201 return true;
Joerg Roedel80f7b3d2014-09-22 16:30:22 +0200202
203fallback:
204
205 if (count != 1)
206 return false;
207
208 i = info->level - 1;
209 if (bus == info->path[i].bus &&
210 path[0].device == info->path[i].device &&
211 path[0].function == info->path[i].function) {
212 pr_info(FW_BUG "RMRR entry for device %02x:%02x.%x is broken - applying workaround\n",
213 bus, path[0].device, path[0].function);
214 return true;
215 }
216
217 return false;
Jiang Liu59ce0512014-02-19 14:07:35 +0800218}
219
220/* Return: > 0 if match found, 0 if no match found, < 0 if error happens */
221int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
222 void *start, void*end, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000223 struct dmar_dev_scope *devices,
224 int devices_cnt)
Jiang Liu59ce0512014-02-19 14:07:35 +0800225{
226 int i, level;
David Woodhouse832bd852014-03-07 15:08:36 +0000227 struct device *tmp, *dev = &info->dev->dev;
Jiang Liu59ce0512014-02-19 14:07:35 +0800228 struct acpi_dmar_device_scope *scope;
229 struct acpi_dmar_pci_path *path;
230
231 if (segment != info->seg)
232 return 0;
233
234 for (; start < end; start += scope->length) {
235 scope = start;
236 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
237 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_BRIDGE)
238 continue;
239
240 path = (struct acpi_dmar_pci_path *)(scope + 1);
241 level = (scope->length - sizeof(*scope)) / sizeof(*path);
242 if (!dmar_match_pci_path(info, scope->bus, path, level))
243 continue;
244
Roland Dreierffb2d1e2016-06-02 17:46:10 -0700245 /*
246 * We expect devices with endpoint scope to have normal PCI
247 * headers, and devices with bridge scope to have bridge PCI
248 * headers. However PCI NTB devices may be listed in the
249 * DMAR table with bridge scope, even though they have a
250 * normal PCI header. NTB devices are identified by class
251 * "BRIDGE_OTHER" (0680h) - we don't declare a socpe mismatch
252 * for this special case.
253 */
254 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
255 info->dev->hdr_type != PCI_HEADER_TYPE_NORMAL) ||
256 (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE &&
257 (info->dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
258 info->dev->class >> 8 != PCI_CLASS_BRIDGE_OTHER))) {
Jiang Liu59ce0512014-02-19 14:07:35 +0800259 pr_warn("Device scope type does not match for %s\n",
David Woodhouse832bd852014-03-07 15:08:36 +0000260 pci_name(info->dev));
Jiang Liu59ce0512014-02-19 14:07:35 +0800261 return -EINVAL;
262 }
263
264 for_each_dev_scope(devices, devices_cnt, i, tmp)
265 if (tmp == NULL) {
David Woodhouse832bd852014-03-07 15:08:36 +0000266 devices[i].bus = info->dev->bus->number;
267 devices[i].devfn = info->dev->devfn;
268 rcu_assign_pointer(devices[i].dev,
269 get_device(dev));
Jiang Liu59ce0512014-02-19 14:07:35 +0800270 return 1;
271 }
272 BUG_ON(i >= devices_cnt);
273 }
274
275 return 0;
276}
277
278int dmar_remove_dev_scope(struct dmar_pci_notify_info *info, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000279 struct dmar_dev_scope *devices, int count)
Jiang Liu59ce0512014-02-19 14:07:35 +0800280{
281 int index;
David Woodhouse832bd852014-03-07 15:08:36 +0000282 struct device *tmp;
Jiang Liu59ce0512014-02-19 14:07:35 +0800283
284 if (info->seg != segment)
285 return 0;
286
287 for_each_active_dev_scope(devices, count, index, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +0000288 if (tmp == &info->dev->dev) {
Andreea-Cristina Bernateecbad72014-08-18 15:20:56 +0300289 RCU_INIT_POINTER(devices[index].dev, NULL);
Jiang Liu59ce0512014-02-19 14:07:35 +0800290 synchronize_rcu();
David Woodhouse832bd852014-03-07 15:08:36 +0000291 put_device(tmp);
Jiang Liu59ce0512014-02-19 14:07:35 +0800292 return 1;
293 }
294
295 return 0;
296}
297
298static int dmar_pci_bus_add_dev(struct dmar_pci_notify_info *info)
299{
300 int ret = 0;
301 struct dmar_drhd_unit *dmaru;
302 struct acpi_dmar_hardware_unit *drhd;
303
304 for_each_drhd_unit(dmaru) {
305 if (dmaru->include_all)
306 continue;
307
308 drhd = container_of(dmaru->hdr,
309 struct acpi_dmar_hardware_unit, header);
310 ret = dmar_insert_dev_scope(info, (void *)(drhd + 1),
311 ((void *)drhd) + drhd->header.length,
312 dmaru->segment,
313 dmaru->devices, dmaru->devices_cnt);
Andy Shevchenkof9808072017-03-16 16:23:54 +0200314 if (ret)
Jiang Liu59ce0512014-02-19 14:07:35 +0800315 break;
316 }
317 if (ret >= 0)
318 ret = dmar_iommu_notify_scope_dev(info);
Jiang Liu2e455282014-02-19 14:07:36 +0800319 if (ret < 0 && dmar_dev_scope_status == 0)
320 dmar_dev_scope_status = ret;
Jiang Liu59ce0512014-02-19 14:07:35 +0800321
322 return ret;
323}
324
325static void dmar_pci_bus_del_dev(struct dmar_pci_notify_info *info)
326{
327 struct dmar_drhd_unit *dmaru;
328
329 for_each_drhd_unit(dmaru)
330 if (dmar_remove_dev_scope(info, dmaru->segment,
331 dmaru->devices, dmaru->devices_cnt))
332 break;
333 dmar_iommu_notify_scope_dev(info);
334}
335
336static int dmar_pci_bus_notifier(struct notifier_block *nb,
337 unsigned long action, void *data)
338{
339 struct pci_dev *pdev = to_pci_dev(data);
340 struct dmar_pci_notify_info *info;
341
Ashok Raj1c387182016-10-21 15:32:05 -0700342 /* Only care about add/remove events for physical functions.
343 * For VFs we actually do the lookup based on the corresponding
344 * PF in device_to_iommu() anyway. */
Jiang Liu59ce0512014-02-19 14:07:35 +0800345 if (pdev->is_virtfn)
346 return NOTIFY_DONE;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +0100347 if (action != BUS_NOTIFY_ADD_DEVICE &&
348 action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu59ce0512014-02-19 14:07:35 +0800349 return NOTIFY_DONE;
350
351 info = dmar_alloc_pci_notify_info(pdev, action);
352 if (!info)
353 return NOTIFY_DONE;
354
355 down_write(&dmar_global_lock);
356 if (action == BUS_NOTIFY_ADD_DEVICE)
357 dmar_pci_bus_add_dev(info);
Joerg Roedele6a8c9b2016-02-29 23:49:47 +0100358 else if (action == BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu59ce0512014-02-19 14:07:35 +0800359 dmar_pci_bus_del_dev(info);
360 up_write(&dmar_global_lock);
361
362 dmar_free_pci_notify_info(info);
363
364 return NOTIFY_OK;
365}
366
367static struct notifier_block dmar_pci_bus_nb = {
368 .notifier_call = dmar_pci_bus_notifier,
369 .priority = INT_MIN,
370};
371
Jiang Liu6b197242014-11-09 22:47:58 +0800372static struct dmar_drhd_unit *
373dmar_find_dmaru(struct acpi_dmar_hardware_unit *drhd)
374{
375 struct dmar_drhd_unit *dmaru;
376
377 list_for_each_entry_rcu(dmaru, &dmar_drhd_units, list)
378 if (dmaru->segment == drhd->segment &&
379 dmaru->reg_base_addr == drhd->address)
380 return dmaru;
381
382 return NULL;
383}
384
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700385/**
386 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
387 * structure which uniquely represent one DMA remapping hardware unit
388 * present in the platform
389 */
Jiang Liu6b197242014-11-09 22:47:58 +0800390static int dmar_parse_one_drhd(struct acpi_dmar_header *header, void *arg)
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700391{
392 struct acpi_dmar_hardware_unit *drhd;
393 struct dmar_drhd_unit *dmaru;
Andy Shevchenko3f6db652017-03-16 16:23:53 +0200394 int ret;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700395
David Woodhousee523b382009-04-10 22:27:48 -0700396 drhd = (struct acpi_dmar_hardware_unit *)header;
Jiang Liu6b197242014-11-09 22:47:58 +0800397 dmaru = dmar_find_dmaru(drhd);
398 if (dmaru)
399 goto out;
400
401 dmaru = kzalloc(sizeof(*dmaru) + header->length, GFP_KERNEL);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700402 if (!dmaru)
403 return -ENOMEM;
404
Jiang Liu6b197242014-11-09 22:47:58 +0800405 /*
406 * If header is allocated from slab by ACPI _DSM method, we need to
407 * copy the content because the memory buffer will be freed on return.
408 */
409 dmaru->hdr = (void *)(dmaru + 1);
410 memcpy(dmaru->hdr, header, header->length);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700411 dmaru->reg_base_addr = drhd->address;
David Woodhouse276dbf992009-04-04 01:45:37 +0100412 dmaru->segment = drhd->segment;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700413 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
David Woodhouse07cb52f2014-03-07 14:39:27 +0000414 dmaru->devices = dmar_alloc_dev_scope((void *)(drhd + 1),
415 ((void *)drhd) + drhd->header.length,
416 &dmaru->devices_cnt);
417 if (dmaru->devices_cnt && dmaru->devices == NULL) {
418 kfree(dmaru);
419 return -ENOMEM;
Jiang Liu2e455282014-02-19 14:07:36 +0800420 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700421
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700422 ret = alloc_iommu(dmaru);
423 if (ret) {
David Woodhouse07cb52f2014-03-07 14:39:27 +0000424 dmar_free_dev_scope(&dmaru->devices,
425 &dmaru->devices_cnt);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700426 kfree(dmaru);
427 return ret;
428 }
429 dmar_register_drhd_unit(dmaru);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800430
Jiang Liu6b197242014-11-09 22:47:58 +0800431out:
Jiang Liuc2a0b532014-11-09 22:47:56 +0800432 if (arg)
433 (*(int *)arg)++;
434
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700435 return 0;
436}
437
Jiang Liua868e6b2014-01-06 14:18:20 +0800438static void dmar_free_drhd(struct dmar_drhd_unit *dmaru)
439{
440 if (dmaru->devices && dmaru->devices_cnt)
441 dmar_free_dev_scope(&dmaru->devices, &dmaru->devices_cnt);
442 if (dmaru->iommu)
443 free_iommu(dmaru->iommu);
444 kfree(dmaru);
445}
446
Jiang Liuc2a0b532014-11-09 22:47:56 +0800447static int __init dmar_parse_one_andd(struct acpi_dmar_header *header,
448 void *arg)
David Woodhousee625b4a2014-03-07 14:34:38 +0000449{
450 struct acpi_dmar_andd *andd = (void *)header;
451
452 /* Check for NUL termination within the designated length */
Bob Moore83118b02014-07-30 12:21:00 +0800453 if (strnlen(andd->device_name, header->length - 8) == header->length - 8) {
David Woodhousee625b4a2014-03-07 14:34:38 +0000454 WARN_TAINT(1, TAINT_FIRMWARE_WORKAROUND,
455 "Your BIOS is broken; ANDD object name is not NUL-terminated\n"
456 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
457 dmi_get_system_info(DMI_BIOS_VENDOR),
458 dmi_get_system_info(DMI_BIOS_VERSION),
459 dmi_get_system_info(DMI_PRODUCT_VERSION));
460 return -EINVAL;
461 }
462 pr_info("ANDD device: %x name: %s\n", andd->device_number,
Bob Moore83118b02014-07-30 12:21:00 +0800463 andd->device_name);
David Woodhousee625b4a2014-03-07 14:34:38 +0000464
465 return 0;
466}
467
David Woodhouseaa697072009-10-07 12:18:00 +0100468#ifdef CONFIG_ACPI_NUMA
Jiang Liu6b197242014-11-09 22:47:58 +0800469static int dmar_parse_one_rhsa(struct acpi_dmar_header *header, void *arg)
Suresh Siddhaee34b322009-10-02 11:01:21 -0700470{
471 struct acpi_dmar_rhsa *rhsa;
472 struct dmar_drhd_unit *drhd;
473
474 rhsa = (struct acpi_dmar_rhsa *)header;
David Woodhouseaa697072009-10-07 12:18:00 +0100475 for_each_drhd_unit(drhd) {
Suresh Siddhaee34b322009-10-02 11:01:21 -0700476 if (drhd->reg_base_addr == rhsa->base_address) {
477 int node = acpi_map_pxm_to_node(rhsa->proximity_domain);
478
479 if (!node_online(node))
480 node = -1;
481 drhd->iommu->node = node;
David Woodhouseaa697072009-10-07 12:18:00 +0100482 return 0;
483 }
Suresh Siddhaee34b322009-10-02 11:01:21 -0700484 }
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100485 WARN_TAINT(
486 1, TAINT_FIRMWARE_WORKAROUND,
487 "Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
488 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
489 drhd->reg_base_addr,
490 dmi_get_system_info(DMI_BIOS_VENDOR),
491 dmi_get_system_info(DMI_BIOS_VERSION),
492 dmi_get_system_info(DMI_PRODUCT_VERSION));
Suresh Siddhaee34b322009-10-02 11:01:21 -0700493
David Woodhouseaa697072009-10-07 12:18:00 +0100494 return 0;
Suresh Siddhaee34b322009-10-02 11:01:21 -0700495}
Jiang Liuc2a0b532014-11-09 22:47:56 +0800496#else
497#define dmar_parse_one_rhsa dmar_res_noop
David Woodhouseaa697072009-10-07 12:18:00 +0100498#endif
Suresh Siddhaee34b322009-10-02 11:01:21 -0700499
Arnd Bergmann3bd71e12017-09-12 22:10:21 +0200500static void
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700501dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
502{
503 struct acpi_dmar_hardware_unit *drhd;
504 struct acpi_dmar_reserved_memory *rmrr;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800505 struct acpi_dmar_atsr *atsr;
Roland Dreier17b60972009-09-24 12:14:00 -0700506 struct acpi_dmar_rhsa *rhsa;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700507
508 switch (header->type) {
509 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800510 drhd = container_of(header, struct acpi_dmar_hardware_unit,
511 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400512 pr_info("DRHD base: %#016Lx flags: %#x\n",
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800513 (unsigned long long)drhd->address, drhd->flags);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700514 break;
515 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800516 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
517 header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400518 pr_info("RMRR base: %#016Lx end: %#016Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700519 (unsigned long long)rmrr->base_address,
520 (unsigned long long)rmrr->end_address);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700521 break;
Bob Moore83118b02014-07-30 12:21:00 +0800522 case ACPI_DMAR_TYPE_ROOT_ATS:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800523 atsr = container_of(header, struct acpi_dmar_atsr, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400524 pr_info("ATSR flags: %#x\n", atsr->flags);
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800525 break;
Bob Moore83118b02014-07-30 12:21:00 +0800526 case ACPI_DMAR_TYPE_HARDWARE_AFFINITY:
Roland Dreier17b60972009-09-24 12:14:00 -0700527 rhsa = container_of(header, struct acpi_dmar_rhsa, header);
Donald Dutilee9071b02012-06-08 17:13:11 -0400528 pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
Roland Dreier17b60972009-09-24 12:14:00 -0700529 (unsigned long long)rhsa->base_address,
530 rhsa->proximity_domain);
531 break;
Bob Moore83118b02014-07-30 12:21:00 +0800532 case ACPI_DMAR_TYPE_NAMESPACE:
David Woodhousee625b4a2014-03-07 14:34:38 +0000533 /* We don't print this here because we need to sanity-check
534 it first. So print it in dmar_parse_one_andd() instead. */
535 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700536 }
537}
538
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700539/**
540 * dmar_table_detect - checks to see if the platform supports DMAR devices
541 */
542static int __init dmar_table_detect(void)
543{
544 acpi_status status = AE_OK;
545
546 /* if we could find DMAR table, then there are DMAR devices */
Lv Zheng6b11d1d2016-12-14 15:04:39 +0800547 status = acpi_get_table(ACPI_SIG_DMAR, 0, &dmar_tbl);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700548
549 if (ACPI_SUCCESS(status) && !dmar_tbl) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400550 pr_warn("Unable to map DMAR\n");
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700551 status = AE_NOT_FOUND;
552 }
553
Andy Shevchenko8326c5d2017-03-16 16:23:51 +0200554 return ACPI_SUCCESS(status) ? 0 : -ENOENT;
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700555}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700556
Jiang Liuc2a0b532014-11-09 22:47:56 +0800557static int dmar_walk_remapping_entries(struct acpi_dmar_header *start,
558 size_t len, struct dmar_res_callback *cb)
559{
Jiang Liuc2a0b532014-11-09 22:47:56 +0800560 struct acpi_dmar_header *iter, *next;
561 struct acpi_dmar_header *end = ((void *)start) + len;
562
Andy Shevchenko4a8ed2b2017-03-16 16:23:52 +0200563 for (iter = start; iter < end; iter = next) {
Jiang Liuc2a0b532014-11-09 22:47:56 +0800564 next = (void *)iter + iter->length;
565 if (iter->length == 0) {
566 /* Avoid looping forever on bad ACPI tables */
567 pr_debug(FW_BUG "Invalid 0-length structure\n");
568 break;
569 } else if (next > end) {
570 /* Avoid passing table end */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200571 pr_warn(FW_BUG "Record passes table end\n");
Andy Shevchenko4a8ed2b2017-03-16 16:23:52 +0200572 return -EINVAL;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800573 }
574
575 if (cb->print_entry)
576 dmar_table_print_dmar_entry(iter);
577
578 if (iter->type >= ACPI_DMAR_TYPE_RESERVED) {
579 /* continue for forward compatibility */
580 pr_debug("Unknown DMAR structure type %d\n",
581 iter->type);
582 } else if (cb->cb[iter->type]) {
Andy Shevchenko4a8ed2b2017-03-16 16:23:52 +0200583 int ret;
584
Jiang Liuc2a0b532014-11-09 22:47:56 +0800585 ret = cb->cb[iter->type](iter, cb->arg[iter->type]);
Andy Shevchenko4a8ed2b2017-03-16 16:23:52 +0200586 if (ret)
587 return ret;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800588 } else if (!cb->ignore_unhandled) {
589 pr_warn("No handler for DMAR structure type %d\n",
590 iter->type);
Andy Shevchenko4a8ed2b2017-03-16 16:23:52 +0200591 return -EINVAL;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800592 }
593 }
594
Andy Shevchenko4a8ed2b2017-03-16 16:23:52 +0200595 return 0;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800596}
597
598static inline int dmar_walk_dmar_table(struct acpi_table_dmar *dmar,
599 struct dmar_res_callback *cb)
600{
601 return dmar_walk_remapping_entries((void *)(dmar + 1),
602 dmar->header.length - sizeof(*dmar), cb);
603}
604
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700605/**
606 * parse_dmar_table - parses the DMA reporting table
607 */
608static int __init
609parse_dmar_table(void)
610{
611 struct acpi_table_dmar *dmar;
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800612 int drhd_count = 0;
Andy Shevchenko3f6db652017-03-16 16:23:53 +0200613 int ret;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800614 struct dmar_res_callback cb = {
615 .print_entry = true,
616 .ignore_unhandled = true,
617 .arg[ACPI_DMAR_TYPE_HARDWARE_UNIT] = &drhd_count,
618 .cb[ACPI_DMAR_TYPE_HARDWARE_UNIT] = &dmar_parse_one_drhd,
619 .cb[ACPI_DMAR_TYPE_RESERVED_MEMORY] = &dmar_parse_one_rmrr,
620 .cb[ACPI_DMAR_TYPE_ROOT_ATS] = &dmar_parse_one_atsr,
621 .cb[ACPI_DMAR_TYPE_HARDWARE_AFFINITY] = &dmar_parse_one_rhsa,
622 .cb[ACPI_DMAR_TYPE_NAMESPACE] = &dmar_parse_one_andd,
623 };
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700624
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700625 /*
626 * Do it again, earlier dmar_tbl mapping could be mapped with
627 * fixed map.
628 */
629 dmar_table_detect();
630
Joseph Cihulaa59b50e2009-06-30 19:31:10 -0700631 /*
632 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
633 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
634 */
635 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
636
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700637 dmar = (struct acpi_table_dmar *)dmar_tbl;
638 if (!dmar)
639 return -ENODEV;
640
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700641 if (dmar->width < PAGE_SHIFT - 1) {
Donald Dutilee9071b02012-06-08 17:13:11 -0400642 pr_warn("Invalid DMAR haw\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700643 return -EINVAL;
644 }
645
Donald Dutilee9071b02012-06-08 17:13:11 -0400646 pr_info("Host address width %d\n", dmar->width + 1);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800647 ret = dmar_walk_dmar_table(dmar, &cb);
648 if (ret == 0 && drhd_count == 0)
Li, Zhen-Hua7cef3342013-05-20 15:57:32 +0800649 pr_warn(FW_BUG "No DRHD structure found in DMAR table\n");
Jiang Liuc2a0b532014-11-09 22:47:56 +0800650
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700651 return ret;
652}
653
David Woodhouse832bd852014-03-07 15:08:36 +0000654static int dmar_pci_device_match(struct dmar_dev_scope devices[],
655 int cnt, struct pci_dev *dev)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700656{
657 int index;
David Woodhouse832bd852014-03-07 15:08:36 +0000658 struct device *tmp;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700659
660 while (dev) {
Jiang Liub683b232014-02-19 14:07:32 +0800661 for_each_active_dev_scope(devices, cnt, index, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +0000662 if (dev_is_pci(tmp) && dev == to_pci_dev(tmp))
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700663 return 1;
664
665 /* Check our parent */
666 dev = dev->bus->self;
667 }
668
669 return 0;
670}
671
672struct dmar_drhd_unit *
673dmar_find_matched_drhd_unit(struct pci_dev *dev)
674{
Jiang Liu0e242612014-02-19 14:07:34 +0800675 struct dmar_drhd_unit *dmaru;
Yu Zhao2e824f72008-12-22 16:54:58 +0800676 struct acpi_dmar_hardware_unit *drhd;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700677
Yinghaidda56542010-04-09 01:07:55 +0100678 dev = pci_physfn(dev);
679
Jiang Liu0e242612014-02-19 14:07:34 +0800680 rcu_read_lock();
Yijing Wang8b161f02013-10-31 17:25:16 +0800681 for_each_drhd_unit(dmaru) {
Yu Zhao2e824f72008-12-22 16:54:58 +0800682 drhd = container_of(dmaru->hdr,
683 struct acpi_dmar_hardware_unit,
684 header);
685
686 if (dmaru->include_all &&
687 drhd->segment == pci_domain_nr(dev->bus))
Jiang Liu0e242612014-02-19 14:07:34 +0800688 goto out;
Yu Zhao2e824f72008-12-22 16:54:58 +0800689
690 if (dmar_pci_device_match(dmaru->devices,
691 dmaru->devices_cnt, dev))
Jiang Liu0e242612014-02-19 14:07:34 +0800692 goto out;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700693 }
Jiang Liu0e242612014-02-19 14:07:34 +0800694 dmaru = NULL;
695out:
696 rcu_read_unlock();
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700697
Jiang Liu0e242612014-02-19 14:07:34 +0800698 return dmaru;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700699}
700
David Woodhouseed403562014-03-07 23:15:42 +0000701static void __init dmar_acpi_insert_dev_scope(u8 device_number,
702 struct acpi_device *adev)
703{
704 struct dmar_drhd_unit *dmaru;
705 struct acpi_dmar_hardware_unit *drhd;
706 struct acpi_dmar_device_scope *scope;
707 struct device *tmp;
708 int i;
709 struct acpi_dmar_pci_path *path;
710
711 for_each_drhd_unit(dmaru) {
712 drhd = container_of(dmaru->hdr,
713 struct acpi_dmar_hardware_unit,
714 header);
715
716 for (scope = (void *)(drhd + 1);
717 (unsigned long)scope < ((unsigned long)drhd) + drhd->header.length;
718 scope = ((void *)scope) + scope->length) {
Bob Moore83118b02014-07-30 12:21:00 +0800719 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_NAMESPACE)
David Woodhouseed403562014-03-07 23:15:42 +0000720 continue;
721 if (scope->enumeration_id != device_number)
722 continue;
723
724 path = (void *)(scope + 1);
725 pr_info("ACPI device \"%s\" under DMAR at %llx as %02x:%02x.%d\n",
726 dev_name(&adev->dev), dmaru->reg_base_addr,
727 scope->bus, path->device, path->function);
728 for_each_dev_scope(dmaru->devices, dmaru->devices_cnt, i, tmp)
729 if (tmp == NULL) {
730 dmaru->devices[i].bus = scope->bus;
731 dmaru->devices[i].devfn = PCI_DEVFN(path->device,
732 path->function);
733 rcu_assign_pointer(dmaru->devices[i].dev,
734 get_device(&adev->dev));
735 return;
736 }
737 BUG_ON(i >= dmaru->devices_cnt);
738 }
739 }
740 pr_warn("No IOMMU scope found for ANDD enumeration ID %d (%s)\n",
741 device_number, dev_name(&adev->dev));
742}
743
744static int __init dmar_acpi_dev_scope_init(void)
745{
Joerg Roedel11f1a772014-03-25 20:16:40 +0100746 struct acpi_dmar_andd *andd;
747
748 if (dmar_tbl == NULL)
749 return -ENODEV;
750
David Woodhouse7713ec02014-04-01 14:58:36 +0100751 for (andd = (void *)dmar_tbl + sizeof(struct acpi_table_dmar);
752 ((unsigned long)andd) < ((unsigned long)dmar_tbl) + dmar_tbl->length;
753 andd = ((void *)andd) + andd->header.length) {
Bob Moore83118b02014-07-30 12:21:00 +0800754 if (andd->header.type == ACPI_DMAR_TYPE_NAMESPACE) {
David Woodhouseed403562014-03-07 23:15:42 +0000755 acpi_handle h;
756 struct acpi_device *adev;
757
758 if (!ACPI_SUCCESS(acpi_get_handle(ACPI_ROOT_OBJECT,
Bob Moore83118b02014-07-30 12:21:00 +0800759 andd->device_name,
David Woodhouseed403562014-03-07 23:15:42 +0000760 &h))) {
761 pr_err("Failed to find handle for ACPI object %s\n",
Bob Moore83118b02014-07-30 12:21:00 +0800762 andd->device_name);
David Woodhouseed403562014-03-07 23:15:42 +0000763 continue;
764 }
Joerg Roedelc0df9752014-08-21 23:06:48 +0200765 if (acpi_bus_get_device(h, &adev)) {
David Woodhouseed403562014-03-07 23:15:42 +0000766 pr_err("Failed to get device for ACPI object %s\n",
Bob Moore83118b02014-07-30 12:21:00 +0800767 andd->device_name);
David Woodhouseed403562014-03-07 23:15:42 +0000768 continue;
769 }
770 dmar_acpi_insert_dev_scope(andd->device_number, adev);
771 }
David Woodhouseed403562014-03-07 23:15:42 +0000772 }
773 return 0;
774}
775
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700776int __init dmar_dev_scope_init(void)
777{
Jiang Liu2e455282014-02-19 14:07:36 +0800778 struct pci_dev *dev = NULL;
779 struct dmar_pci_notify_info *info;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700780
Jiang Liu2e455282014-02-19 14:07:36 +0800781 if (dmar_dev_scope_status != 1)
782 return dmar_dev_scope_status;
Suresh Siddhac2c72862011-08-23 17:05:19 -0700783
Jiang Liu2e455282014-02-19 14:07:36 +0800784 if (list_empty(&dmar_drhd_units)) {
785 dmar_dev_scope_status = -ENODEV;
786 } else {
787 dmar_dev_scope_status = 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700788
David Woodhouse63b42622014-03-28 11:28:40 +0000789 dmar_acpi_dev_scope_init();
790
Jiang Liu2e455282014-02-19 14:07:36 +0800791 for_each_pci_dev(dev) {
792 if (dev->is_virtfn)
793 continue;
794
795 info = dmar_alloc_pci_notify_info(dev,
796 BUS_NOTIFY_ADD_DEVICE);
797 if (!info) {
798 return dmar_dev_scope_status;
799 } else {
800 dmar_pci_bus_add_dev(info);
801 dmar_free_pci_notify_info(info);
802 }
803 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700804 }
805
Jiang Liu2e455282014-02-19 14:07:36 +0800806 return dmar_dev_scope_status;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700807}
808
Dmitry Safonovd15a3392018-02-12 16:48:20 +0000809void __init dmar_register_bus_notifier(void)
Joerg Roedelec154bf2017-10-06 15:00:53 +0200810{
811 bus_register_notifier(&pci_bus_type, &dmar_pci_bus_nb);
812}
813
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700814
815int __init dmar_table_init(void)
816{
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700817 static int dmar_table_initialized;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800818 int ret;
819
Jiang Liucc053012014-01-06 14:18:24 +0800820 if (dmar_table_initialized == 0) {
821 ret = parse_dmar_table();
822 if (ret < 0) {
823 if (ret != -ENODEV)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200824 pr_info("Parse DMAR table failure.\n");
Jiang Liucc053012014-01-06 14:18:24 +0800825 } else if (list_empty(&dmar_drhd_units)) {
826 pr_info("No DMAR devices found\n");
827 ret = -ENODEV;
828 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700829
Jiang Liucc053012014-01-06 14:18:24 +0800830 if (ret < 0)
831 dmar_table_initialized = ret;
832 else
833 dmar_table_initialized = 1;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800834 }
835
Jiang Liucc053012014-01-06 14:18:24 +0800836 return dmar_table_initialized < 0 ? dmar_table_initialized : 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700837}
838
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100839static void warn_invalid_dmar(u64 addr, const char *message)
840{
Ben Hutchingsfd0c8892010-04-03 19:38:43 +0100841 WARN_TAINT_ONCE(
842 1, TAINT_FIRMWARE_WORKAROUND,
843 "Your BIOS is broken; DMAR reported at address %llx%s!\n"
844 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
845 addr, message,
846 dmi_get_system_info(DMI_BIOS_VENDOR),
847 dmi_get_system_info(DMI_BIOS_VERSION),
848 dmi_get_system_info(DMI_PRODUCT_VERSION));
Ben Hutchings3a8663e2010-04-03 19:37:23 +0100849}
David Woodhouse6ecbf012009-12-02 09:20:27 +0000850
Jiang Liuc2a0b532014-11-09 22:47:56 +0800851static int __ref
852dmar_validate_one_drhd(struct acpi_dmar_header *entry, void *arg)
David Woodhouse86cf8982009-11-09 22:15:15 +0000853{
David Woodhouse86cf8982009-11-09 22:15:15 +0000854 struct acpi_dmar_hardware_unit *drhd;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800855 void __iomem *addr;
856 u64 cap, ecap;
David Woodhouse86cf8982009-11-09 22:15:15 +0000857
Jiang Liuc2a0b532014-11-09 22:47:56 +0800858 drhd = (void *)entry;
859 if (!drhd->address) {
860 warn_invalid_dmar(0, "");
861 return -EINVAL;
David Woodhouse86cf8982009-11-09 22:15:15 +0000862 }
Chris Wright2c992202009-12-02 09:17:13 +0000863
Jiang Liu6b197242014-11-09 22:47:58 +0800864 if (arg)
865 addr = ioremap(drhd->address, VTD_PAGE_SIZE);
866 else
867 addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800868 if (!addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200869 pr_warn("Can't validate DRHD address: %llx\n", drhd->address);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800870 return -EINVAL;
871 }
Jiang Liu6b197242014-11-09 22:47:58 +0800872
Jiang Liuc2a0b532014-11-09 22:47:56 +0800873 cap = dmar_readq(addr + DMAR_CAP_REG);
874 ecap = dmar_readq(addr + DMAR_ECAP_REG);
Jiang Liu6b197242014-11-09 22:47:58 +0800875
876 if (arg)
877 iounmap(addr);
878 else
879 early_iounmap(addr, VTD_PAGE_SIZE);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800880
881 if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
882 warn_invalid_dmar(drhd->address, " returns all ones");
883 return -EINVAL;
884 }
885
Chris Wright2c992202009-12-02 09:17:13 +0000886 return 0;
David Woodhouse86cf8982009-11-09 22:15:15 +0000887}
888
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400889int __init detect_intel_iommu(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700890{
891 int ret;
Jiang Liuc2a0b532014-11-09 22:47:56 +0800892 struct dmar_res_callback validate_drhd_cb = {
893 .cb[ACPI_DMAR_TYPE_HARDWARE_UNIT] = &dmar_validate_one_drhd,
894 .ignore_unhandled = true,
895 };
Suresh Siddha2ae21012008-07-10 11:16:43 -0700896
Jiang Liu3a5670e2014-02-19 14:07:33 +0800897 down_write(&dmar_global_lock);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700898 ret = dmar_table_detect();
Andy Shevchenko8326c5d2017-03-16 16:23:51 +0200899 if (!ret)
900 ret = dmar_walk_dmar_table((struct acpi_table_dmar *)dmar_tbl,
901 &validate_drhd_cb);
902 if (!ret && !no_iommu && !iommu_detected && !dmar_disabled) {
Jiang Liuc2a0b532014-11-09 22:47:56 +0800903 iommu_detected = 1;
904 /* Make sure ACS will be enabled */
905 pci_request_acs();
906 }
Suresh Siddhaf5d1b972011-08-23 17:05:22 -0700907
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900908#ifdef CONFIG_X86
Andy Shevchenko8326c5d2017-03-16 16:23:51 +0200909 if (!ret)
Jiang Liuc2a0b532014-11-09 22:47:56 +0800910 x86_init.iommu.iommu_init = intel_iommu_init;
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900911#endif
Jiang Liuc2a0b532014-11-09 22:47:56 +0800912
Rafael J. Wysocki696c7f82017-01-05 02:13:31 +0100913 if (dmar_tbl) {
914 acpi_put_table(dmar_tbl);
915 dmar_tbl = NULL;
916 }
Jiang Liu3a5670e2014-02-19 14:07:33 +0800917 up_write(&dmar_global_lock);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400918
Andy Shevchenko8326c5d2017-03-16 16:23:51 +0200919 return ret ? ret : 1;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700920}
921
Donald Dutile6f5cf522012-06-04 17:29:02 -0400922static void unmap_iommu(struct intel_iommu *iommu)
923{
924 iounmap(iommu->reg);
925 release_mem_region(iommu->reg_phys, iommu->reg_size);
926}
927
928/**
929 * map_iommu: map the iommu's registers
930 * @iommu: the iommu to map
931 * @phys_addr: the physical address of the base resgister
Donald Dutilee9071b02012-06-08 17:13:11 -0400932 *
Donald Dutile6f5cf522012-06-04 17:29:02 -0400933 * Memory map the iommu's registers. Start w/ a single page, and
Donald Dutilee9071b02012-06-08 17:13:11 -0400934 * possibly expand if that turns out to be insufficent.
Donald Dutile6f5cf522012-06-04 17:29:02 -0400935 */
936static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
937{
938 int map_size, err=0;
939
940 iommu->reg_phys = phys_addr;
941 iommu->reg_size = VTD_PAGE_SIZE;
942
943 if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200944 pr_err("Can't reserve memory\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400945 err = -EBUSY;
946 goto out;
947 }
948
949 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
950 if (!iommu->reg) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200951 pr_err("Can't map the region\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400952 err = -ENOMEM;
953 goto release;
954 }
955
956 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
957 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
958
959 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
960 err = -EINVAL;
961 warn_invalid_dmar(phys_addr, " returns all ones");
962 goto unmap;
963 }
964
965 /* the registers might be more than one page */
966 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
967 cap_max_fault_reg_offset(iommu->cap));
968 map_size = VTD_PAGE_ALIGN(map_size);
969 if (map_size > iommu->reg_size) {
970 iounmap(iommu->reg);
971 release_mem_region(iommu->reg_phys, iommu->reg_size);
972 iommu->reg_size = map_size;
973 if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
974 iommu->name)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200975 pr_err("Can't reserve memory\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400976 err = -EBUSY;
977 goto out;
978 }
979 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
980 if (!iommu->reg) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200981 pr_err("Can't map the region\n");
Donald Dutile6f5cf522012-06-04 17:29:02 -0400982 err = -ENOMEM;
983 goto release;
984 }
985 }
986 err = 0;
987 goto out;
988
989unmap:
990 iounmap(iommu->reg);
991release:
992 release_mem_region(iommu->reg_phys, iommu->reg_size);
993out:
994 return err;
995}
996
Jiang Liu78d8e702014-11-09 22:47:57 +0800997static int dmar_alloc_seq_id(struct intel_iommu *iommu)
998{
999 iommu->seq_id = find_first_zero_bit(dmar_seq_ids,
1000 DMAR_UNITS_SUPPORTED);
1001 if (iommu->seq_id >= DMAR_UNITS_SUPPORTED) {
1002 iommu->seq_id = -1;
1003 } else {
1004 set_bit(iommu->seq_id, dmar_seq_ids);
1005 sprintf(iommu->name, "dmar%d", iommu->seq_id);
1006 }
1007
1008 return iommu->seq_id;
1009}
1010
1011static void dmar_free_seq_id(struct intel_iommu *iommu)
1012{
1013 if (iommu->seq_id >= 0) {
1014 clear_bit(iommu->seq_id, dmar_seq_ids);
1015 iommu->seq_id = -1;
1016 }
1017}
1018
Jiang Liu694835d2014-01-06 14:18:16 +08001019static int alloc_iommu(struct dmar_drhd_unit *drhd)
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001020{
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001021 struct intel_iommu *iommu;
Takao Indoh3a93c842013-04-23 17:35:03 +09001022 u32 ver, sts;
Joerg Roedel43f73922009-01-03 23:56:27 +01001023 int agaw = 0;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001024 int msagaw = 0;
Donald Dutile6f5cf522012-06-04 17:29:02 -04001025 int err;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001026
David Woodhouse6ecbf012009-12-02 09:20:27 +00001027 if (!drhd->reg_base_addr) {
Ben Hutchings3a8663e2010-04-03 19:37:23 +01001028 warn_invalid_dmar(0, "");
David Woodhouse6ecbf012009-12-02 09:20:27 +00001029 return -EINVAL;
1030 }
1031
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001032 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
1033 if (!iommu)
Suresh Siddha1886e8a2008-07-10 11:16:37 -07001034 return -ENOMEM;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07001035
Jiang Liu78d8e702014-11-09 22:47:57 +08001036 if (dmar_alloc_seq_id(iommu) < 0) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001037 pr_err("Failed to allocate seq_id\n");
Jiang Liu78d8e702014-11-09 22:47:57 +08001038 err = -ENOSPC;
1039 goto error;
1040 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001041
Donald Dutile6f5cf522012-06-04 17:29:02 -04001042 err = map_iommu(iommu, drhd->reg_base_addr);
1043 if (err) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001044 pr_err("Failed to map %s\n", iommu->name);
Jiang Liu78d8e702014-11-09 22:47:57 +08001045 goto error_free_seq_id;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001046 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001047
Donald Dutile6f5cf522012-06-04 17:29:02 -04001048 err = -EINVAL;
Weidong Han1b573682008-12-08 15:34:06 +08001049 agaw = iommu_calculate_agaw(iommu);
1050 if (agaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001051 pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
1052 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +01001053 goto err_unmap;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001054 }
1055 msagaw = iommu_calculate_max_sagaw(iommu);
1056 if (msagaw < 0) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001057 pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
Weidong Han1b573682008-12-08 15:34:06 +08001058 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +01001059 goto err_unmap;
Weidong Han1b573682008-12-08 15:34:06 +08001060 }
1061 iommu->agaw = agaw;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001062 iommu->msagaw = msagaw;
David Woodhouse67ccac42014-03-09 13:49:45 -07001063 iommu->segment = drhd->segment;
Weidong Han1b573682008-12-08 15:34:06 +08001064
Suresh Siddhaee34b322009-10-02 11:01:21 -07001065 iommu->node = -1;
1066
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001067 ver = readl(iommu->reg + DMAR_VER_REG);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001068 pr_info("%s: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
1069 iommu->name,
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001070 (unsigned long long)drhd->reg_base_addr,
1071 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
1072 (unsigned long long)iommu->cap,
1073 (unsigned long long)iommu->ecap);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001074
Takao Indoh3a93c842013-04-23 17:35:03 +09001075 /* Reflect status in gcmd */
1076 sts = readl(iommu->reg + DMAR_GSTS_REG);
1077 if (sts & DMA_GSTS_IRES)
1078 iommu->gcmd |= DMA_GCMD_IRE;
1079 if (sts & DMA_GSTS_TES)
1080 iommu->gcmd |= DMA_GCMD_TE;
1081 if (sts & DMA_GSTS_QIES)
1082 iommu->gcmd |= DMA_GCMD_QIE;
1083
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001084 raw_spin_lock_init(&iommu->register_lock);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001085
Joerg Roedelbc847452016-01-07 12:16:51 +01001086 if (intel_iommu_enabled) {
Joerg Roedel39ab9552017-02-01 16:56:46 +01001087 err = iommu_device_sysfs_add(&iommu->iommu, NULL,
1088 intel_iommu_groups,
1089 "%s", iommu->name);
1090 if (err)
Joerg Roedelbc847452016-01-07 12:16:51 +01001091 goto err_unmap;
Joerg Roedelb0119e82017-02-01 13:23:08 +01001092
1093 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
1094
1095 err = iommu_device_register(&iommu->iommu);
1096 if (err)
1097 goto err_unmap;
Nicholas Krause59203372016-01-04 18:27:57 -05001098 }
1099
Joerg Roedelbc847452016-01-07 12:16:51 +01001100 drhd->iommu = iommu;
1101
Suresh Siddha1886e8a2008-07-10 11:16:37 -07001102 return 0;
David Woodhouse08155652009-08-04 09:17:20 +01001103
Jiang Liu78d8e702014-11-09 22:47:57 +08001104err_unmap:
Donald Dutile6f5cf522012-06-04 17:29:02 -04001105 unmap_iommu(iommu);
Jiang Liu78d8e702014-11-09 22:47:57 +08001106error_free_seq_id:
1107 dmar_free_seq_id(iommu);
1108error:
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001109 kfree(iommu);
Donald Dutile6f5cf522012-06-04 17:29:02 -04001110 return err;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001111}
1112
Jiang Liua868e6b2014-01-06 14:18:20 +08001113static void free_iommu(struct intel_iommu *iommu)
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001114{
Andy Shevchenkoc37a0172017-02-15 16:42:21 +02001115 if (intel_iommu_enabled) {
1116 iommu_device_unregister(&iommu->iommu);
1117 iommu_device_sysfs_remove(&iommu->iommu);
1118 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06001119
Jiang Liua868e6b2014-01-06 14:18:20 +08001120 if (iommu->irq) {
David Woodhouse12082252015-10-07 15:37:03 +01001121 if (iommu->pr_irq) {
1122 free_irq(iommu->pr_irq, iommu);
1123 dmar_free_hwirq(iommu->pr_irq);
1124 iommu->pr_irq = 0;
1125 }
Jiang Liua868e6b2014-01-06 14:18:20 +08001126 free_irq(iommu->irq, iommu);
Thomas Gleixnera553b142014-05-07 15:44:11 +00001127 dmar_free_hwirq(iommu->irq);
Jiang Liu34742db2015-04-13 14:11:41 +08001128 iommu->irq = 0;
Jiang Liua868e6b2014-01-06 14:18:20 +08001129 }
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001130
Jiang Liua84da702014-01-06 14:18:23 +08001131 if (iommu->qi) {
1132 free_page((unsigned long)iommu->qi->desc);
1133 kfree(iommu->qi->desc_status);
1134 kfree(iommu->qi);
1135 }
1136
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001137 if (iommu->reg)
Donald Dutile6f5cf522012-06-04 17:29:02 -04001138 unmap_iommu(iommu);
1139
Jiang Liu78d8e702014-11-09 22:47:57 +08001140 dmar_free_seq_id(iommu);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001141 kfree(iommu);
1142}
Suresh Siddhafe962e92008-07-10 11:16:42 -07001143
1144/*
1145 * Reclaim all the submitted descriptors which have completed its work.
1146 */
1147static inline void reclaim_free_desc(struct q_inval *qi)
1148{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001149 while (qi->desc_status[qi->free_tail] == QI_DONE ||
1150 qi->desc_status[qi->free_tail] == QI_ABORT) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001151 qi->desc_status[qi->free_tail] = QI_FREE;
1152 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
1153 qi->free_cnt++;
1154 }
1155}
1156
Yu Zhao704126a2009-01-04 16:28:52 +08001157static int qi_check_fault(struct intel_iommu *iommu, int index)
1158{
1159 u32 fault;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001160 int head, tail;
Yu Zhao704126a2009-01-04 16:28:52 +08001161 struct q_inval *qi = iommu->qi;
1162 int wait_index = (index + 1) % QI_LENGTH;
1163
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001164 if (qi->desc_status[wait_index] == QI_ABORT)
1165 return -EAGAIN;
1166
Yu Zhao704126a2009-01-04 16:28:52 +08001167 fault = readl(iommu->reg + DMAR_FSTS_REG);
1168
1169 /*
1170 * If IQE happens, the head points to the descriptor associated
1171 * with the error. No new descriptors are fetched until the IQE
1172 * is cleared.
1173 */
1174 if (fault & DMA_FSTS_IQE) {
1175 head = readl(iommu->reg + DMAR_IQH_REG);
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001176 if ((head >> DMAR_IQ_SHIFT) == index) {
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001177 pr_err("VT-d detected invalid descriptor: "
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001178 "low=%llx, high=%llx\n",
1179 (unsigned long long)qi->desc[index].low,
1180 (unsigned long long)qi->desc[index].high);
Yu Zhao704126a2009-01-04 16:28:52 +08001181 memcpy(&qi->desc[index], &qi->desc[wait_index],
1182 sizeof(struct qi_desc));
Yu Zhao704126a2009-01-04 16:28:52 +08001183 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
1184 return -EINVAL;
1185 }
1186 }
1187
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001188 /*
1189 * If ITE happens, all pending wait_desc commands are aborted.
1190 * No new descriptors are fetched until the ITE is cleared.
1191 */
1192 if (fault & DMA_FSTS_ITE) {
1193 head = readl(iommu->reg + DMAR_IQH_REG);
1194 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1195 head |= 1;
1196 tail = readl(iommu->reg + DMAR_IQT_REG);
1197 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1198
1199 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
1200
1201 do {
1202 if (qi->desc_status[head] == QI_IN_USE)
1203 qi->desc_status[head] = QI_ABORT;
1204 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
1205 } while (head != tail);
1206
1207 if (qi->desc_status[wait_index] == QI_ABORT)
1208 return -EAGAIN;
1209 }
1210
1211 if (fault & DMA_FSTS_ICE)
1212 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
1213
Yu Zhao704126a2009-01-04 16:28:52 +08001214 return 0;
1215}
1216
Suresh Siddhafe962e92008-07-10 11:16:42 -07001217/*
1218 * Submit the queued invalidation descriptor to the remapping
1219 * hardware unit and wait for its completion.
1220 */
Yu Zhao704126a2009-01-04 16:28:52 +08001221int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
Suresh Siddhafe962e92008-07-10 11:16:42 -07001222{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001223 int rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001224 struct q_inval *qi = iommu->qi;
1225 struct qi_desc *hw, wait_desc;
1226 int wait_index, index;
1227 unsigned long flags;
1228
1229 if (!qi)
Yu Zhao704126a2009-01-04 16:28:52 +08001230 return 0;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001231
1232 hw = qi->desc;
1233
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001234restart:
1235 rc = 0;
1236
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001237 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001238 while (qi->free_cnt < 3) {
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001239 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001240 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001241 raw_spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001242 }
1243
1244 index = qi->free_head;
1245 wait_index = (index + 1) % QI_LENGTH;
1246
1247 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
1248
1249 hw[index] = *desc;
1250
Yu Zhao704126a2009-01-04 16:28:52 +08001251 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
1252 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001253 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
1254
1255 hw[wait_index] = wait_desc;
1256
Suresh Siddhafe962e92008-07-10 11:16:42 -07001257 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
1258 qi->free_cnt -= 2;
1259
Suresh Siddhafe962e92008-07-10 11:16:42 -07001260 /*
1261 * update the HW tail register indicating the presence of
1262 * new descriptors.
1263 */
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001264 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001265
1266 while (qi->desc_status[wait_index] != QI_DONE) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -07001267 /*
1268 * We will leave the interrupts disabled, to prevent interrupt
1269 * context to queue another cmd while a cmd is already submitted
1270 * and waiting for completion on this cpu. This is to avoid
1271 * a deadlock where the interrupt context can wait indefinitely
1272 * for free slots in the queue.
1273 */
Yu Zhao704126a2009-01-04 16:28:52 +08001274 rc = qi_check_fault(iommu, index);
1275 if (rc)
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001276 break;
Yu Zhao704126a2009-01-04 16:28:52 +08001277
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001278 raw_spin_unlock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001279 cpu_relax();
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001280 raw_spin_lock(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001281 }
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001282
1283 qi->desc_status[index] = QI_DONE;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001284
1285 reclaim_free_desc(qi);
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001286 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +08001287
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001288 if (rc == -EAGAIN)
1289 goto restart;
1290
Yu Zhao704126a2009-01-04 16:28:52 +08001291 return rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001292}
1293
1294/*
1295 * Flush the global interrupt entry cache.
1296 */
1297void qi_global_iec(struct intel_iommu *iommu)
1298{
1299 struct qi_desc desc;
1300
1301 desc.low = QI_IEC_TYPE;
1302 desc.high = 0;
1303
Yu Zhao704126a2009-01-04 16:28:52 +08001304 /* should never fail */
Suresh Siddhafe962e92008-07-10 11:16:42 -07001305 qi_submit_sync(&desc, iommu);
1306}
1307
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001308void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
1309 u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001310{
Youquan Song3481f212008-10-16 16:31:55 -07001311 struct qi_desc desc;
1312
Youquan Song3481f212008-10-16 16:31:55 -07001313 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
1314 | QI_CC_GRAN(type) | QI_CC_TYPE;
1315 desc.high = 0;
1316
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001317 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001318}
1319
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001320void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
1321 unsigned int size_order, u64 type)
Youquan Song3481f212008-10-16 16:31:55 -07001322{
1323 u8 dw = 0, dr = 0;
1324
1325 struct qi_desc desc;
1326 int ih = 0;
1327
Youquan Song3481f212008-10-16 16:31:55 -07001328 if (cap_write_drain(iommu->cap))
1329 dw = 1;
1330
1331 if (cap_read_drain(iommu->cap))
1332 dr = 1;
1333
1334 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
1335 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
1336 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
1337 | QI_IOTLB_AM(size_order);
1338
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001339 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -07001340}
1341
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001342void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
1343 u64 addr, unsigned mask)
1344{
1345 struct qi_desc desc;
1346
1347 if (mask) {
Joerg Roedela85894c2018-05-03 15:25:17 +02001348 WARN_ON_ONCE(addr & ((1ULL << (VTD_PAGE_SHIFT + mask)) - 1));
Joerg Roedelc8acb282017-08-11 11:42:46 +02001349 addr |= (1ULL << (VTD_PAGE_SHIFT + mask - 1)) - 1;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +08001350 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
1351 } else
1352 desc.high = QI_DEV_IOTLB_ADDR(addr);
1353
1354 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
1355 qdep = 0;
1356
1357 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
1358 QI_DIOTLB_TYPE;
1359
1360 qi_submit_sync(&desc, iommu);
1361}
1362
Suresh Siddhafe962e92008-07-10 11:16:42 -07001363/*
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001364 * Disable Queued Invalidation interface.
1365 */
1366void dmar_disable_qi(struct intel_iommu *iommu)
1367{
1368 unsigned long flags;
1369 u32 sts;
1370 cycles_t start_time = get_cycles();
1371
1372 if (!ecap_qis(iommu->ecap))
1373 return;
1374
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001375 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001376
CQ Tangfda3bec2016-01-13 21:15:03 +00001377 sts = readl(iommu->reg + DMAR_GSTS_REG);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001378 if (!(sts & DMA_GSTS_QIES))
1379 goto end;
1380
1381 /*
1382 * Give a chance to HW to complete the pending invalidation requests.
1383 */
1384 while ((readl(iommu->reg + DMAR_IQT_REG) !=
1385 readl(iommu->reg + DMAR_IQH_REG)) &&
1386 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
1387 cpu_relax();
1388
1389 iommu->gcmd &= ~DMA_GCMD_QIE;
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001390 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1391
1392 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
1393 !(sts & DMA_GSTS_QIES), sts);
1394end:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001395 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -07001396}
1397
1398/*
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001399 * Enable queued invalidation.
1400 */
1401static void __dmar_enable_qi(struct intel_iommu *iommu)
1402{
David Woodhousec416daa2009-05-10 20:30:58 +01001403 u32 sts;
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001404 unsigned long flags;
1405 struct q_inval *qi = iommu->qi;
1406
1407 qi->free_head = qi->free_tail = 0;
1408 qi->free_cnt = QI_LENGTH;
1409
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001410 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001411
1412 /* write zero to the tail reg */
1413 writel(0, iommu->reg + DMAR_IQT_REG);
1414
1415 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
1416
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001417 iommu->gcmd |= DMA_GCMD_QIE;
David Woodhousec416daa2009-05-10 20:30:58 +01001418 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001419
1420 /* Make sure hardware complete it */
1421 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
1422
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001423 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001424}
1425
1426/*
Suresh Siddhafe962e92008-07-10 11:16:42 -07001427 * Enable Queued Invalidation interface. This is a must to support
1428 * interrupt-remapping. Also used by DMA-remapping, which replaces
1429 * register based IOTLB invalidation.
1430 */
1431int dmar_enable_qi(struct intel_iommu *iommu)
1432{
Suresh Siddhafe962e92008-07-10 11:16:42 -07001433 struct q_inval *qi;
Suresh Siddha751cafe2009-10-02 11:01:22 -07001434 struct page *desc_page;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001435
1436 if (!ecap_qis(iommu->ecap))
1437 return -ENOENT;
1438
1439 /*
1440 * queued invalidation is already setup and enabled.
1441 */
1442 if (iommu->qi)
1443 return 0;
1444
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001445 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001446 if (!iommu->qi)
1447 return -ENOMEM;
1448
1449 qi = iommu->qi;
1450
Suresh Siddha751cafe2009-10-02 11:01:22 -07001451
1452 desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
1453 if (!desc_page) {
Suresh Siddhafe962e92008-07-10 11:16:42 -07001454 kfree(qi);
Jiang Liub707cb02014-01-06 14:18:26 +08001455 iommu->qi = NULL;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001456 return -ENOMEM;
1457 }
1458
Suresh Siddha751cafe2009-10-02 11:01:22 -07001459 qi->desc = page_address(desc_page);
1460
Hannes Reinecke37a40712013-02-06 09:50:10 +01001461 qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001462 if (!qi->desc_status) {
1463 free_page((unsigned long) qi->desc);
1464 kfree(qi);
Jiang Liub707cb02014-01-06 14:18:26 +08001465 iommu->qi = NULL;
Suresh Siddhafe962e92008-07-10 11:16:42 -07001466 return -ENOMEM;
1467 }
1468
Thomas Gleixner3b8f4042011-07-19 17:02:07 +02001469 raw_spin_lock_init(&qi->q_lock);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001470
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001471 __dmar_enable_qi(iommu);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001472
1473 return 0;
1474}
Suresh Siddha0ac24912009-03-16 17:04:54 -07001475
1476/* iommu interrupt handling. Most stuff are MSI-like. */
1477
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001478enum faulttype {
1479 DMA_REMAP,
1480 INTR_REMAP,
1481 UNKNOWN,
1482};
1483
1484static const char *dma_remap_fault_reasons[] =
Suresh Siddha0ac24912009-03-16 17:04:54 -07001485{
1486 "Software",
1487 "Present bit in root entry is clear",
1488 "Present bit in context entry is clear",
1489 "Invalid context entry",
1490 "Access beyond MGAW",
1491 "PTE Write access is not set",
1492 "PTE Read access is not set",
1493 "Next page table ptr is invalid",
1494 "Root table address invalid",
1495 "Context table ptr is invalid",
1496 "non-zero reserved fields in RTP",
1497 "non-zero reserved fields in CTP",
1498 "non-zero reserved fields in PTE",
Li, Zhen-Hua4ecccd92013-03-06 10:43:17 +08001499 "PCE for translation request specifies blocking",
Suresh Siddha0ac24912009-03-16 17:04:54 -07001500};
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001501
Suresh Siddha95a02e92012-03-30 11:47:07 -07001502static const char *irq_remap_fault_reasons[] =
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001503{
1504 "Detected reserved fields in the decoded interrupt-remapped request",
1505 "Interrupt index exceeded the interrupt-remapping table size",
1506 "Present field in the IRTE entry is clear",
1507 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1508 "Detected reserved fields in the IRTE entry",
1509 "Blocked a compatibility format interrupt request",
1510 "Blocked an interrupt request due to source-id verification failure",
1511};
1512
Rashika Kheria21004dc2013-12-18 12:01:46 +05301513static const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001514{
Dan Carpenterfefe1ed2012-05-13 20:09:38 +03001515 if (fault_reason >= 0x20 && (fault_reason - 0x20 <
1516 ARRAY_SIZE(irq_remap_fault_reasons))) {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001517 *fault_type = INTR_REMAP;
Suresh Siddha95a02e92012-03-30 11:47:07 -07001518 return irq_remap_fault_reasons[fault_reason - 0x20];
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001519 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1520 *fault_type = DMA_REMAP;
1521 return dma_remap_fault_reasons[fault_reason];
1522 } else {
1523 *fault_type = UNKNOWN;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001524 return "Unknown";
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001525 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001526}
1527
David Woodhouse12082252015-10-07 15:37:03 +01001528
1529static inline int dmar_msi_reg(struct intel_iommu *iommu, int irq)
1530{
1531 if (iommu->irq == irq)
1532 return DMAR_FECTL_REG;
1533 else if (iommu->pr_irq == irq)
1534 return DMAR_PECTL_REG;
1535 else
1536 BUG();
1537}
1538
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001539void dmar_msi_unmask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001540{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001541 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
David Woodhouse12082252015-10-07 15:37:03 +01001542 int reg = dmar_msi_reg(iommu, data->irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001543 unsigned long flag;
1544
1545 /* unmask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001546 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001547 writel(0, iommu->reg + reg);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001548 /* Read a reg to force flush the post write */
David Woodhouse12082252015-10-07 15:37:03 +01001549 readl(iommu->reg + reg);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001550 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001551}
1552
Thomas Gleixner5c2837f2010-09-28 17:15:11 +02001553void dmar_msi_mask(struct irq_data *data)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001554{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001555 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
David Woodhouse12082252015-10-07 15:37:03 +01001556 int reg = dmar_msi_reg(iommu, data->irq);
1557 unsigned long flag;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001558
1559 /* mask it */
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001560 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001561 writel(DMA_FECTL_IM, iommu->reg + reg);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001562 /* Read a reg to force flush the post write */
David Woodhouse12082252015-10-07 15:37:03 +01001563 readl(iommu->reg + reg);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001564 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001565}
1566
1567void dmar_msi_write(int irq, struct msi_msg *msg)
1568{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001569 struct intel_iommu *iommu = irq_get_handler_data(irq);
David Woodhouse12082252015-10-07 15:37:03 +01001570 int reg = dmar_msi_reg(iommu, irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001571 unsigned long flag;
1572
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001573 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001574 writel(msg->data, iommu->reg + reg + 4);
1575 writel(msg->address_lo, iommu->reg + reg + 8);
1576 writel(msg->address_hi, iommu->reg + reg + 12);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001577 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001578}
1579
1580void dmar_msi_read(int irq, struct msi_msg *msg)
1581{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001582 struct intel_iommu *iommu = irq_get_handler_data(irq);
David Woodhouse12082252015-10-07 15:37:03 +01001583 int reg = dmar_msi_reg(iommu, irq);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001584 unsigned long flag;
1585
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001586 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse12082252015-10-07 15:37:03 +01001587 msg->data = readl(iommu->reg + reg + 4);
1588 msg->address_lo = readl(iommu->reg + reg + 8);
1589 msg->address_hi = readl(iommu->reg + reg + 12);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001590 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001591}
1592
1593static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1594 u8 fault_reason, u16 source_id, unsigned long long addr)
1595{
1596 const char *reason;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001597 int fault_type;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001598
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001599 reason = dmar_get_fault_reason(fault_reason, &fault_type);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001600
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001601 if (fault_type == INTR_REMAP)
Alex Williamsona0fe14d2016-03-17 14:12:31 -06001602 pr_err("[INTR-REMAP] Request device [%02x:%02x.%d] fault index %llx [fault reason %02d] %s\n",
1603 source_id >> 8, PCI_SLOT(source_id & 0xFF),
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001604 PCI_FUNC(source_id & 0xFF), addr >> 48,
1605 fault_reason, reason);
1606 else
Alex Williamsona0fe14d2016-03-17 14:12:31 -06001607 pr_err("[%s] Request device [%02x:%02x.%d] fault addr %llx [fault reason %02d] %s\n",
1608 type ? "DMA Read" : "DMA Write",
1609 source_id >> 8, PCI_SLOT(source_id & 0xFF),
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001610 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001611 return 0;
1612}
1613
1614#define PRIMARY_FAULT_REG_LEN (16)
Suresh Siddha1531a6a2009-03-16 17:04:57 -07001615irqreturn_t dmar_fault(int irq, void *dev_id)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001616{
1617 struct intel_iommu *iommu = dev_id;
1618 int reg, fault_index;
1619 u32 fault_status;
1620 unsigned long flag;
Alex Williamsonc43fce42016-03-17 14:12:25 -06001621 bool ratelimited;
1622 static DEFINE_RATELIMIT_STATE(rs,
1623 DEFAULT_RATELIMIT_INTERVAL,
1624 DEFAULT_RATELIMIT_BURST);
1625
1626 /* Disable printing, simply clear the fault when ratelimited */
1627 ratelimited = !__ratelimit(&rs);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001628
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001629 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001630 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Alex Williamsonc43fce42016-03-17 14:12:25 -06001631 if (fault_status && !ratelimited)
Donald Dutilebf947fcb2012-06-04 17:29:01 -04001632 pr_err("DRHD: handling fault status reg %x\n", fault_status);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001633
1634 /* TBD: ignore advanced fault log currently */
1635 if (!(fault_status & DMA_FSTS_PPF))
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001636 goto unlock_exit;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001637
1638 fault_index = dma_fsts_fault_record_index(fault_status);
1639 reg = cap_fault_reg_offset(iommu->cap);
1640 while (1) {
1641 u8 fault_reason;
1642 u16 source_id;
1643 u64 guest_addr;
1644 int type;
1645 u32 data;
1646
1647 /* highest 32 bits */
1648 data = readl(iommu->reg + reg +
1649 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1650 if (!(data & DMA_FRCD_F))
1651 break;
1652
Alex Williamsonc43fce42016-03-17 14:12:25 -06001653 if (!ratelimited) {
1654 fault_reason = dma_frcd_fault_reason(data);
1655 type = dma_frcd_type(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001656
Alex Williamsonc43fce42016-03-17 14:12:25 -06001657 data = readl(iommu->reg + reg +
1658 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1659 source_id = dma_frcd_source_id(data);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001660
Alex Williamsonc43fce42016-03-17 14:12:25 -06001661 guest_addr = dmar_readq(iommu->reg + reg +
1662 fault_index * PRIMARY_FAULT_REG_LEN);
1663 guest_addr = dma_frcd_page_addr(guest_addr);
1664 }
1665
Suresh Siddha0ac24912009-03-16 17:04:54 -07001666 /* clear the fault */
1667 writel(DMA_FRCD_F, iommu->reg + reg +
1668 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1669
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001670 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001671
Alex Williamsonc43fce42016-03-17 14:12:25 -06001672 if (!ratelimited)
1673 dmar_fault_do_one(iommu, type, fault_reason,
1674 source_id, guest_addr);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001675
1676 fault_index++;
Troy Heber8211a7b2009-08-19 15:26:11 -06001677 if (fault_index >= cap_num_fault_regs(iommu->cap))
Suresh Siddha0ac24912009-03-16 17:04:54 -07001678 fault_index = 0;
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001679 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001680 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001681
Lu Baolu973b5462017-11-03 10:51:33 -06001682 writel(DMA_FSTS_PFO | DMA_FSTS_PPF | DMA_FSTS_PRO,
1683 iommu->reg + DMAR_FSTS_REG);
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001684
1685unlock_exit:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001686 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001687 return IRQ_HANDLED;
1688}
1689
1690int dmar_set_interrupt(struct intel_iommu *iommu)
1691{
1692 int irq, ret;
1693
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001694 /*
1695 * Check if the fault interrupt is already initialized.
1696 */
1697 if (iommu->irq)
1698 return 0;
1699
Jiang Liu34742db2015-04-13 14:11:41 +08001700 irq = dmar_alloc_hwirq(iommu->seq_id, iommu->node, iommu);
1701 if (irq > 0) {
1702 iommu->irq = irq;
1703 } else {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001704 pr_err("No free IRQ vectors\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001705 return -EINVAL;
1706 }
1707
Thomas Gleixner477694e2011-07-19 16:25:42 +02001708 ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001709 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001710 pr_err("Can't request irq\n");
Suresh Siddha0ac24912009-03-16 17:04:54 -07001711 return ret;
1712}
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001713
1714int __init enable_drhd_fault_handling(void)
1715{
1716 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08001717 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001718
1719 /*
1720 * Enable fault control interrupt.
1721 */
Jiang Liu7c919772014-01-06 14:18:18 +08001722 for_each_iommu(iommu, drhd) {
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001723 u32 fault_status;
Jiang Liu7c919772014-01-06 14:18:18 +08001724 int ret = dmar_set_interrupt(iommu);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001725
1726 if (ret) {
Donald Dutilee9071b02012-06-08 17:13:11 -04001727 pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001728 (unsigned long long)drhd->reg_base_addr, ret);
1729 return -1;
1730 }
Suresh Siddha7f99d942010-11-30 22:22:29 -08001731
1732 /*
1733 * Clear any previous faults.
1734 */
1735 dmar_fault(iommu->irq, iommu);
Li, Zhen-Huabd5cdad2013-03-25 16:20:52 +08001736 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1737 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001738 }
1739
1740 return 0;
1741}
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001742
1743/*
1744 * Re-enable Queued Invalidation interface.
1745 */
1746int dmar_reenable_qi(struct intel_iommu *iommu)
1747{
1748 if (!ecap_qis(iommu->ecap))
1749 return -ENOENT;
1750
1751 if (!iommu->qi)
1752 return -ENOENT;
1753
1754 /*
1755 * First disable queued invalidation.
1756 */
1757 dmar_disable_qi(iommu);
1758 /*
1759 * Then enable queued invalidation again. Since there is no pending
1760 * invalidation requests now, it's safe to re-enable queued
1761 * invalidation.
1762 */
1763 __dmar_enable_qi(iommu);
1764
1765 return 0;
1766}
Youquan Song074835f2009-09-09 12:05:39 -04001767
1768/*
1769 * Check interrupt remapping support in DMAR table description.
1770 */
Luck, Tony0b8973a2009-12-16 22:59:29 +00001771int __init dmar_ir_support(void)
Youquan Song074835f2009-09-09 12:05:39 -04001772{
1773 struct acpi_table_dmar *dmar;
1774 dmar = (struct acpi_table_dmar *)dmar_tbl;
Arnaud Patard4f506e02010-03-25 18:02:58 +00001775 if (!dmar)
1776 return 0;
Youquan Song074835f2009-09-09 12:05:39 -04001777 return dmar->flags & 0x1;
1778}
Jiang Liu694835d2014-01-06 14:18:16 +08001779
Jiang Liu6b197242014-11-09 22:47:58 +08001780/* Check whether DMAR units are in use */
1781static inline bool dmar_in_use(void)
1782{
1783 return irq_remapping_enabled || intel_iommu_enabled;
1784}
1785
Jiang Liua868e6b2014-01-06 14:18:20 +08001786static int __init dmar_free_unused_resources(void)
1787{
1788 struct dmar_drhd_unit *dmaru, *dmaru_n;
1789
Jiang Liu6b197242014-11-09 22:47:58 +08001790 if (dmar_in_use())
Jiang Liua868e6b2014-01-06 14:18:20 +08001791 return 0;
1792
Jiang Liu2e455282014-02-19 14:07:36 +08001793 if (dmar_dev_scope_status != 1 && !list_empty(&dmar_drhd_units))
1794 bus_unregister_notifier(&pci_bus_type, &dmar_pci_bus_nb);
Jiang Liu59ce0512014-02-19 14:07:35 +08001795
Jiang Liu3a5670e2014-02-19 14:07:33 +08001796 down_write(&dmar_global_lock);
Jiang Liua868e6b2014-01-06 14:18:20 +08001797 list_for_each_entry_safe(dmaru, dmaru_n, &dmar_drhd_units, list) {
1798 list_del(&dmaru->list);
1799 dmar_free_drhd(dmaru);
1800 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08001801 up_write(&dmar_global_lock);
Jiang Liua868e6b2014-01-06 14:18:20 +08001802
1803 return 0;
1804}
1805
1806late_initcall(dmar_free_unused_resources);
Konrad Rzeszutek Wilk4db77ff2010-08-26 13:58:04 -04001807IOMMU_INIT_POST(detect_intel_iommu);
Jiang Liu6b197242014-11-09 22:47:58 +08001808
1809/*
1810 * DMAR Hotplug Support
1811 * For more details, please refer to Intel(R) Virtualization Technology
1812 * for Directed-IO Architecture Specifiction, Rev 2.2, Section 8.8
1813 * "Remapping Hardware Unit Hot Plug".
1814 */
Andy Shevchenko94116f82017-06-05 19:40:46 +03001815static guid_t dmar_hp_guid =
1816 GUID_INIT(0xD8C1A3A6, 0xBE9B, 0x4C9B,
1817 0x91, 0xBF, 0xC3, 0xCB, 0x81, 0xFC, 0x5D, 0xAF);
Jiang Liu6b197242014-11-09 22:47:58 +08001818
1819/*
1820 * Currently there's only one revision and BIOS will not check the revision id,
1821 * so use 0 for safety.
1822 */
1823#define DMAR_DSM_REV_ID 0
1824#define DMAR_DSM_FUNC_DRHD 1
1825#define DMAR_DSM_FUNC_ATSR 2
1826#define DMAR_DSM_FUNC_RHSA 3
1827
1828static inline bool dmar_detect_dsm(acpi_handle handle, int func)
1829{
Andy Shevchenko94116f82017-06-05 19:40:46 +03001830 return acpi_check_dsm(handle, &dmar_hp_guid, DMAR_DSM_REV_ID, 1 << func);
Jiang Liu6b197242014-11-09 22:47:58 +08001831}
1832
1833static int dmar_walk_dsm_resource(acpi_handle handle, int func,
1834 dmar_res_handler_t handler, void *arg)
1835{
1836 int ret = -ENODEV;
1837 union acpi_object *obj;
1838 struct acpi_dmar_header *start;
1839 struct dmar_res_callback callback;
1840 static int res_type[] = {
1841 [DMAR_DSM_FUNC_DRHD] = ACPI_DMAR_TYPE_HARDWARE_UNIT,
1842 [DMAR_DSM_FUNC_ATSR] = ACPI_DMAR_TYPE_ROOT_ATS,
1843 [DMAR_DSM_FUNC_RHSA] = ACPI_DMAR_TYPE_HARDWARE_AFFINITY,
1844 };
1845
1846 if (!dmar_detect_dsm(handle, func))
1847 return 0;
1848
Andy Shevchenko94116f82017-06-05 19:40:46 +03001849 obj = acpi_evaluate_dsm_typed(handle, &dmar_hp_guid, DMAR_DSM_REV_ID,
Jiang Liu6b197242014-11-09 22:47:58 +08001850 func, NULL, ACPI_TYPE_BUFFER);
1851 if (!obj)
1852 return -ENODEV;
1853
1854 memset(&callback, 0, sizeof(callback));
1855 callback.cb[res_type[func]] = handler;
1856 callback.arg[res_type[func]] = arg;
1857 start = (struct acpi_dmar_header *)obj->buffer.pointer;
1858 ret = dmar_walk_remapping_entries(start, obj->buffer.length, &callback);
1859
1860 ACPI_FREE(obj);
1861
1862 return ret;
1863}
1864
1865static int dmar_hp_add_drhd(struct acpi_dmar_header *header, void *arg)
1866{
1867 int ret;
1868 struct dmar_drhd_unit *dmaru;
1869
1870 dmaru = dmar_find_dmaru((struct acpi_dmar_hardware_unit *)header);
1871 if (!dmaru)
1872 return -ENODEV;
1873
1874 ret = dmar_ir_hotplug(dmaru, true);
1875 if (ret == 0)
1876 ret = dmar_iommu_hotplug(dmaru, true);
1877
1878 return ret;
1879}
1880
1881static int dmar_hp_remove_drhd(struct acpi_dmar_header *header, void *arg)
1882{
1883 int i, ret;
1884 struct device *dev;
1885 struct dmar_drhd_unit *dmaru;
1886
1887 dmaru = dmar_find_dmaru((struct acpi_dmar_hardware_unit *)header);
1888 if (!dmaru)
1889 return 0;
1890
1891 /*
1892 * All PCI devices managed by this unit should have been destroyed.
1893 */
Linus Torvalds194dc872016-07-27 20:03:31 -07001894 if (!dmaru->include_all && dmaru->devices && dmaru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08001895 for_each_active_dev_scope(dmaru->devices,
1896 dmaru->devices_cnt, i, dev)
1897 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07001898 }
Jiang Liu6b197242014-11-09 22:47:58 +08001899
1900 ret = dmar_ir_hotplug(dmaru, false);
1901 if (ret == 0)
1902 ret = dmar_iommu_hotplug(dmaru, false);
1903
1904 return ret;
1905}
1906
1907static int dmar_hp_release_drhd(struct acpi_dmar_header *header, void *arg)
1908{
1909 struct dmar_drhd_unit *dmaru;
1910
1911 dmaru = dmar_find_dmaru((struct acpi_dmar_hardware_unit *)header);
1912 if (dmaru) {
1913 list_del_rcu(&dmaru->list);
1914 synchronize_rcu();
1915 dmar_free_drhd(dmaru);
1916 }
1917
1918 return 0;
1919}
1920
1921static int dmar_hotplug_insert(acpi_handle handle)
1922{
1923 int ret;
1924 int drhd_count = 0;
1925
1926 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1927 &dmar_validate_one_drhd, (void *)1);
1928 if (ret)
1929 goto out;
1930
1931 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1932 &dmar_parse_one_drhd, (void *)&drhd_count);
1933 if (ret == 0 && drhd_count == 0) {
1934 pr_warn(FW_BUG "No DRHD structures in buffer returned by _DSM method\n");
1935 goto out;
1936 } else if (ret) {
1937 goto release_drhd;
1938 }
1939
1940 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_RHSA,
1941 &dmar_parse_one_rhsa, NULL);
1942 if (ret)
1943 goto release_drhd;
1944
1945 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1946 &dmar_parse_one_atsr, NULL);
1947 if (ret)
1948 goto release_atsr;
1949
1950 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1951 &dmar_hp_add_drhd, NULL);
1952 if (!ret)
1953 return 0;
1954
1955 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1956 &dmar_hp_remove_drhd, NULL);
1957release_atsr:
1958 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1959 &dmar_release_one_atsr, NULL);
1960release_drhd:
1961 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1962 &dmar_hp_release_drhd, NULL);
1963out:
1964 return ret;
1965}
1966
1967static int dmar_hotplug_remove(acpi_handle handle)
1968{
1969 int ret;
1970
1971 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1972 &dmar_check_one_atsr, NULL);
1973 if (ret)
1974 return ret;
1975
1976 ret = dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1977 &dmar_hp_remove_drhd, NULL);
1978 if (ret == 0) {
1979 WARN_ON(dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_ATSR,
1980 &dmar_release_one_atsr, NULL));
1981 WARN_ON(dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1982 &dmar_hp_release_drhd, NULL));
1983 } else {
1984 dmar_walk_dsm_resource(handle, DMAR_DSM_FUNC_DRHD,
1985 &dmar_hp_add_drhd, NULL);
1986 }
1987
1988 return ret;
1989}
1990
Jiang Liud35165a2014-11-09 22:47:59 +08001991static acpi_status dmar_get_dsm_handle(acpi_handle handle, u32 lvl,
1992 void *context, void **retval)
1993{
1994 acpi_handle *phdl = retval;
1995
1996 if (dmar_detect_dsm(handle, DMAR_DSM_FUNC_DRHD)) {
1997 *phdl = handle;
1998 return AE_CTRL_TERMINATE;
1999 }
2000
2001 return AE_OK;
2002}
2003
Jiang Liu6b197242014-11-09 22:47:58 +08002004static int dmar_device_hotplug(acpi_handle handle, bool insert)
2005{
2006 int ret;
Jiang Liud35165a2014-11-09 22:47:59 +08002007 acpi_handle tmp = NULL;
2008 acpi_status status;
Jiang Liu6b197242014-11-09 22:47:58 +08002009
2010 if (!dmar_in_use())
2011 return 0;
2012
Jiang Liud35165a2014-11-09 22:47:59 +08002013 if (dmar_detect_dsm(handle, DMAR_DSM_FUNC_DRHD)) {
2014 tmp = handle;
2015 } else {
2016 status = acpi_walk_namespace(ACPI_TYPE_DEVICE, handle,
2017 ACPI_UINT32_MAX,
2018 dmar_get_dsm_handle,
2019 NULL, NULL, &tmp);
2020 if (ACPI_FAILURE(status)) {
2021 pr_warn("Failed to locate _DSM method.\n");
2022 return -ENXIO;
2023 }
2024 }
2025 if (tmp == NULL)
Jiang Liu6b197242014-11-09 22:47:58 +08002026 return 0;
2027
2028 down_write(&dmar_global_lock);
2029 if (insert)
Jiang Liud35165a2014-11-09 22:47:59 +08002030 ret = dmar_hotplug_insert(tmp);
Jiang Liu6b197242014-11-09 22:47:58 +08002031 else
Jiang Liud35165a2014-11-09 22:47:59 +08002032 ret = dmar_hotplug_remove(tmp);
Jiang Liu6b197242014-11-09 22:47:58 +08002033 up_write(&dmar_global_lock);
2034
2035 return ret;
2036}
2037
2038int dmar_device_add(acpi_handle handle)
2039{
2040 return dmar_device_hotplug(handle, true);
2041}
2042
2043int dmar_device_remove(acpi_handle handle)
2044{
2045 return dmar_device_hotplug(handle, false);
2046}